

# 20-output, 200-MHz Zero Delay Buffer

#### **Features**

- 335 ps max Total Timing Budget<sup>™</sup> (TTB)<sup>™</sup> window
- 2.5V or 3.3V outputs
- 20 LVCMOS outputs
- 50 MHz to 200 MHz output frequency
- 50 MHz to 200 MHz input frequency
- Integrated phase-locked loop (PLL) with lock indicator
- Spread Aware™—designed to work with SSFTG reference signals
- 3.3V core power supply
- Available in 48-pin TSSOP and QFN packages

## Description

The CY23020-1-1 is a high-performance 200-MHz PLL-based zero delay buffer designed for high-speed clock distribution applications. The device features a guaranteed TTB window specifying all occurrences of output clocks with respect to the input reference clock across variations in output frequency, supply voltage, operating temperature, input edge rate, and process.

The CY23020-1 outputs are three-state when S1 = S2 = 0 for reduced power. When S1 = 1 and S2 = 0 the PLL is bypassed and the CY23020-1 functions as a fan-out buffer.





# Pin Definitions<sup>[2]</sup>

|                    | Pin                                                                                     | No.                                                                | Pin  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|--------------------|-----------------------------------------------------------------------------------------|--------------------------------------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Pin Name           | TSSOP                                                                                   | QFN                                                                | Type | Pin Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| REF+<br>REF-       | 45<br>46                                                                                | 39<br>40                                                           | I    | <b>Reference Inputs:</b> Output signals are synchronized to the crossing point of REF+ and REF- signals. Therefore REF- must be tied to VREF as defined in the DC characteristics table. In DC mode, the REF+/REF- inputs must be held at opposite logical states. For optimal performance, the impedances seen by these two inputs must be equal.                                                                                                                                                                                                    |  |  |
| FBIN+<br>FBIN-     | 4 3                                                                                     | 46<br>45                                                           | I    | Feedback Inputs: Input FBIN+ must be fed by one of the outputs to ensure proper functionality. If the trace between FBIN+ and FBOUT is equal in length to the traces between the outputs and the signal destinations, then the signal received at the destinations will be synchronized to the clock signal at REF-input.  FBIN- must be tied to VREF as defined in the DC characteristics table. In DC mode, FBIN+/FBIN- inputs must be held at opposite logical states. For bes performance, the impedances seen by these two inputs must be equal. |  |  |
| FBOUT              | 6                                                                                       | 48                                                                 | 0    | Feedback Output: In order to complete the phase locked loop, an output mu be connected back to the FBIN+ pin. Any of the outputs may actually be use as the feedback source.                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| Q1:19              | 7, 9, 10, 12,<br>13, 15, 16,<br>18, 19, 30,<br>31, 33, 34,<br>36, 37, 39,<br>40, 42, 43 | 1,3,4,6,7,9,1<br>0,12,13,24,2<br>5,27,28,30,3<br>1,33,34,36,3<br>7 | 0    | Outputs: Refer to Tables 1–4 for the configuration of these outputs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| RANGE <sup>1</sup> | 24                                                                                      | 18                                                                 | I    | Frequency Range Selection Input: To determine the correct connection for this pin, refer to Table 2. This should be a static input                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| LOCK               | 1                                                                                       | 43                                                                 | 0    | <b>PLL Locked Output:</b> When this output is HIGH, the PLL in the CY23020-1 is in steady state operation mode (Locked). When this signal is LOW, the PLL is in the process of locking onto the reference signal.                                                                                                                                                                                                                                                                                                                                     |  |  |
| S1:2               | 22, 21                                                                                  | 16,15                                                              | I    | Output/PLL Enable Selection bits: To determine appropriate settings, refer to Table 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| VDD                |                                                                                         | 5,11,26, 32                                                        | Р    | Power Connection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| VDDC               | 27, 48                                                                                  | 21, 42                                                             | Р    | Analog Power Connection: Connect to 3.3V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| GNDC               | 28, 47                                                                                  |                                                                    | G    | Analog Ground Connection: Connect to common system ground plane.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| VDD                | 5, 11, 17, 32,<br>38, 44                                                                | 38,47                                                              | Р    | <b>Output Buffer Power Connections:</b> Connect to 2.5 or 3.3V, whichever is to be the reference for the output signals.                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| GND                | 8, 14, 20, 25,<br>29, 35, 41                                                            | 19                                                                 | G    | Ground Connections: Connect to common system ground plane.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| VSS                |                                                                                         | 2,8,14,23,29<br>,35                                                | G    | Ground Connections                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| VSSC               |                                                                                         | 22,41                                                              | G    | Ground Connections                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| MUL <sup>[1]</sup> | 23                                                                                      | 17                                                                 | I    | <b>Multiplication Factor Select:</b> When set HIGH, the outputs will run at twice the speed of the reference signal. This should be a static input                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| C1 <sup>[1]</sup>  | 26                                                                                      | 20                                                                 | I    | Output Configuration Bit: Establishes either 2.5V or 3.3V Full Swing Operation. To determine appropriate setting, refer to Table 3. This should be a static input                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| NC                 | 2                                                                                       | 44                                                                 | NC   | <b>Do Not Connect:</b> This pin must be left floating. This pin is used by the factory for testing purposes.                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |

- RANGE and MUL have a ~100k pull-down. C1 has a 50k pull-down. These inputs (RANGE, MUL, C1) are static.
   There are no power-up sequence requirements on the power supply pins of the CY23020-1.



**Table 1. Output Configuration** 

| S1 | S2 | Qx source       | PLL      |  |  |
|----|----|-----------------|----------|--|--|
| 0  | 0  | Three-state     | Shutdown |  |  |
| 0  | 1  | Reserved        |          |  |  |
| 1  | 0  | Reference input | Shutdown |  |  |
| 1  | 1  | PLL output      | Active   |  |  |

Table 2. Frequency Range Setting

| Range | Output Frequency Range |  |
|-------|------------------------|--|
| 0     | 50–100 MHz             |  |
| 1     | 100–200 MHz            |  |

**Table 3. Output Configuration Setting** 

| C1 | Output Type     |  |
|----|-----------------|--|
| 0  | 3.3V Full swing |  |
| 1  | 2.5V Full swing |  |

Table 4. Frequency Multiplication Table

| MUL Output Frequency |                                         |
|----------------------|-----------------------------------------|
| 0                    | F <sub>OUT</sub> = F <sub>REF</sub>     |
| 1                    | F <sub>OUT</sub> = F <sub>REF</sub> x 2 |

#### **Spread Aware**

Many systems are designed to utilize Spread Spectrum Modulation clock technology. This technology is used to dramatically reduce Electro Magnetic Interference (EMI) in digital systems. Cypress has pioneered SSFTG development, and this product is designed to pass any SSFTG modulation that is present on the REF+ pin to its output clock signals. This capability also enhances the part to produce clocks with significantly smaller jitter and tracking skew on its output clocks. This is especially beneficial in systems that have downstream PLLs present.

For more details on Spread Spectrum timing technology, please see the Cypress application note titled, "EMI Suppression Techniques with Spread Spectrum Frequency Timing Generator (SSFTG) ICs."

#### **How to Implement Zero Delay**

Typically, zero delay buffers (ZDBs) multiply (fan-out) single clock signals quantity while simultaneously reducing or mitigating the time delay associated with passing the clock through a buffering device. In many cases the output clock is

adjusted, in phase, to occur later or more often before the device's input clock to compensate for a design's physical delay inadequacies. Most commonly this is done using a simple PCB trace as a time delay element. The longer the trace the earlier the output clock edges occur with respect to the reference input clock edges.

In this way such effects as undesired transit time of a clock signal across a PCB can be compensated for.

#### **Inserting Other Devices in Feedback Path**

Due to the fact that the device has an external feedback path the user has a wide range of control over its output to input skewing effect. One of these is to be able to synchronize the outputs of an external clock that is resultant from any of the output clocks. This implementation can be applied to any device (ASIC, multiple output clock buffer/driver, etc.) which is put into the feedback path.

Referring to Figure 1, if the traces between the ASIC/buffer and the destination of the clock signal(s) (A) are equal in length to the trace between the buffer and the FBIN pin (B), the signals at the destination device(s) (C) will be driven high at the same time the Reference clock provided to the ZDB goes high. Synchronizing the other outputs of the ZDB to the outputs from the ASIC/Buffer is more complex however, as any propagation delay in the ASIC/Buffer must be accounted for.

There are constraints when inserting other devices. If the devices contain Phase-Locked Loops (PLLs) or excessively long delay times they can easily cause the overall clocking system to become unstable as the components interact. For these designs it is advisable to contact Cypress for applications support.



Figure 1. Output Buffer in the Feedback Path

#### Component Characterization Set-up



**Figure 2. Termination Networks** 





Figure 3. Establishing Reference Voltages

The CY23020-1 uses a differential input receiver to increase it's rejection of common mode input noise and thus increase device performance. To ensure that any noise appears equally on both the REF– and REF+ pins, it is necessary to match the external impedance and circuitry seen at these pins. *Figure 3* shows how this may be accomplished. The reference voltage, V<sub>REF</sub> can be generated by a resistor divider from a power supply. This potential will adjust the FBIN+ input's triggering

threshold. The reference voltage should be well bypassed so as to not introduce any single ended noise to the device. Note that the impedance (50 ohms) is also matched to the FBIN+line. The 50 ohm resistor is used to create a "like" load on the REF- input clock signal and matches the 50-ohm source impedance of the REF+ input signal. If the input impedance is significantly different than 50 ohms, the reference resistor should be adjusted accordingly.



# **Absolute Maximum Ratings**

Stresses greater than those listed in this table may cause permanent damage to the device. These represent a stress rating only. Operation of the device at these or any other conditions above those specified in the operating sections of this specification is not implied. Maximum conditions for extended periods may affect reliability.

| Parameter        | Description                                            | Test Conditions               | Unit |
|------------------|--------------------------------------------------------|-------------------------------|------|
| $V_{DD}$         | Voltage on any V <sub>DD</sub> pin with respect to GND | -0.5 to +5.0                  | V    |
| V <sub>IN</sub>  | Voltage on any input pin with respect to GND           | –0.5 to V <sub>DD</sub> + 0.5 | V    |
| T <sub>STG</sub> | Storage Temperature                                    | -65 to +150                   | °C   |
| T <sub>A</sub>   | Operation Temperature (TSSOP)                          | 0 to +70                      | °C   |
|                  | Operation Temperature (QFN)                            | -40 to +85                    | °C   |
| T <sub>J</sub>   | Junction Temperature                                   | +150 max                      | °C   |
| $P_{D}$          | Package Power Dissipation (TSSOP)                      | 1                             | W    |

# Full Swing DC Electrical Characteristics $V_{DDC}$ = 3.3V ±5%, $V_{DD}$ = 2.5V ±5% or 3.3V ±5%

| Parameter       | Description                  | Test Conditions                           | Min.                 | Тур. | Max.                   | Unit |
|-----------------|------------------------------|-------------------------------------------|----------------------|------|------------------------|------|
| V <sub>IH</sub> | REF+, FBIN+ Inputs only      |                                           | 2.0                  |      |                        | V    |
| V <sub>IL</sub> | REF+, FBIN+ Inputs only      |                                           |                      |      | 0.8                    | V    |
| V <sub>IH</sub> | Logic Inputs only            |                                           | $0.7 \times V_{DDC}$ |      |                        | V    |
| $V_{IL}$        | Logic Inputs only            |                                           |                      |      | 0.3 × V <sub>DDC</sub> | V    |
| I <sub>IH</sub> | Output Current in HIGH state | $V_{IN} = V_{DD}$ , (MUL, C1, and RANGE)  |                      |      | 100                    | μΑ   |
|                 |                              | $V_{IN} = V_{DD}$ , (REF±, FBIN×, S1, S2) |                      |      | 10                     |      |
| I <sub>IL</sub> | Output Current in LOW state  | VIN = 0V                                  |                      |      | 10                     |      |
| I <sub>PD</sub> | Power-down Current           | PLL disable mode, S1:S2 = 0               |                      |      | 100                    | μΑ   |
| C <sub>IN</sub> | Input Capacitance            |                                           |                      | 5    |                        | pF   |

# 2.5V Full Swing DC Electrical Characteristics $V_{DDC}$ = 3.3V ±5%, $V_{DD}$ = 2.5V ±5%

| Parameter        | Description                  | Test Conditions                                             | Min. | Тур. | Max. | Unit |
|------------------|------------------------------|-------------------------------------------------------------|------|------|------|------|
| I <sub>DD</sub>  | Supply Current               | Unloaded, 200 MHz                                           |      |      | 225  | mA   |
| I <sub>OH</sub>  | Output Current in HIGH State | Measured at pin, no load network, $V_{OH} = V_{DD} - 0.35V$ |      |      | -14  | mΑ   |
| I <sub>OL</sub>  | Output Current in LOW State  | Measured at pin, no load network, V <sub>OL</sub> = 0.35V   | 14   |      |      | mA   |
| V <sub>REF</sub> | External Reference Voltage   | Single-ended inputs, see Figure 3                           | 1.19 |      | 1.50 | V    |

# 3.3V Full Swing DC Electrical Characteristics $V_{DDC}$ = 3.3V ±5%, $V_{DD}$ = 3.3V ±5%

| Parameter        | Description                  | Test Conditions                                          | Min.                 | Тур. | Max.                   | Unit |
|------------------|------------------------------|----------------------------------------------------------|----------------------|------|------------------------|------|
| I <sub>DD</sub>  | Supply Current               | Unloaded, 200 MHz                                        |                      |      | 240                    | mA   |
| I <sub>OH</sub>  | Output Current in HIGH State | measured at pin, no load network, $V_{OH} = 2.4V$        |                      |      | -18                    | mΑ   |
| I <sub>OL</sub>  | Output Current in LOW State  | measured at pin, no load network, V <sub>OL</sub> = 0.4V | 14                   |      |                        | mΑ   |
| V <sub>REF</sub> | External Reference Voltage   | Single-ended inputs, see Figure 3                        | $0.34 \times V_{DD}$ |      | 0.46 × V <sub>DD</sub> | V    |



# Full Swing AC Electrical Characteristics $V_{DDC}$ = 3.3V ±5%, $V_{DD}$ = 2.5V ±5% or $V_{DD}$ = 3.3V ±5%, Load: (See term. diagram, $C_L$ = 5 pF) TSSOP Package

| Parameter           | Description                                                | Test Conditions                                                | Min. | Тур. | Max. | Unit             |
|---------------------|------------------------------------------------------------|----------------------------------------------------------------|------|------|------|------------------|
| F <sub>IN</sub>     | Input Frequency                                            |                                                                | 50   |      | 200  | MHz              |
| F <sub>OUT</sub>    | Output Frequency                                           |                                                                | 50   |      | 200  | MHz              |
| t <sub>ISR</sub>    | Input Slew Rate (+ or -)                                   | Measured between 20% and 80% of input swing                    | 1    |      | 6.5  | V/ns             |
| t <sub>R</sub>      | Output Rise Rate                                           | Measured between 20% and 80% of output swing                   | 1    |      | 6.5  | V/ns             |
| t <sub>F</sub>      | Output Fall Rate                                           | Measured between 80% and 20% of output swing                   | 1    |      | 6.5  | V/ns             |
| t <sub>IDC</sub>    | Input Duty Cycle                                           | Tested at 50% swing                                            | 40   |      | 60   | %                |
| t <sub>D</sub>      | Output Duty Cycle                                          | Measured at V <sub>DD</sub> /2, F <sub>OUT</sub> < 167 MHz     | 45   |      | 55   | %                |
| D                   |                                                            | Measured at V <sub>DD</sub> /2, F <sub>OUT</sub> >167 MHz      | 43   |      | 57   |                  |
| t <sub>PD</sub>     | REF-FBIN skew                                              | $F_{out} = F_{ref}, V_{DD} = 2.5V$                             | -175 |      | 175  | ps               |
|                     |                                                            | $F_{out} = F_{ref}, V_{DD} = 3.3V$                             | -175 |      | 225  | <u> </u>         |
| t <sub>PD2</sub>    | REF-FBIN skew                                              | $F_{out} = F_{ref}x2, V_{DD} = 2.5V$                           | -175 |      | 175  | ps               |
|                     |                                                            | $F_{\text{out}} = F_{\text{ref}} x2$ , $V_{\text{DD}} = 3.3 V$ | -225 |      | 225  |                  |
| t <sub>SK</sub>     | Output-Output Skew                                         |                                                                |      |      | 85   | ps               |
| t <sub>TB</sub>     | Total Timing Budget window <sup>[3, 4]</sup>               | Refin to any output, F <sub>out</sub> = F <sub>ref</sub>       |      |      | 335  | ps               |
| 10                  |                                                            | Refin to any output, $F_{out} = F_{ref} \times 2$              |      |      | 385  | ps               |
| t <sub>JC</sub>     | Peak Cycle-Cycle Jitter (1000 cycles max)                  | All outputs active, $F_{out} = F_{ref}$                        |      |      | 95   | ps               |
| t <sub>JC_RMS</sub> | RMS Cycle-Cycle Jitter                                     | All outputs active, F <sub>out</sub> = F <sub>ref</sub>        |      |      | 15   | ps               |
| t <sub>JP</sub>     | Period Jitter p-p                                          | All outputs active, F <sub>out</sub> = F <sub>ref</sub>        |      |      | 95   | ps               |
| t <sub>JP_RMS</sub> | RMS Period Jitter                                          | All outputs active, F <sub>out</sub> = F <sub>ref</sub>        |      |      | 15   | ps               |
| t <sub>JL</sub>     | I/O Phase Jitter p-p                                       | All outputs active, F <sub>out</sub> = F <sub>ref</sub>        |      |      | 150  | ps               |
| t <sub>JLRMS</sub>  | RMS I/O Phase Jitter                                       | All outputs active, F <sub>out</sub> = F <sub>ref</sub>        |      |      | 30   | ps               |
| t <sub>JC2</sub>    | Peak Cycle-Cycle Jitter (1000 cycles max)                  | All outputs active, $F_{out} = F_{ref} \times 2$               |      |      | 145  | ps               |
| t <sub>JCRMS2</sub> | RMS Cycle-Cycle Jitter                                     | All outputs active, $F_{out} = F_{ref} \times 2$               |      |      | 25   | ps               |
| t <sub>JP2</sub>    | Period Jitter p-p                                          | All outputs active, $F_{out} = F_{ref} \times 2$               |      |      | 150  | ps               |
| t <sub>JPRMS2</sub> | RMS Period Jitter                                          | All outputs active, $F_{out} = F_{ref} \times 2$               |      |      | 40   | ps               |
| t <sub>JL2</sub>    | I/O Phase Jitter p-p                                       | All outputs active, $F_{out} = F_{ref} \times 2$               |      |      | 150  | ps               |
| t <sub>JLRMS2</sub> | RMS I/O Phase Jitter                                       | All outputs active, $F_{out} = F_{ref} \times 2$               |      |      | 30   | ps               |
| PSRR<br>(Core)      | I/O Phase Jitter Sensitivity to<br>Power Supply Variations | 1V <sub>pp</sub> modulation of 10 kHz–10MHz                    |      | 300  |      | ps <sub>pp</sub> |
| PSRR<br>(Output)    | I/O Phase Jitter Sensitivity to Power Supply Variations    | 1V <sub>pp</sub> modulation of 10 kHz–10MHz                    |      | 700  |      | ps <sub>pp</sub> |
| t <sub>LOCK</sub>   | Power-up lock time                                         |                                                                |      |      | 1    | ms               |
| t <sub>PWD</sub>    | Power-down time                                            |                                                                |      |      | 1    | ms               |
|                     | Spread Spectrum Tracking skew                              |                                                                |      |      | 100  | ps               |
| t <sub>TSK</sub>    |                                                            |                                                                |      |      |      | ┸ൎ               |

#### Notes:

MAX(T<sub>PD\_MAX</sub> - T<sub>PD\_MIN</sub>, T<sub>PD\_MAX</sub>,(-1)\*T<sub>PD\_MIN</sub>) where T<sub>PD\_MAX</sub> is the longest delay of refin to any output measured over at least 1000 cycles and T<sub>PD\_MIN</sub> is the minimum (may be negative) delay observed over all outputs over at least 1000 cycles.

Guaranteed by statistical correlation. Tested initially and after any design or process changes that may affect this parameter.



Full Swing AC Electrical Characteristics  $V_{DDC}$  =3.3V ±5%,  $V_{DD}$  = 2.5V ±5% or  $V_{DD}$  = 3.3V ±5%, Load: (See term. diagram,  $C_L$ = 5 pf) QFN Package

| Parameter           | Description                                             | Test Conditions                                             | Min. | Тур. | Max. | Unit                    |
|---------------------|---------------------------------------------------------|-------------------------------------------------------------|------|------|------|-------------------------|
| F <sub>IN</sub>     | Input Frequency                                         |                                                             | 50   |      | 200  | MHz                     |
| F <sub>OUT</sub>    | Output Frequency                                        |                                                             | 50   |      | 200  | MHz                     |
| t <sub>ISR</sub>    | Input Slew Rate (+ or -)                                | Measured between 20% and 80% of input swing                 | 1    |      | 6.5  | V/ns                    |
| t <sub>R</sub>      | Output Rise Rate                                        | Measured between 20% and 80% of output swing                | 1    |      | 6.5  | V/ns                    |
| t <sub>F</sub>      | Output Fall Rate                                        | Measured between 80% and 20% of output swing                | 1    |      | 6.5  | V/ns                    |
| t <sub>IDC</sub>    | Input Duty Cycle                                        | Tested at 50% swing                                         | 40   |      | 60   | %                       |
| t <sub>D</sub>      | Output Duty Cycle                                       | Measured at V <sub>DD</sub> /2                              | 45   |      | 55   | %                       |
| t <sub>PD</sub>     | REF-FBIN skew                                           | $F_{out} = F_{ref}, V_{DD} = 2.5V$                          | -175 |      | 175  | ps                      |
|                     |                                                         | $F_{out} = F_{ref}, V_{DD} = 3.3V$                          | -100 |      | 175  |                         |
| t <sub>PD2</sub>    | REF-FBIN skew                                           | $F_{out} = F_{ref}x2, V_{DD} = 2.5V$                        | -175 |      | 175  | ps                      |
|                     |                                                         | $F_{out} = F_{ref}x2, V_{DD} = 3.3V$                        | -150 |      | 175  |                         |
| t <sub>SK</sub>     | Output-Output Skew                                      |                                                             |      |      | 85   | ps                      |
| t <sub>TB</sub>     | Total Timing Budget window <sup>[3,4]</sup>             | Refin to any output, $F_{out} = F_{ref}$                    |      |      | 335  | ps                      |
|                     |                                                         | All outputs active, $F_{out} = F_{ref} \times 2$            |      |      | 385  | ps                      |
| t <sub>JC</sub>     | Peak Cycle-Cycle Jitter (1000 cycles max)               | All outputs active, $F_{out} = F_{ref}$                     |      |      | 95   | ps                      |
| t <sub>JC_RMS</sub> | RMS Cycle-Cycle Jitter                                  | All outputs active, F <sub>out</sub> = F <sub>ref</sub>     |      |      | 12   | ps                      |
| t <sub>JP</sub>     | Period Jitter p-p                                       | All outputs active, F <sub>out</sub> = F <sub>ref</sub>     |      |      | 95   | ps                      |
| t <sub>JP_RMS</sub> | RMS Period Jitter                                       | All outputs active, F <sub>out</sub> = F <sub>ref</sub>     |      |      | 17   | ps                      |
| $t_{JL}$            | I/O Phase Jitter p-p                                    | All outputs active, F <sub>out</sub> = F <sub>ref</sub>     |      |      | 170  | ps                      |
| t <sub>JLRMS</sub>  | RMS I/O Phase Jitter                                    | All outputs active, F <sub>out</sub> = F <sub>ref</sub>     |      |      | 22   | ps                      |
| t <sub>JC2</sub>    | Peak Cycle-Cycle Jitter (1000 cycles max)               | All outputs active, $F_{out} = F_{ref} \times 2$            |      |      | 145  | ps                      |
| t <sub>JCRMS2</sub> | RMS Cycle-Cycle Jitter                                  | All outputs active, F <sub>out</sub> = F <sub>ref</sub> × 2 |      |      | 24   | ps                      |
| t <sub>JP2</sub>    | Period Jitter p-p                                       | All outputs active, $F_{out} = F_{ref} \times 2$            |      |      | 170  | ps                      |
| t <sub>JPRMS2</sub> | RMS Period Jitter                                       | All outputs active, $F_{out} = F_{ref} \times 2$            |      |      | 28   | ps                      |
| $t_{JL2}$           | I/O Phase Jitter p-p                                    | All outputs active, $F_{out} = F_{ref} \times 2$            |      |      | 170  | ps                      |
| t <sub>JLRMS2</sub> | RMS I/O Phase Jitter                                    | All outputs active, $F_{out} = F_{ref} \times 2$            |      |      | 28   | ps                      |
| PSRR<br>(Core)      | I/O Phase Jitter Sensitivity to Power Supply Variations | 1V <sub>pp</sub> modulation of 10 kHz–10MHz                 |      | 300  |      | ps <sub>pp</sub>        |
| PSRR<br>(Output)    | I/O Phase Jitter Sensitivity to Power Supply Variations | 1V <sub>pp</sub> modulation of 10 kHz–10MHz                 |      | 700  |      | ps <sub>pp</sub><br>/ V |
| t <sub>LOCK</sub>   | Power-up lock time                                      |                                                             |      |      | 1    | ms                      |
| t <sub>PWD</sub>    | Power-down time                                         |                                                             |      |      | 1    | ms                      |
| t <sub>TSK</sub>    | Spread Spectrum Tracking skew                           |                                                             |      |      | 100  | ps                      |



# **Ordering Information**

| Base Part #   | Package                     | Temperature Range          |  |  |
|---------------|-----------------------------|----------------------------|--|--|
| CY23020ZC-1   | 48-pin TSSOP <sup>[5]</sup> | Commercial, 0°C to +70°C   |  |  |
| CY23020ZC-1T  | 48-pin TSSOP—Tape and Reel  | Commercial, 0°C to +70°C   |  |  |
| CY23020LFI-1  | 48- pin QFN                 | Industrial, -40°C to +85°C |  |  |
| CY23020LFI-1T | 48-pin QFN—Tape and Reel    | Industrial, -40°C to +85°C |  |  |

# **Package Diagrams**

### 48-Lead Thin Shrunk Small Outline Package, Type II (6 mm × 12 mm) Z48





## Note:

5. Theta J = 95° C/W for TSSOP package.



# Package Diagrams (continued)

#### 48-Lead QFN (7x7 mm) LF48



DIMENSIONS IN mm MIN.

51-85152-\*A

Spread Aware, Total Timing Budget, and TTB are trademarks of Cypress Semiconductor. All product and company names mentioned in this document are the trademarks of their respective holders.



| Document Title: CY23020-1 20-output, 200-MHz Zero Delay Buffer Document Number: 38-07120 |         |            |                    |                                                |
|------------------------------------------------------------------------------------------|---------|------------|--------------------|------------------------------------------------|
| REV.                                                                                     | ECN No. | Issue Date | Orig. of<br>Change | Description of Change                          |
| **                                                                                       | 109287  | 10/30/01   | SZV                | New Data Sheet                                 |
| *A                                                                                       | 113758  | 07/22/02   | CTK                | Updated to reflect latest characteristics data |
| *B                                                                                       | 118945  | 11/06/02   | HWT                | Added the QFN Package in this device           |