

# CMOS STATIC RAM 256K (32K x 8-BIT)

#### **FEATURES:**

- 32K x 8 advanced high-speed CMOS static RAM
- · Equal access and cycle times
  - Military: 15/20/25ns
  - Commercial: 12/15/20/25ns
- One Chip Select plus one Output Enable pin
- Bidirectional data inputs and outputs directly TTL-compatible
- · Low power consumption via chip deselect
- Military product compliant to MIL-STD-883, Class B
- Available in 28-pin Sidebraze DIP, Plastic DIP, Plastic SOJ, and 32-pin LCC packages

#### **DESCRIPTION:**

The ID71256SA is a 262,144-bit high-speed Static RAM organized as 32K x 8. It is fabricated using IDT's high-perfomance, high-reliability CMOS technology. This state-of-the-art technology, combined with innovative circuit design techniques, provides a cost-effective solution for high-speed memory needs.

The IDT71256SA has an output enable pin which operates as fast as 6ns, with address access times as fast as 12ns. All bidirectional inputs and outputs of the IDT71256SA are TTL-compatible and operation is from a single 5V supply. Fully static asynchronous circuitry is used, requiring no clocks or refresh for operation.

The IDT71256SA is packaged in 28-pin 300 mil Sidebraze DIP, 28-pin 300 mil Plastic DIP, 28-pin 300 mil Plastic SOJ, and 32-pin Leadless Chip Carrier packages.

### **FUNCTIONAL BLOCK DIAGRAM**



The IDT logo is a registered trademark of Integrated Device Technology, Inc.

7.3

### **PIN CONFIGURATIONS**





# RECOMMENDED DC OPERATING CONDITIONS

| Symbol | Parameter              | Min.                | Тур. | Max.    | Unit |
|--------|------------------------|---------------------|------|---------|------|
| Vcc    | Supply Voltage         | 4.5                 | 5.0  | 5.5     | V    |
| GND    | Supply Voltage         |                     | 0    | 0       | V    |
| VIH    | /ін Input High Voltage |                     | -    | Vcc+0.5 | ٧    |
| VIL    | Input Low Voltage      | -0.5 <sup>(1)</sup> | _    | 0.8     | V    |

NOTE:

1. VIL (min.) = -1.5V for pulse width less than 10ns, once per cycle.

### ABSOLUTE MAXIMUM RATINGS(1)

| Symbol               | Rating                               | Com'l.       | Mil.         | Unit |
|----------------------|--------------------------------------|--------------|--------------|------|
| VTERM <sup>(2)</sup> | Terminal Voltage with Respect to GND | -0.5 to +7.0 | -0.5 to +7.0 | ٧    |
| ТА                   | Operating<br>Temperature             | 0 to +70     | -55 to +125  | °C   |
| TBIAS                | Temperature<br>Under Bias            | -55 to +125  | -65 to +135  | °C   |
| Tstg                 | Storage<br>Temperature               | -55 to +125  | -65 to +150  | °C   |
| Рт                   | Power<br>Dissipation                 | 1.0          | 1.0          | W    |
| Іоит                 | DC Output<br>Current                 | 50           | 50           | mA   |

NOTES:

2948 tbl 02

- Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
- 2. VTERM must not exceed Vcc + 0.5V.

#### **CAPACITANCE**

 $(TA = +25^{\circ}C, f = 1.0MHz, SOJ package)$ 

| Symbol | Parameter <sup>(1)</sup> | Conditions | Max. | Unit |
|--------|--------------------------|------------|------|------|
| CIN    | Input Capacitance        | VIN = 3dV  | 11   | pF   |
| CI/O   | I/O Capacitance          | Vout = 3dV | 11   | pF   |

NOTE:

2948 tbl 03

### TRUTH TABLE(1,2)

| <u>CS</u> | ŌĒ | WE | I/O     | Function                    |
|-----------|----|----|---------|-----------------------------|
| L         | L  | Н  | DATAout | Read Data                   |
| L         | Χ  | L  | DATAIN  | Write Data                  |
| L         | Н  | Н  | High-Z  | Outputs Disabled            |
| Н         | Х  | Х  | High-Z  | Deselected — Standby (ISB)  |
| VHC(3)    | Х  | Χ  | High-Z  | Deselected — Standby (ISB1) |

NOTES:

2948 tbl 01

- 1.  $H = V_{IH}$ ,  $L = V_{IL}$ , x = Don't care.
- 2. VLC = 0.2V, VHC = VCC 0.2V.
- 3. Other inputs  $\geq$ VHC or  $\leq$ VLC.

#### DC ELECTRICAL CHARACTERISTICS

 $Vcc = 5.0V \pm 10\%$ 

|        |                          |                                                      | IDT71256SA |      |      |
|--------|--------------------------|------------------------------------------------------|------------|------|------|
| Symbol | Parameter Test Condition |                                                      | Min.       | Max. | Unit |
| ILI    | Input Leakage Current    | Vcc = Max., Vin = GND to Vcc                         | _          | 5    | μΑ   |
| ILO    | Output Leakage Current   | $VCC = Max., \overline{CS} = VIH, VOUT = GND to VCC$ | _          | 5    | μΑ   |
| VoL    | Output Low Voltage       | IOL = 8mA, Vcc = Min.                                | _          | 0.4  | V    |
| Voн    | Output High Voltage      | Iон = –4mA, Vcc = Min.                               | 2.4        | _    | V    |

7.3

2948 tbl 04

2948 tbl 05

2

This parameter is guaranteed by device characterization, but not production tested.

### DC ELECTRICAL CHARACTERISTICS(1)

 $(VCC = 5.0V \pm 10\%, VLC = 0.2V, VHC = VCC-0.2V)$ 

|        |                                                                                                                                                                                                       | 71256SA12 |      | 71256SA15 |      | 71256SA20 |      | 71256SA25 |      |      |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------|-----------|------|-----------|------|-----------|------|------|
| Symbol | Parameter                                                                                                                                                                                             | Com'l.    | Mil. | Com'l.    | Mil. | Com'l.    | Mil. | Com'l.    | Mil. | Unit |
| Icc    | Dynamic Operating Current $\overline{CS} \leq VIL$ , Outputs Open, $Vcc = Max.$ , $f = fmax^{(2)}$                                                                                                    | 160       | _    | 150       | 170  | 145       | 150  | 145       | 150  | mA   |
| ISB    | Standby Power Supply Current (TTL Level) $\overline{\text{CS}} \geq \text{VIH}$ , Outputs Open, Vcc = Max., f = fMAX <sup>(2)</sup>                                                                   | 50        | _    | 40        | 50   | 40        | 45   | 40        | 45   | mA   |
| ISB1   | Standby Power Supply Current (CMOS Level) $\overline{CS} \ge \text{VHc}$ , Outputs Open, $\text{Vcc} = \text{Max.}$ , $\text{f} = 0^{(2)}$ $\text{VIN} \le \text{VLC}$ or $\text{VIN} \ge \text{VHC}$ | 15        | _    | 15        | 30   | 15        | 30   | 15        | 30   | mA   |

#### NOTES:

2948 tbl 06

### **AC TEST CONDITIONS**

| Input Pulse Levels            | GND to 3.0V         |  |  |  |  |
|-------------------------------|---------------------|--|--|--|--|
| Input Rise/Fall Times         | 3ns                 |  |  |  |  |
| Input Timing Reference Levels | 1.5V                |  |  |  |  |
| Output Reference Levels       | 1.5V                |  |  |  |  |
| AC Test Load                  | See Figures 1 and 2 |  |  |  |  |

2948 tbl 07





\*Including jig and scope capacitance.

Figure 1. AC Test Load

Figure 2. AC Test Load (for tclz, tolz, tchz, tohz, tow, and twhz)

7.3 3

<sup>1.</sup> All values are maximum guaranteed values.

<sup>2.</sup>  $f_{MAX} = 1/t_{RC}$  (all address inputs are cycling at  $f_{MAX}$ ); f = 0 means no address input lines are changing.

### AC ELECTRICAL CHARACTERISTICS (Vcc = 5.0V ± 10%, All Temperature Ranges)

|                     |                                    | 71256SA12 <sup>(1)</sup> |      | 7125 | 6SA15 | 71256SA20 |      | 71256SA25 |      |    |
|---------------------|------------------------------------|--------------------------|------|------|-------|-----------|------|-----------|------|----|
| Symbol              | Parameter                          | Min.                     | Max. | Min. | Max.  | Min.      | Max. | Min.      | Max. |    |
| Read Cyc            | cle                                |                          |      |      |       |           |      |           |      |    |
| trc                 | Read Cycle Time                    | 12                       | _    | 15   | _     | 20        | _    | 25        | _    | ns |
| taa                 | Address Access Time                | _                        | 12   | _    | 15    | _         | 20   | _         | 25   | ns |
| tacs                | Chip Select Access Time            | _                        | 12   | _    | 15    | _         | 20   | _         | 25   | ns |
| tcLZ <sup>(2)</sup> | Chip Select to Output in Low-Z     | 4                        | _    | 4    | _     | 4         | _    | 4         | _    | ns |
| tcHz <sup>(2)</sup> | Chip Deselect to Output in High-Z  | 0                        | 6    | 0    | 7     | 0         | 10   | 0         | 11   | ns |
| tOE                 | Output Enable to Output Valid      | _                        | 6    | _    | 7     | _         | 10   | _         | 11   | ns |
| toLZ <sup>(2)</sup> | Output Enable to Output in Low-Z   | 0                        | _    | 0    | _     | 0         | _    | 0         | _    | ns |
| tonz <sup>(2)</sup> | Output Disable to Output in High-Z | 0                        | 6    | 0    | 6     | 0         | 8    | 0         | 10   | ns |
| toh                 | Output Hold from Address Change    | 3                        | _    | 3    | _     | 3         | _    | 3         | _    | ns |
| tPU <sup>(2)</sup>  | Chip Select to Power Up Time       | 0                        | _    | 0    | -     | 0         | _    | 0         | _    | ns |
| tPD <sup>(2)</sup>  | Chip Deselect to Power Down Time   | _                        | 12   |      | 15    |           | 20   | _         | 25   | ns |
| Write Cy            | cle                                |                          |      |      |       |           |      |           |      |    |
| twc                 | Write Cycle Time                   | 12                       | _    | 15   | -     | 20        | _    | 25        | _    | ns |
| taw                 | Address Valid to End of Write      | 9                        | _    | 10   | -     | 15        | _    | 20        | _    | ns |
| tcw                 | Chip Select to End of Write        | 9                        | _    | 10   | _     | 15        | _    | 20        | _    | ns |
| tas                 | Address Set-up Time                | 0                        | _    | 0    | _     | 0         | _    | 0         | _    | ns |
| twp                 | Write Pulse Width                  | 9                        | _    | 10   | _     | 15        | _    | 20        | _    | ns |
| twr                 | Write Recovery Time                | 0                        | _    | 0    | _     | 0         | _    | 0         | _    | ns |
| tow                 | Data Valid to End of Write         | 6                        | _    | 7    | _     | 11        | _    | 13        | _    | ns |
| tDH                 | Data Hold Time                     | 0                        | _    | 0    | _     | 0         | _    | 0         | _    | ns |
| tow <sup>(2)</sup>  | Output Active from End of Write    | 4                        | _    | 4    | _     | 4         | _    | 4         | _    | ns |
| twHZ <sup>(2)</sup> | Write Enable to Output in High-Z   | 0                        | 6    | 0    | 6     | 0         | 10   | 0         | 11   | ns |

#### NOTES:

2948 tbl 08

# TIMING WAVEFORM OF READ CYCLE NO. 1<sup>(1)</sup>



7.3 4

<sup>1.</sup>  $0^{\circ}$  to +70°C temperature range only.

<sup>2.</sup> This parameter is guaranteed with the AC Load (Figure 2) by device characterization, but is not production tested.

# TIMING WAVEFORM OF READ CYCLE NO. $2^{(1,2,4)}$



1. WE is HIGH for Read Cycle.

2948 drw 07

- 2. Device is continuously selected,  $\overline{CS}$  is LOW.
- 3. Address must be valid prior to or coincident with the later of  $\overline{\text{CS}}$  transition LOW; otherwise tax is the limiting parameter.
- OE is LOW.
- Transition is measured ±200mV from steady state.

# TIMING WAVEFORM OF WRITE CYCLE NO.1 (WE CONTROLLED TIMING)(1,2,3,5)



# TIMING WAVEFORM OF WRITE CYCLE NO.2 (CS CONTROLLED TIMING)(1,2,5)



#### NOTES:

- 1. WE or CS must be HIGH during all address transitions.
- 2. A write occurs during the overlap of a LOW  $\overline{\text{CS}}$  and a LOW  $\overline{\text{WE}}$ .
- 3.  $\overline{\text{OE}}$  is continuously HIGH. If during a  $\overline{\text{WE}}$  controlled write cycle  $\overline{\text{OE}}$  is LOW, twp must be greater than or equal to twHz + tbw to allow the I/O drivers to turn off and data to be placed on the bus for the required tow. If  $\overline{\sf OE}$  is HIGH during a  $\overline{\sf WE}$  controlled write cycle, this requirement does not apply and the minimum write pulse is as short as the specified twp.
- 4. During this period, I/O pins are in the output state, and input signals must not be applied.
- 5. If the CS LOW transition occurs simultaneously with or after the WE LOW transition, the outputs remain in a high-impedance state.
- 6. Transition is measured ±200mV from steady state.

5 7.3

### **ORDERING INFORMATION**



7.3

6