TOSHIBA Photocoupler GaAlAs Ired & Photo IC

# 6N138, 6N139

Current Loop Driver.

Low Input Current Line Receiver.

CMOS Logic Interface.

The TOSHIBA 6N138 and 6N139 consists of a GaAlAs infrared

emitting diode coupled with a split-Darlington output configuration.

A high speed GaAlAs Ired manufactured with an unique LPE junction, has the virtue of fast rise and fall time at low drive current.

- Isolation voltage: 2500Vrms (min.)
- Current transfer ratio

: 6N138 - 300% (min.) (I<sub>F</sub>=1.6mA)

: 6N139 - 400% (min.) (I<sub>F</sub>=0.5mA)

• Switching time: 6N138 - tPHL=10µs (max.)

- t<sub>PLH</sub>=35μs (max.)

 $6N139 - t_{PHL} = 1 \mu s (max.)$ 

- tpLH=7 $\mu s$  (max.)

• UL recognized: UL1577, file no. E67349



Weight: 0.54 g (typ.)

#### Pin Configuration (top view)



#### **Schematic**



## Absolute Maximum Ratings (\*) (Ta = 0°C to + 70°C)

|                                      | Characteristic                      | Symbol   | Rating                          | Unit            |                  |
|--------------------------------------|-------------------------------------|----------|---------------------------------|-----------------|------------------|
| LED                                  | Forward current                     | (Note 1) | lF                              | 20              | mA               |
|                                      | Pulse forward current               | current  |                                 | 40              | mA               |
|                                      | otal pulse forward current          |          | IFP <sup>(*2)</sup>             | 1               | А                |
|                                      | Reverse voltage                     |          | V <sub>R</sub>                  | 5               | V                |
|                                      | Diode power dissipation             | (Note 2) | P <sub>D</sub>                  | 35              | mW               |
|                                      | Output current                      | (Note 3) | IO                              | 60              | mA               |
| Detector                             | Emitter-base reverse voltage        |          | V <sub>EB</sub>                 | 0.5             | V                |
|                                      | Supply voltage                      |          | V <sub>CC</sub> <sup>(*3)</sup> | –0.5 to 18      | V                |
| ۵                                    | Output voltage                      |          | VO <sup>(*3)</sup>              | –0.5 to 18      | V                |
|                                      | Output power dissipation            | (Note 4) | PO                              | 100             | mW               |
| Оре                                  | Operating temperature range         |          | T <sub>opr</sub>                | 0 to 70         | °C               |
| Sto                                  | Storage temperature range           |          | T <sub>stg</sub>                | -55 to 125      | °C               |
| Lea                                  | Lead solder temperature (10s) (*4)  |          | T <sub>sol</sub>                | 260             | °C               |
| leel                                 | Inclation voltage (4min DIL < 600/) |          | BV <sub>S</sub> <sup>(**)</sup> | 2500            | V <sub>rms</sub> |
| Isolation voltage (1min., R.H.≤ 60%) |                                     | DAZ      | 3540                            | V <sub>dc</sub> |                  |

Note: Using continuously under heavy loads (e.g. the application of high temperature/current/voltage and the significant change in temperature, etc.) may cause this product to decrease in the reliability significantly even if the operating conditions (i.e. operating temperature/current/voltage, etc.) are within the absolute maximum ratings.

Please design the appropriate reliability upon reviewing the Toshiba Semiconductor Reliability Handbook ("Handling Precautions"/"Derating Concept and Methods") and individual reliability data (i.e. reliability test report and estimated failure rate, etc).

- (\*) JEDEC registered data
- (\*\*) Not registered JEDEC
- (\*1) 50% duty cycle, 1ms pulse width
- (\*2) Pulse width 1µs, 300pps
- (\*3)  $6N138 \cdots -0.5$  to 7V
- (\*4) 1.6mm below seating plane

# Electrical Characteristics Over Recommended Temperature (Ta = 0°C to 70°C, unless otherwise noted)

| Characteristic                             |          | Symbol                | Test Condition                                                        | Min. | (*5)Typ.         | Max. | Unit    |
|--------------------------------------------|----------|-----------------------|-----------------------------------------------------------------------|------|------------------|------|---------|
| Current transfer                           | 6N139    | CTR(*)                | I <sub>F</sub> =0.5mA, V <sub>O</sub> =0.4V<br>V <sub>CC</sub> =4.5V  | 400  | 800              | _    | . %     |
| ratio (Note 5, 6)                          |          |                       | I <sub>F</sub> =1.6mA, V <sub>O</sub> =0.4V<br>V <sub>CC</sub> =4.5V  | 500  | 900              | _    |         |
|                                            | 6N138    |                       |                                                                       | 300  | 600              |      |         |
|                                            | 6N139    | V <sub>OL</sub>       | I <sub>F</sub> =1.6mA, I <sub>O</sub> =6.4mA<br>V <sub>CC</sub> =4.5V | _    | 0.1              | 0.4  | . V     |
| Logic low output                           |          |                       | I <sub>F</sub> =5mA, I <sub>O</sub> =15mA<br>V <sub>CC</sub> =4.5V    | _    | 0.1              | 0.4  |         |
| voltage (Note 6)                           |          |                       | I <sub>F</sub> =12mA, I <sub>O</sub> =24mA<br>V <sub>CC</sub> =4.5V   | _    | 0.2              | 0.4  |         |
|                                            | 6N138    |                       | I <sub>F</sub> =1.6mA, I <sub>O</sub> =4.8mA<br>V <sub>CC</sub> =4.5V | _    | 0.1              | 0.4  |         |
| Logic high output                          | 6N139    | I <sub>OH</sub> (*)   | I <sub>F</sub> =0mA, V <sub>O</sub> =V <sub>CC</sub> =18V             | _    | 0.05             | 100  | μΑ      |
| current (Note 6)                           | 6N138    |                       | I <sub>F</sub> =0mA, V <sub>O</sub> =V <sub>CC</sub> =7V              | _    | 0.05             | 250  |         |
| Logic low supply current                   | (Note 6) | ICCL                  | I <sub>F</sub> =1.6mA, V <sub>O</sub> =Open<br>V <sub>CC</sub> =5V    | _    | 0.2              | _    | mA      |
| Logic high supply current                  | (Note 6) | Іссн                  | I <sub>F</sub> =0mA, V <sub>O</sub> =Open, V <sub>CC</sub> =5V        | _    | 10               | _    | nA      |
| Input forward voltage                      |          | V <sub>F</sub> (*)    | I <sub>F</sub> =1.6mA, Ta=25°C                                        | _    | 1.65             | 1.7  | V       |
| Input reverse breakdown voltage            |          | BV <sub>R</sub> (*)   | I <sub>R</sub> =10μA, Ta=25°C                                         | 5    | _                | _    | V       |
| Temperature coefficient of forward voltage |          | ΔV <sub>F</sub> / ΔTa | I <sub>F</sub> =1.6mA                                                 | _    | -1.9             | _    | mV / °C |
| Input capacitance                          |          | C <sub>IN</sub>       | f=1MHz, V <sub>F</sub> =0                                             | _    | 60               | _    | pF      |
| Resistance (input-output)                  |          | R <sub>I-O</sub>      | V <sub>I-O</sub> =500V (Note 7),<br>R.H.≤ 60%                         | _    | 10 <sup>12</sup> | _    | Ω       |
| Capacitance (input-output)                 |          | C <sub>I-O</sub>      | f=1MHz (Note 7)                                                       | _    | 0.6              | _    | pF      |

<sup>(\*\*)</sup> JEDEC registered data.

<sup>(\*5)</sup> All typicals at Ta=25°C and V<sub>CC</sub>=5V, unless otherwise noted.

## Switching Specifications (Ta=25°C, V<sub>CC</sub>=5V, unless otherwise specified)

| Characteristic                                            |                      | Symbol               | Test<br>Circuit | Test Condition                                                                                               | Min. | Тур. | Max. | Unit   |
|-----------------------------------------------------------|----------------------|----------------------|-----------------|--------------------------------------------------------------------------------------------------------------|------|------|------|--------|
| Propagation delay                                         | 6N139                | t <sub>pHL</sub> (*) | 1               | $I_F$ =0.5mA, $R_L$ =4.7k $\Omega$                                                                           | _    | 5    | 25   | μs     |
| time to logic low                                         |                      |                      |                 | I <sub>F</sub> =12mA, R <sub>L</sub> =270Ω                                                                   | _    | 0.2  | 1    |        |
| at output (Note 6, 8)                                     | 6N138                |                      |                 | I <sub>F</sub> =1.6mA, R <sub>L</sub> =2.2kΩ                                                                 | _    | 1    | 10   |        |
| Propagation delay                                         | 6N139                |                      | 1               | $I_F$ =0.5mA, $R_L$ =4.7k $\Omega$                                                                           | _    | 5    | 60   | μs     |
| time to logic high                                        | t <sub>pLH</sub> (*) | t <sub>pLH</sub> (*) |                 | $I_F$ =12mA, $R_L$ =270 $\Omega$                                                                             | _    | 1    | 7    |        |
| at output (Note 6, 8)                                     | 6N138                |                      |                 | I <sub>F</sub> =1.6mA, R <sub>L</sub> =2.2kΩ                                                                 | _    | 4    | 35   |        |
| Common mode transient immunity at logic high level output | (Note 9)             | CM <sub>H</sub>      | 2               | $I_F$ =0mA, $R_L$ =2.2k $\Omega$<br>$V_{CM}$ =400 $V_{p-p}$                                                  | _    | 500  | _    | V / μs |
| Common mode transient immunity at logic low level output  | (Note 9)             | CML                  | 2               | $I_{\text{F}}\text{=}1.6\text{mA}$ $R_{\text{L}}\text{=}2.2\text{k}\Omega$ $V_{\text{CM}}\text{=}400V_{p-p}$ |      | -500 |      | V / μs |

(\*)JEDEC registered data.

- (Note 1): Derate linearly above 50°C free-air temperature at a rate of 0.4mA / °C
- (Note 2): Derate linearly above 50°C free-air temperature at a rate of 0.7mW / °C
- (Note 3): Derate linearly above 25°C free-air temperature at a rate of 0.7mA / °C
- (Note 4): Derate linearly above 25°C free-air temperature at a rate of 2.0mW / °C
- (Note 5): DC CURRENT TRANSFER RATIO is defined as the ratio of output collector current, I<sub>O</sub>, to the forward LED input current, I<sub>F</sub>, times 100%.
- (Note 6): Pin 7 open.
- (Note 7): Device considered a two–terminal device: Pins 1, 2, 3, and 4 shorted together and Pins 5, 6, 7 and 8 shorted together.
- (Note 8): Use of a resistor between pin 5 and 7 will decrease gain and delay time.
- (Note 9): Common mode transient immunity in logic high level is the maximum tolerable (positive)  $dv_{CM}$  / dt on the leading edge of the common mode pulse,  $V_{CM}$ , to assure that the output will remain in a logic high state (i.e.,  $V_{CM} > 2.0V$ ).

4

Common mode transient immunity in Logic Low level is the maximum tolerable (negative)  $dv_{CM}$  / dt on the trailing edge of the common mode pulse signal,  $V_{CM}$ , to assure that the output will remain in a logic low state (i.e.,  $V_O < 0.8V$ ).

#### **Test Circuit 1.**



(\*) $C_{\rm L}$  is approximately 15pF which includes probe and stray wiring capacitance.

## **Test Circuit 2.**





#### RESTRICTIONS ON PRODUCT USE

- Toshiba Corporation, and its subsidiaries and affiliates (collectively "TOSHIBA"), reserve the right to make changes to the information in this document, and related hardware, software and systems (collectively "Product") without notice.
- This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA's written permission, reproduction is permissible only if reproduction is without alteration/omission.
- Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before creating and producing designs and using, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the "TOSHIBA Semiconductor Reliability Handbook" and (b) the instructions for the application that Product will be used with or for. Customers are solely responsible for all aspects of their own product design or applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications. TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS' PRODUCT DESIGN OR APPLICATIONS.
- Product is intended for use in general electronics applications (e.g., computers, personal equipment, office equipment, measuring equipment, industrial robots and home electronics appliances) or for specific applications as expressly stated in this document. Product is neither intended nor warranted for use in equipment or systems that require extraordinarily high levels of quality and/or reliability and/or a malfunction or failure of which may cause loss of human life, bodily injury, serious property damage or serious public impact ("Unintended Use"). Unintended Use includes, without limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, medical equipment, equipment used for automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions, safety devices, elevators and escalators, devices related to electric power, and equipment used in finance-related fields. Do not use Product for Unintended Use unless specifically permitted in this document
- · Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part.
- Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any
  applicable laws or regulations.
- The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise.
- ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE
  FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY
  WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR
  LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND
  LOSS OF DATA, AND (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO
  SALE, USE OF PRODUCT, OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS
  FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT.
- GaAs (Gallium Arsenide) is used in Product. GaAs is harmful to humans if consumed or absorbed, whether in the form of dust or vapor. Handle with care and do not break, cut, crush, grind, dissolve chemically or otherwise expose GaAs in Product.
- Do not use or otherwise make available Product or related software or technology for any military purposes, including without
  limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile
  technology products (mass destruction weapons). Product and related software and technology may be controlled under the
  Japanese Foreign Exchange and Foreign Trade Law and the U.S. Export Administration Regulations. Export and re-export of Product
  or related software or technology are strictly prohibited except in compliance with all applicable export laws and regulations.
- Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product.
   Please use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. TOSHIBA assumes no liability for damages or losses occurring as a result of noncompliance with applicable laws and regulations.