

# Ultra-Small, Quad-Channel, 8-/10-/12-Bit Buffered Output DACs with Internal Reference and I<sup>2</sup>C Interface

#### **General Description**

The MAX5813/MAX5814/MAX5815 4-channel, low-power, 8-/10-/12-bit, voltage-output digital-to-analog converters (DACs) include output buffers and an internal reference that is selectable to be 2.048V, 2.500V, or 4.096V. The MAX5813/MAX5814/MAX5815 accept a wide supply voltage range of 2.7V to 5.5V with extremely low power (3mW) consumption to accommodate most low-voltage applications. A precision external reference input allows rail-to-rail operation and presents a  $100k\Omega$  (typ) load to an external reference.

The MAX5813/MAX5814/MAX5815 have an I<sup>2</sup>C-compatible, 2-wire interface that operates at clock rates up to 400kHz. The DAC output is buffered and has a low supply current of less than 250μA per channel and a low offset error of ±0.5mV (typ). On power-up, the MAX5813/MAX5814/MAX5815 reset the DAC outputs to zero, providing additional safety for applications that drive valves or other transducers which need to be off on power-up. The internal reference is initially powered down to allow use of an external reference. The MAX5813/MAX5814/MAX5815 allow simultaneous output updates using software LOAD commands or the hardware load DAC logic input (LDAC).

A clear logic input (CLR) allows the contents of the CODE and the DAC registers to be cleared asynchronously and sets the DAC outputs to zero. The MAX5813/MAX5814/MAX5815 are available in a 14-pin TSSOP and an ultrasmall, 12-bump WLP package and are specified over the -40°C to +125°C temperature range.

### **Applications**

Programmable Voltage and Current Sources
Gain and Offset Adjustment
Automatic Tuning and Optical Control
Power Amplifier Control and Biasing
Process Control and Servo Loops
Portable Instrumentation
Data Acquisition

Ordering Information appears at end of data sheet.

#### **Benefits and Features**

- **♦** Four High-Accuracy DAC Channels

  - ♦ Independent Mode Settings for Each DAC
- ◆ Three Precision Selectable Internal References
  ♦ 2.048V, 2.500V, or 4.096V
- ♦ Internal Output Buffer
  - ♦ Rail-to-Rail Operation with External Reference

  - ♦ Outputs Directly Drive 2kΩ Loads
- ♦ Small 5mm x 4.4mm 14-Pin TSSOP or Ultra-Small 1.6mm x 2.2mm 12-Bump WLP Package
- ♦ Wide 2.7V to 5.5V Supply Range
- ♦ Separate 1.8V to 5.5V V<sub>DDIO</sub> Power-Supply Input
- ♦ Fast 400kHz I<sup>2</sup>C-Compatible, 2-Wire Serial Interface
- ♦ Power-On-Reset to Zero-Scale DAC Output
- ♦ LDAC and CLR For Asynchronous Control
- ♦ Three Software-Selectable Power-Down Output Impedances
  - $\Rightarrow$  1kΩ, 100kΩ, or High Impedance

### **Functional Diagram**



For related parts and recommended products to use with this part, refer to: www.maximintegrated.com/MAX5813.related

# Ultra-Small, Quad-Channel, 8-/10-/12-Bit Buffered Output DACs with Internal Reference and I<sup>2</sup>C Interface

#### **ABSOLUTE MAXIMUM RATINGS**

| V <sub>DD,</sub> V <sub>DDIO</sub> to GND0.3V to +6V OUT_, REF to GND0.3V to the lower of (V <sub>DD</sub> + 0.3V) and +6V SCL, SDA, LDAC, CLR to GND0.3V to +6V ADDR_ to GND0.3V to the lower of (V <sub>DDIO</sub> + 0.3V) and +6V | Maximum Continuous Current into Any Pin |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|
| Continuous Power Dissipation (T <sub>A</sub> = +70°C) TSSOP (derate at 10mW/°C above 70°C)797mW WLP (derate at 16.1mW/°C above 70°C)1288mW                                                                                           |                                         |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### PACKAGE THERMAL CHARACTERISTICS (Note 1)

| TSSOP                                                            | WLP                                                      |
|------------------------------------------------------------------|----------------------------------------------------------|
| Junction-to-Ambient Thermal Resistance (θ <sub>JA</sub> )100°C/W | Junction-to-Ambient Thermal Resistance ( $\theta_{JA}$ ) |
| Junction-to-Case Thermal Resistance (θ <sub>JC</sub> )30°C/W     | (Note 2)62°C/W                                           |

- **Note 1:** Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="https://www.maximintegrated.com/thermal-tutorial">www.maximintegrated.com/thermal-tutorial</a>.
- Note 2: Visit www.maximintegrated.com/app-notes/index.mvp/id/1891 for information about the thermal performance of WLP packaging.

#### **ELECTRICAL CHARACTERISTICS**

 $(V_{DD}=2.7V~to~5.5V,~V_{DDIO}=1.8V~to~5.5V,~V_{GND}=0V,~C_L=200pF,~R_L=2k\Omega,~T_A=-40^{\circ}C~to~+125^{\circ}C,~unless~otherwise~noted.~Typical~values~are~at~T_A=+25^{\circ}C.)~(Note~3)$ 

| PARAMETER                          | SYMBOL | CONDITIONS                       | MIN   | TYP   | MAX      | UNITS           |
|------------------------------------|--------|----------------------------------|-------|-------|----------|-----------------|
| DC PERFORMANCE (Note 4)            |        |                                  |       |       |          |                 |
|                                    |        | MAX5813                          | 8     |       |          |                 |
| Resolution and Monotonicity        | N      | MAX5814                          | 10    |       |          | Bits            |
|                                    |        | MAX5815                          | 12    |       |          |                 |
|                                    |        | MAX5813                          | -0.25 | ±0.05 | +0.25    |                 |
| Integral Nonlinearity (Note 5)     | INL    | MAX5814                          | -0.5  | ±0.25 | +0.5     | LSB             |
|                                    |        | MAX5815                          | -1    | ±0.5  | +1       |                 |
|                                    |        | MAX5813                          | -0.25 | ±0.05 | 05 +0.25 |                 |
| Differential Nonlinearity (Note 5) | DNL    | MAX5814                          | -0.5  | ±0.1  | +0.5     | LSB             |
|                                    |        | MAX5815                          | -1    | ±0.2  | +1       |                 |
| Offset Error (Note 6)              | OE     |                                  | -5    | ±0.5  | +5       | mV              |
| Offset Error Drift                 |        |                                  |       | ±10   |          | μV/°C           |
| Gain Error (Note 6)                | GE     |                                  | -1.0  | ±0.1  | +1.0     | %FS             |
| Gain Temperature Coefficient       |        | With respect to V <sub>REF</sub> |       | ±3.0  |          | ppm of<br>FS/°C |
| Zero-Scale Error                   |        |                                  | 0     |       | 10       | mV              |
| Full-Scale Error                   |        | With respect to V <sub>REF</sub> | -0.5  |       | +0.5     | %FS             |

# Ultra-Small, Quad-Channel, 8-/10-/12-Bit Buffered Output DACs with Internal Reference and I<sup>2</sup>C Interface

### **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{DD}=2.7V\ to\ 5.5V,\ V_{DDIO}=1.8V\ to\ 5.5V,\ V_{GND}=0V,\ C_L=200pF,\ R_L=2k\Omega,\ T_A=-40^{\circ}C\ to\ +125^{\circ}C,\ unless\ otherwise\ noted.$  Typical values are at  $T_A=+25^{\circ}C.)$  (Note 3)

| PARAMETER                        | SYMBOL | CON                         | NDITIONS                                        | MIN | TYP | MAX                   | UNITS |
|----------------------------------|--------|-----------------------------|-------------------------------------------------|-----|-----|-----------------------|-------|
| DAC OUTPUT CHARACTERISTI         | cs     |                             |                                                 |     |     |                       |       |
|                                  |        | No load                     |                                                 | 0   |     | $V_{DD}$              |       |
| Output Voltage Range (Note 7)    |        | 2kΩ load to GND             |                                                 | 0   |     | V <sub>DD</sub> - 0.2 | V     |
|                                  |        | $2k\Omega$ load to $V_{DD}$ |                                                 | 0.2 |     | $V_{DD}$              |       |
|                                  |        | V V (6                      | $V_{DD} = 3V \pm 10\%,$<br>$II_{OUT}I \le 5mA$  |     | 300 |                       |       |
| Load Regulation                  |        | $V_{OUT} = V_{FS}/2$        | $V_{DD} = 5V \pm 10\%,$<br>$II_{OUT}I \le 10mA$ |     | 300 |                       | μV/mA |
| DC Output leans desire           |        |                             | $V_{DD} = 3V \pm 10\%,$<br>$II_{OUT}I \le 5mA$  |     | 0.3 |                       | Ω     |
| DC Output Impedance              |        | $V_{OUT} = V_{FS}/2$        | $V_{DD} = 5V \pm 10\%,$<br>$II_{OUT}I \le 10mA$ |     | 0.3 |                       | \$2   |
| Maximum Capacitive Load Handling | CL     |                             |                                                 |     | 500 |                       | рF    |
| Resistive Load Handling          | RL     |                             |                                                 | 2   |     |                       | kΩ    |
| Short-Circuit Output Current     |        | V <sub>DD</sub> = 5.5V      | Sourcing (output shorted to GND)                |     | 30  |                       | mA    |
| Short-Circuit Output Current     |        | VDD = 5.5V                  | Sinking (output shorted to V <sub>DD</sub> )    |     | 50  |                       | IIIA  |
| DC Power-Supply Rejection        |        | $V_{DD} = 3V \pm 10\%$ or   | 5V ±10%                                         |     | 100 |                       | μV/V  |
| DYNAMIC PERFORMANCE              |        |                             |                                                 |     |     |                       | ,     |
| Voltage-Output Slew Rate         | SR     | Positive and negati         | ive                                             |     | 1.0 |                       | V/µs  |
|                                  |        | 1/4 scale to 3/4 scale      | , to ≤ 1 LSB, MAX5813                           |     | 2.2 |                       |       |
| Voltage-Output Settling Time     |        | 1/4 scale to 3/4 scale      | , to ≤ 1 LSB, MAX5814                           |     | 2.6 |                       | μs    |
|                                  |        | 1/4 scale to 3/4 scale      | , to ≤ 1 LSB, MAX5815                           |     | 4.5 |                       |       |
| DAC Glitch Impulse               |        | Major code transition       | on                                              |     | 7   |                       | nV*s  |
| Channel-to-Channel               |        | External reference          |                                                 |     | 3.5 |                       | nV*s  |
| Feedthrough (Note 8)             |        | Internal reference          |                                                 |     | 3.3 |                       | 111/5 |
| Digital Feedthrough              |        | Code = 0, all digita        | al inputs from 0V to                            |     | 0.2 |                       | nV*s  |
| Power-Up Time                    |        | Startup calibration         | time (Note 9)                                   |     | 200 |                       | μs    |
| Trower-op time                   |        | From power-down             |                                                 |     | 50  |                       | μs    |

# Ultra-Small, Quad-Channel, 8-/10-/12-Bit Buffered Output DACs with Internal Reference and I<sup>2</sup>C Interface

### **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{DD}=2.7V\ to\ 5.5V,\ V_{DDIO}=1.8V\ to\ 5.5V,\ V_{GND}=0V,\ C_L=200pF,\ R_L=2k\Omega,\ T_A=-40^{\circ}C\ to\ +125^{\circ}C,\ unless\ otherwise\ noted.$  Typical values are at  $T_A=+25^{\circ}C.)$  (Note 3)

| PARAMETER                    | SYMBOL | CON                       | DITIONS              | MIN | TYP | MAX | UNITS             |
|------------------------------|--------|---------------------------|----------------------|-----|-----|-----|-------------------|
|                              |        |                           | f = 1kHz             |     | 90  |     |                   |
|                              |        | External reference        | f = 10kHz            |     | 82  |     | 1                 |
|                              |        | 2.048V internal           | f = 1kHz             |     | 112 |     | 1                 |
| Output Voltage-Noise Density |        | reference                 | f = 10kHz            |     | 102 |     | ] ,,,,,,,,,       |
| (DAC Output at Midscale)     |        | 2.5V internal             | f = 1kHz             |     | 125 |     | nV/√Hz            |
|                              |        | reference                 | f = 10kHz            |     | 110 |     | ]                 |
|                              |        | 4.096V internal           | f = 1kHz             |     | 160 |     | 1                 |
|                              |        | reference                 | f = 10kHz            |     | 145 |     | ]                 |
|                              |        |                           | f = 0.1Hz to 10Hz    |     | 12  |     |                   |
|                              |        | External reference        | f = 0.1Hz to $10kHz$ |     | 76  |     |                   |
|                              |        |                           | f = 0.1Hz to 300kHz  |     | 385 |     |                   |
|                              |        |                           | f = 0.1Hz to 10Hz    |     | 14  |     |                   |
|                              |        | 2.048V internal reference | f = 0.1Hz to $10kHz$ |     | 91  |     |                   |
| Integrated Output Noise      |        | reference                 | f = 0.1Hz to 300kHz  |     | 450 |     |                   |
| (DAC Output at Midscale)     |        |                           | f = 0.1Hz to 10Hz    |     | 15  |     | μV <sub>P-P</sub> |
|                              |        | 2.5V internal reference   | f = 0.1Hz to $10kHz$ |     | 99  |     |                   |
|                              |        | reference                 | f = 0.1Hz to 300kHz  |     | 470 |     |                   |
|                              |        | 4.000)//                  | f = 0.1Hz to 10Hz    |     | 16  |     |                   |
|                              |        | 4.096V internal reference | f = 0.1Hz to $10kHz$ |     | 124 |     |                   |
|                              |        | reference                 | f = 0.1Hz to 300kHz  |     | 490 |     |                   |
|                              |        | F                         | f = 1kHz             |     | 114 |     |                   |
|                              |        | External reference        | f = 10kHz            |     | 99  |     |                   |
|                              |        | 2.048V internal           | f = 1kHz             |     | 175 |     |                   |
| Output Voltage-Noise Density |        | reference                 | f = 10kHz            |     | 153 |     |                   |
| (DAC Output at Full Scale)   |        | 2.5V internal             | f = 1kHz             |     | 200 |     | nV/√Hz            |
|                              |        | reference                 | f = 10kHz            |     | 174 |     |                   |
|                              |        | 4.096V internal           | f = 1kHz             |     | 295 |     |                   |
|                              |        | reference                 | f = 10kHz            |     | 255 |     |                   |
|                              |        |                           | f = 0.1Hz to $10Hz$  |     | 13  |     |                   |
|                              |        | External reference        | f = 0.1Hz to $10kHz$ |     | 94  |     |                   |
|                              |        |                           | f = 0.1Hz to 300kHz  |     | 540 |     |                   |
|                              |        | 0.0401/1                  | f = 0.1Hz to $10Hz$  |     | 19  |     |                   |
|                              |        | 2.048V internal           | f = 0.1Hz to $10kHz$ |     | 143 |     |                   |
| Integrated Output Noise      |        | reference                 | f = 0.1Hz to 300kHz  |     | 685 |     | ]/                |
| DAC Output at Full Scale)    |        | 0.5)/:                    | f = 0.1Hz to 10Hz    |     | 21  |     | μV <sub>P-P</sub> |
|                              |        | 2.5V internal reference   | f = 0.1Hz to $10kHz$ |     | 159 |     |                   |
|                              |        | TEIGIGING                 | f = 0.1Hz to 300kHz  |     | 705 |     | _                 |
|                              |        | 4.000\/ :-!               | f = 0.1Hz to 10Hz    |     | 26  |     |                   |
|                              |        | 4.096V internal reference | f = 0.1Hz to $10kHz$ |     | 213 |     |                   |
|                              |        | 1016161106                | f = 0.1Hz to 300kHz  |     | 750 |     |                   |

# Ultra-Small, Quad-Channel, 8-/10-/12-Bit Buffered Output DACs with Internal Reference and I<sup>2</sup>C Interface

### **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{DD}=2.7V\ to\ 5.5V,\ V_{DDIO}=1.8V\ to\ 5.5V,\ V_{GND}=0V,\ C_L=200pF,\ R_L=2k\Omega,\ T_A=-40^{\circ}C\ to\ +125^{\circ}C,\ unless\ otherwise\ noted.$  Typical values are at  $T_A=+25^{\circ}C.)$  (Note 3)

| PARAMETER                          | SYMBOL            | CON                                                       | DITIONS                   | MIN                        | TYP   | MAX      | UNITS  |  |
|------------------------------------|-------------------|-----------------------------------------------------------|---------------------------|----------------------------|-------|----------|--------|--|
| REFERENCE INPUT                    |                   |                                                           |                           |                            |       |          |        |  |
| Reference Input Range              | V <sub>REF</sub>  |                                                           |                           | 1.24                       |       | $V_{DD}$ | V      |  |
| Reference Input Current            | I <sub>REF</sub>  | $V_{REF} = V_{DD} = 5.5V$                                 |                           |                            | 55    | 74       | μA     |  |
| Reference Input Impedance          | R <sub>REF</sub>  |                                                           |                           | 75                         | 100   |          | kΩ     |  |
| REFERENCE OUPUT                    |                   |                                                           |                           |                            |       |          |        |  |
|                                    |                   | V <sub>REF</sub> = 2.048V, T <sub>A</sub> =               | = +25°C                   | 2.043                      | 2.048 | 2.053    |        |  |
| Reference Output Voltage           | V <sub>REF</sub>  | $V_{REF} = 2.5V, T_A = +$                                 | 2.494                     | 2.500                      | 2.506 | V        |        |  |
|                                    |                   | $V_{REF} = 4.096V, T_{A} =$                               | = +25°C                   | 4.086                      | 4.096 | 4.106    |        |  |
| Reference Temperature              |                   | MAX5815A                                                  |                           |                            | ±3.7  | ±10      | 100    |  |
| Coefficient (Note 10)              |                   | MAX5813/MAX5814                                           | /MAX5815B                 |                            | ±10   | ±25      | ppm/°C |  |
| Reference Drive Capacity           |                   | External load                                             |                           |                            | 25    |          | kΩ     |  |
| Reference Capacitive Load          |                   |                                                           |                           |                            | 200   |          | pF     |  |
| Reference Load Regulation          |                   | I <sub>SOURCE</sub> = 0 to 500                            | μΑ                        |                            | 2     |          | mV/mA  |  |
| Reference Line Regulation          |                   |                                                           |                           |                            | 0.05  |          | mV/V   |  |
| POWER REQUIREMENTS                 |                   |                                                           |                           |                            |       |          |        |  |
| 0 1 1/1                            | .,,               | V <sub>REF</sub> = 4.096V                                 |                           | 4.5                        |       | 5.5      | .,,    |  |
| Supply Voltage                     | V <sub>DD</sub>   | All other options                                         |                           | 2.7                        |       | 5.5      | \ \ \  |  |
| I/O Supply Voltage                 | V <sub>DDIO</sub> |                                                           |                           | 1.8                        |       | 5.5      | V      |  |
|                                    |                   |                                                           | $V_{REF} = 2.048V$        |                            | 0.93  | 1.25     |        |  |
|                                    |                   | Internal reference                                        | $V_{REF} = 2.5V$          |                            | 0.98  | 1.30     |        |  |
| Supply Current (Note 11)           | I <sub>DD</sub>   |                                                           | V <sub>REF</sub> = 4.096V |                            | 1.16  | 1.50     | mA     |  |
|                                    |                   |                                                           | V <sub>REF</sub> = 3V     |                            | 0.85  | 1.15     | 1      |  |
|                                    |                   | External reference                                        | V <sub>REF</sub> = 5V     |                            | 1.10  | 1.40     |        |  |
| Interface Supply Current (Note 11) | I <sub>DDIO</sub> |                                                           |                           |                            |       | 1        | μА     |  |
|                                    |                   | All DACs off, interna                                     | Il reference ON           |                            | 140   |          |        |  |
| Power-Down Mode Supply             | I <sub>PD</sub>   | All DACs off, internation T <sub>A</sub> = -40°C to +85°C |                           | 0.5                        | 1     | μA       |        |  |
| Current                            |                   | All DACs off, interna                                     |                           | 1.2                        | 2.5   |          |        |  |
| DIGITAL INPUT CHARACTERI           | STICS (SCL, S     | SDA, ADDR0, ADDR1                                         | , LDAC, CLR)              |                            |       |          | -      |  |
| Input High Voltage (Not- 44)       |                   | 2.2V < V <sub>DDIO</sub> < 5.5°                           | V                         | 0.7 x<br>V <sub>DDIO</sub> |       |          | V      |  |
| Input High Voltage (Note 11)       | V <sub>IH</sub>   | 1.8V < V <sub>DDIO</sub> < 2.2                            | V                         | 0.8 x<br>V <sub>DDIO</sub> |       |          | V      |  |

# Ultra-Small, Quad-Channel, 8-/10-/12-Bit Buffered Output DACs with Internal Reference and I<sup>2</sup>C Interface

### **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{DD}=2.7V\ to\ 5.5V,\ V_{DDIO}=1.8V\ to\ 5.5V,\ V_{GND}=0V,\ C_L=200pF,\ R_L=2k\Omega,\ T_A=-40^{\circ}C\ to\ +125^{\circ}C,\ unless\ otherwise\ noted.$  Typical values are at  $T_A=+25^{\circ}C.)$  (Note 3)

| PARAMETER                                          | SYMBOL                            | CONDITIONS                                          | MIN                        | TYP  | MAX                        | UNITS |
|----------------------------------------------------|-----------------------------------|-----------------------------------------------------|----------------------------|------|----------------------------|-------|
| Input Low Voltage (Note 11)                        | V                                 | 2.2V < V <sub>DDIO</sub> < 5.5V                     |                            |      | 0.3 x<br>V <sub>DDIO</sub> | V     |
| Input Low Voltage (Note 11)                        | V <sub>IL</sub>                   | 1.8V < V <sub>DDIO</sub> < 2.2V                     |                            |      | 0.2 x<br>V <sub>DDIO</sub> | V     |
| Hysteresis Voltage                                 | $V_{H}$                           |                                                     |                            | 0.15 |                            | V     |
| Input Leakage Current                              | I <sub>IN</sub>                   | V <sub>IN</sub> = 0V or V <sub>DDIO</sub> (Note 11) |                            | ±0.1 | ±1                         | μΑ    |
| Input Capacitance (Note 10)                        | C <sub>IN</sub>                   |                                                     |                            | 3    |                            | рF    |
| ADDR_ Pullup/Pulldown Strength                     | R <sub>PU</sub> , R <sub>PD</sub> | (Note 12)                                           | 30                         | 50   | 90                         | kΩ    |
| DIGITAL OUTPUT (SDA)                               |                                   |                                                     |                            |      |                            |       |
| Output Low Voltage                                 | $V_{OL}$                          | I <sub>SINK</sub> = 3mA                             |                            |      | 0.2                        | V     |
| I <sup>2</sup> C TIMING CHARACTERISTICS            | (SCL, SDA,                        | LDAC, CLR)                                          |                            |      |                            |       |
| SCL Clock Frequency                                | fSCL                              |                                                     |                            |      | 400                        | kHz   |
| Bus Free Time Between a STOP and a START Condition | t <sub>BUF</sub>                  |                                                     | 1.3                        |      |                            | μs    |
| Hold Time Repeated for a START Condition           | <sup>t</sup> HD;STA               |                                                     | 0.6                        |      |                            | μs    |
| SCL Pulse Width Low                                | $t_{LOW}$                         |                                                     | 1.3                        |      |                            | μs    |
| SCL Pulse Width High                               | <sup>t</sup> HIGH                 |                                                     | 0.6                        |      |                            | μs    |
| Setup Time for Repeated START Condition            | t <sub>SU;STA</sub>               |                                                     | 0.6                        |      |                            | μs    |
| Data Hold Time                                     | t <sub>HD;DAT</sub>               |                                                     | 0                          |      | 900                        | ns    |
| Data Setup Time                                    | t <sub>SU;DAT</sub>               |                                                     | 100                        |      |                            | ns    |
| SDA and SCL Receiving<br>Rise Time                 | t <sub>r</sub>                    |                                                     | 20 +<br>C <sub>B</sub> /10 |      | 300                        | ns    |
| SDA and SCL Receiving<br>Fall Time                 | t <sub>f</sub>                    |                                                     | 20 +<br>C <sub>B</sub> /10 |      | 300                        | ns    |
| SDA Transmitting Fall Time                         | t <sub>f</sub>                    |                                                     | 20 +<br>C <sub>B</sub> /10 |      | 250                        | ns    |
| Setup Time for STOP Condition                      | t <sub>SU;STO</sub>               |                                                     | 0.6                        |      |                            | μs    |
| Bus Capacitance Allowed                            | C <sub>B</sub>                    | V <sub>DD</sub> = 2.7V to 5.5V                      | 10                         |      | 400                        | pF    |
| Pulse Width of Suppressed Spike                    | t <sub>sp</sub>                   |                                                     |                            | 50   |                            | ns    |
| CLR Removal Time Prior to a Recognized START       | <sup>t</sup> CLRSTA               |                                                     | 100                        |      |                            | ns    |
| CLR Pulse Width Low                                | tCLPW                             |                                                     | 20                         |      |                            | ns    |
| LDAC Pulse Width Low                               | t <sub>LDPW</sub>                 |                                                     | 20                         |      |                            | ns    |
| SCLK Rise to LDAC Fall to Hold                     | t <sub>LDH</sub>                  | Applies to execution edge                           | 400                        |      |                            | ns    |

# Ultra-Small, Quad-Channel, 8-/10-/12-Bit Buffered Output DACs with Internal Reference and I<sup>2</sup>C Interface

### **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{DD} = 2.7V \text{ to } 5.5V, V_{DDIO} = 1.8V \text{ to } 5.5V, V_{GND} = 0V, C_L = 200 pF, R_L = 2k\Omega, T_A = -40^{\circ}C \text{ to } +125^{\circ}C, unless otherwise noted. Typical values are at T_A = +25^{\circ}C.)$  (Note 3)

- **Note 3:** Electrical specifications are production tested at  $T_A = +25$ °C. Specifications over the entire operating temperature range are guaranteed by design and characterization. Typical specifications are at  $T_A = +25$ °C.
- Note 4: DC Performance is tested without load.
- **Note 5:** Linearity is tested with unloaded outputs to within 20mV of GND and V<sub>DD</sub>.
- **Note 6:** Offset and gain errors are calculated from measurements made with V<sub>REF</sub> = V<sub>DD</sub> at code 30 and 4065 for MAX5815, code 8 and 1016 for MAX5814, and code 2 and 254 for MAX5813.
- Note 7: Subject to zero and full-scale error limits and V<sub>REF</sub> settings.
- Note 8: Measured with all other DAC outputs at midscale with one channel transitioning 0 to full scale.
- Note 9: On power-up, the device initiates an internal 200µs (typ) calibration sequence. All commands issued during this time will be ignored.
- Note 10: Guaranteed by design.
- Note 11: All channels active at  $V_{FS}$ , unloaded. Static logic inputs with  $V_{IL} = V_{GND}$  and  $V_{IH} = V_{DDIO}$ .
- **Note 12:** An unconnected condition on the ADDR\_ pins is sensed via a resistive pullup and pulldown operation; for proper operation, ADDR\_ pins should be tied to V<sub>DDIO</sub>, GND, or left unconnected with minimal capacitance.



Figure 1. I2C Serial Interface Timing Diagram

### **Typical Operating Characteristics**

(MAX5815, 12-bit performance,  $T_A = +25$ °C, unless otherwise noted.)







# Ultra-Small, Quad-Channel, 8-/10-/12-Bit Buffered Output DACs with Internal Reference and I<sup>2</sup>C Interface

**Typical Operating Characteristics (continued)** 

(MAX5815, 12-bit performance,  $T_A = +25$ °C, unless otherwise noted.)



# Ultra-Small, Quad-Channel, 8-/10-/12-Bit Buffered Output DACs with Internal Reference and I<sup>2</sup>C Interface

**Typical Operating Characteristics (continued)** 

(MAX5815, 12-bit performance,  $T_A = +25$ °C, unless otherwise noted.)









SETTLING TO ±1 LSB



#### **SUPPLY CURRENT vs. CODE**



#### SETTLING TO ±1 LSB



# MAJOR CODE TRANSITION GLITCH ENERGY



# Ultra-Small, Quad-Channel, 8-/10-/12-Bit Buffered Output DACs with Internal Reference and I<sup>2</sup>C Interface

**Typical Operating Characteristics (continued)** 

36TH FDGE

(MAX5815, 12-bit performance,  $T_A = +25^{\circ}C$ , unless otherwise noted.)





### 

10µs/div

**VOUT VS. TIME TRANSIENT** 

**EXITING POWER-DOWN** 



V<sub>SCL</sub> 5V/div

DAC OUTPUT 500mV/div

 $(V_{DD} = V_{REF} = 5V, T_A = +25^{\circ}C,$   $R_1 = 2k\Omega. C_1 = 200pF)$ 





#### CHANNEL-TO-CHANNEL FEEDTHROUGH (VDD = VREF = 5V, TA = +25°C, NO LOAD)



# CHANNEL-TO-CHANNEL FEEDTHROUGH ( $V_{DD}=5V,\,V_{REF}=4.096V$ (INTERNAL), $T_A=+25^{\circ}C,\,R_L=2k\Omega,\,C_L=200pF$ )



# Ultra-Small, Quad-Channel, 8-/10-/12-Bit Buffered Output DACs with Internal Reference and I<sup>2</sup>C Interface

**Typical Operating Characteristics (continued)** 

(MAX5815, 12-bit performance,  $T_A = +25^{\circ}C$ , unless otherwise noted.)













# Ultra-Small, Quad-Channel, 8-/10-/12-Bit Buffered Output DACs with Internal Reference and I<sup>2</sup>C Interface

**Typical Operating Characteristics (continued)** 

(MAX5815, 12-bit performance,  $T_A = +25^{\circ}C$ , unless otherwise noted.)

# 0.1Hz TO 10Hz OUTPUT NOISE, EXTERNAL REFERENCE (VDD = 5V, VREF = 4.5V)



# 0.1Hz TO 10Hz OUTPUT NOISE, INTERNAL REFERENCE ( $V_{DD} = 5V$ , $V_{REF} = 2.048V$ )



# 0.1Hz TO 10Hz OUTPUT NOISE, INTERNAL REFERENCE (VDD = 5V, VREF = 2.5V)



# 0.1Hz TO 10Hz OUTPUT NOISE, INTERNAL REFERENCE ( $V_{DD} = 5V$ , $V_{REF} = 4.096V$ )



#### VREF DRIFT vs. TEMPERATURE



#### REFERENCE LOAD REGULATION



#### SUPPLY CURRENT vs. INPUT LOGIC VOLTAGE



# Ultra-Small, Quad-Channel, 8-/10-/12-Bit Buffered Output DACs with Internal Reference and I<sup>2</sup>C Interface

### **Pin/Bump Configurations**



### **Pin/Bump Description**

| PIN   | BUMP | NARAE             | FUNCTION                                                                    |
|-------|------|-------------------|-----------------------------------------------------------------------------|
| TSSOP | WLP  | NAME              | FUNCTION                                                                    |
| 1     | B1   | REF               | Reference Voltage Input/Output                                              |
| 2     | A1   | OUTA              | Buffered Channel A DAC Output                                               |
| 3     | A2   | OUTB              | Buffered Channel B DAC Output                                               |
| 4     | B2   | GND               | Ground                                                                      |
| 5     | A3   | OUTC              | Buffered Channel C DAC Output                                               |
| 6     | A4   | OUTD              | Buffered Channel D DAC Output                                               |
| 7     | B4   | V <sub>DD</sub>   | Supply Voltage Input. Bypass V <sub>DD</sub> with a 0.1µF capacitor to GND. |
| 8     | _    | ADDR1             | I <sup>2</sup> C Interface Address Selection Bit 1                          |
| 9     | C4   | ADDR0             | I <sup>2</sup> C Interface Address Selection Bit 0                          |
| 10    | C3   | SCL               | I <sup>2</sup> C Interface Clock Input                                      |
| 11    | C2   | SDA               | I <sup>2</sup> C Bidirectional Serial Data                                  |
| 12    | C1   | CLR               | Active-Low Clear Input                                                      |
| 13    | B3   | V <sub>DDIO</sub> | Digital Interface Power-Supply Input                                        |
| 14    | _    | LDAC              | Load DAC. Active-low hardware load DAC input.                               |

# Ultra-Small, Quad-Channel, 8-/10-/12-Bit Buffered Output DACs with Internal Reference and I<sup>2</sup>C Interface

### **Detailed Description**

The MAX5813/MAX5814/MAX5815 are 4-channel, low-power, 8-/10-/12-bit buffered voltage-output DACs. The 2.7V to 5.5V wide supply voltage range and low-power consumption accommodates most low-power and low-voltage applications. The devices present a  $100 k\Omega$  load to the external reference. The internal output buffers allow rail-to-rail operation. An internal voltage reference is available with software selectable options of 2.048V, 2.5V, or 4.096V. The devices feature a fast 400kHz I²C-compatible interface. The MAX5813/MAX5814/MAX5815 include a serial-in/parallel-out shift register, internal CODE and DAC registers, a power-on-reset (POR) circuit to initialize the DAC outputs to code zero, and control logic.  $\overline{\rm CLR}$  is available to asynchronously clear the device independent of the serial interface.

#### DAC Outputs (OUT\_)

The MAX5813/MAX5814/MAX5815 include internal buffers on all DAC outputs. The internal output buffers provide improved load regulation for the DAC outputs. The output buffers slew at 1V/µs (typ) and drive up to  $2k\Omega$  in parallel with 500pF. The analog supply voltage (VDD) determines the maximum output voltage range of the devices as VDD powers the output buffer. Under no-load conditions, the output buffers drive from GND to VDD, subject to offset and gain errors. With a  $2k\Omega$  load to GND, the output buffers drive from GND to within 200mV of VDD. With a  $2k\Omega$  load to VDD, the output buffers drive from VDD to within 200mV of GND.

The DAC ideal output voltage is defined by:

$$V_{OUT} = V_{REF} \times \frac{D}{2^N}$$

where D = code loaded into the DAC register,  $V_{REF} = \text{reference voltage}$ , N = resolution.

#### **Internal Register Structure**

The user interface is separated from the DAC logic to minimize digital feedthrough. Within the serial interface is an input shift register, the contents of which can be routed to control registers, individual, or multiple DACs as determined by the user command.

Within each DAC channel there is a CODE register followed by a DAC latch register (see the *Detailed Functional Diagram*). The contents of the CODE register hold pending DAC output settings which can later be

loaded into the DAC registers. The CODE register can be updated using both CODE and CODE\_LOAD user commands. The contents of the DAC register hold the current DAC output settings. The DAC register can be updated directly from the serial interface using the CODE\_LOAD commands or can upload the current contents of the CODE register using LOAD commands or the LDAC hardware pin.

The contents of both CODE and DAC registers are maintained during power-down states, so that when the DACs are powered on, they return to their previously stored output settings. Any CODE or LOAD commands issued during power-down states continue to update the register contents. SW\_CLEAR and SW\_RESET commands reset the contents of all CODE and DAC registers to their zero-scale defaults.

#### **Internal Reference**

The MAX5813/MAX5814/MAX5815 include an internal precision voltage reference that is software selectable to be 2.048V, 2.500V, or 4.096V. When an internal reference is selected, that voltage is available on the REF pin for other external circuitry (see Figure 9) and can drive a  $25k\Omega$  load.

#### **External Reference**

The external reference input has a typical input impedance of  $100k\Omega$  and accepts an input voltage from +1.24V to V<sub>DD</sub>. Connect an external voltage supply between REF and GND to apply an external reference. The MAX5813/MAX5814/MAX5815 power up and reset to external reference mode. Visit www.maximintegrated.com/products/references for a list of available external voltage-reference devices.

#### Load DAC (LDAC) Input

The MAX5813/MAX5814/MAX5815 feature an active-low  $\overline{\text{LDAC}}$  logic input that allows the outputs to update asynchronously. Connect  $\overline{\text{LDAC}}$  to  $V_{DDIO}$  or keep  $\overline{\text{LDAC}}$  high during normal operation when the device is controlled only through the serial interface. Drive  $\overline{\text{LDAC}}$  low to simultaneously update the DAC outputs with data from the CODE registers. Holding  $\overline{\text{LDAC}}$  low causes the DAC registers to become transparent and CODE data is passed through to the DAC registers immediately updating the DAC outputs. A software CONFIG command can be used to configure the  $\overline{\text{LDAC}}$  operation of each DAC independently.

# Ultra-Small, Quad-Channel, 8-/10-/12-Bit Buffered Output DACs with Internal Reference and I<sup>2</sup>C Interface

#### Clear Input (CLR)

The MAX5813/MAX5814/MAX5815 feature an asynchronous active-low  $\overline{\text{CLR}}$  logic input that simultaneously sets all four DAC outputs to zero. Driving  $\overline{\text{CLR}}$  low clears the contents of both the CODE and DAC registers and also aborts the on-going I²C command. To allow a new I²C command, drive  $\overline{\text{CLR}}$  high, satisfying the t<sub>CLRSTA</sub> timing requirement.

#### Interface Power Supply (V<sub>DDIO</sub>)

The MAX5813/MAX5814/MAX5815 feature a separate supply pin ( $V_{DDIO}$ ) for the digital interface (1.8V to 5.5V). Connect  $V_{DDIO}$  to the I/O supply of the host processor.

#### I<sup>2</sup>C Serial Interface

The MAX5813/MAX5814/MAX5815 feature an I2C-/ SMBus<sup>™</sup>-compatible, 2-wire serial interface consisting of a serial data line (SDA) and a serial clock line (SCL). SDA and SCL enable communication between the MAX5813/ MAX5814/MAX5815 and the master at clock rates up to 400kHz. Figure 1 shows the 2-wire interface timing diagram. The master generates SCL and initiates data transfer on the bus. The master device writes data to the MAX5813/MAX5814/MAX5815 by transmitting the proper slave address followed by the command byte and then the data word. Each transmit sequence is framed by a START (S) or Repeated START (Sr) condition and a STOP (P) condition. Each word transmitted to the MAX5813/ MAX5814/MAX5815 is 8 bits long and is followed by an acknowledge clock pulse. A master reading data from the MAX5813/MAX5814/MAX5815 must transmit the proper slave address followed by a series of nine SCL pulses for each byte of data requested. The MAX5813/ MAX5814/MAX5815 transmit data on SDA in sync with the master-generated SCL pulses. The master acknowledges receipt of each byte of data. Each read sequence is framed by a START or Repeated START condition, a not acknowledge, and a STOP condition. SDA operates as both an input and an open-drain output. A pullup resistor, typically  $4.7k\Omega$  is required on SDA. SCL operates only as an input. A pullup resistor, typically  $4.7k\Omega$ , is required on SCL if there are multiple masters on the bus, or if the single master has an open-drain SCL output.

Series resistors in line with SDA and SCL are optional. Series resistors protect the digital inputs of the MAX5813/MAX5814/MAX5815 from high voltage spikes on the bus lines and minimize crosstalk and undershoot of the bus



Figure 2. I<sup>2</sup>C START, Repeated START, and STOP Conditions

signals. The MAX5813/MAX5814/MAX5815 can accommodate bus voltages higher than  $V_{DDIO}$  up to a limit of 5.5V; bus voltages lower than  $V_{DDIO}$  are not recommended and may result in significantly increased interface currents. The MAX5813/MAX5814/MAX5815 digital inputs are double buffered. Depending on the command issued through the serial interface, the CODE register(s) can be loaded without affecting the DAC register(s) using the write command. To update the DAC registers, either drive the  $\overline{LDAC}$  input low to asynchronously update all DAC outputs, or use the software LOAD command.

#### **I<sup>2</sup>C START and STOP Conditions**

SDA and SCL idle high when the bus is not in use. A master initiates communication by issuing a START condition. A START condition is a high-to-low transition on SDA with SCL high. A STOP condition is a low-to-high transition on SDA while SCL is high (Figure 2). A START condition from the master signals the beginning of a transmission

SMBus is a trademark of Intel Corp.

# Ultra-Small, Quad-Channel, 8-/10-/12-Bit Buffered Output DACs with Internal Reference and I<sup>2</sup>C Interface

to the MAX5813/MAX5814/MAX5815. The master terminates transmission and frees the bus, by issuing a STOP condition. The bus remains active if a Repeated START condition is generated instead of a STOP condition.

# I<sup>2</sup>C Early STOP and Repeated START Conditions

The MAX5813/MAX5814/MAX5815 recognize a STOP condition at any point during data transmission except if the STOP condition occurs in the same high pulse as a START condition. Transmissions ending in an early STOP condition will not impact the internal device settings. If the STOP occurs during a readback byte, the transmission is terminated and a later read mode request will begin transfer of the requested register data from the beginning (this applies to combined format I<sup>2</sup>C read mode transfers only, interface verification mode transfers will be corrupted). See Figure 2.

#### I<sup>2</sup>C Slave Address

The slave address is defined as the seven most significant bits (MSBs) followed by the R/ $\overline{W}$  bit. See Figure 4. For the TSSOP packages, the three most significant bits are 001 with the 4 LSBs determined by ADDR1 and ADDR0 as shown in Table 1. For the WLP package, the five most significant bits are 00011 with the 2 LSBs determined by ADDR0 as shown in Table 2. Setting the R/ $\overline{W}$  bit to 1 configures the MAX5813/MAX5814/MAX5815 for read mode. Setting the R/ $\overline{W}$  bit to 0 configures the MAX5813/MAX5814/MAX5815 for write mode. The slave address is the first byte of information sent to the MAX5813/MAX5814/MAX5815 after the START condition.

The MAX5813/MAX5814/MAX5815 have the ability to detect an unconnected state on the ADDR input for additional address flexibility; if leaving the ADDR input unconnected, be certain to minimize all loading on the pin (i.e. provide a landing for the pin, but do not allow any board traces).

#### I<sup>2</sup>C Broadcast Address

A broadcast address is provided for the purpose of updating or configuring all MAX5813/MAX5814/MAX5815 devices on a given I<sup>2</sup>C bus. All MAX5813/MAX5814/MAX5815 devices acknowledge and respond to the broadcast device address 00010000. The devices will respond to the broadcast address, regardless of the state of the address pins. The broadcast mode is intended for use in write mode only (as indicated by  $R/\overline{W}=0$  in the address given).



Figure 3. I<sup>2</sup>C Acknowledge

# Table 1. I<sup>2</sup>C Slave Address LSBs for TSSOP Package

|                   | TSSOP F           | PACKAGE    | (A[6:4] = | 001)       |    |
|-------------------|-------------------|------------|-----------|------------|----|
| ADDR1             | ADDR0             | <b>A</b> 3 | A2        | <b>A</b> 1 | A0 |
| V <sub>DDIO</sub> | V <sub>DDIO</sub> | 0          | 0         | 0          | 0  |
| V <sub>DDIO</sub> | N.C.              | 0          | 0         | 1          | 0  |
| V <sub>DDIO</sub> | GND               | 0          | 0         | 1          | 1  |
| N.C.              | V <sub>DDIO</sub> | 1          | 0         | 0          | 0  |
| N.C.              | N.C.              | 1          | 0         | 1          | 0  |
| N.C.              | GND               | 1          | 0         | 1          | 1  |
| GND               | V <sub>DDIO</sub> | 1          | 1         | 0          | 0  |
| GND               | GND N.C.          |            | 1         | 1          | 0  |
| GND               | GND               | 1          | 1         | 1          | 1  |

# Table 2. I<sup>2</sup>C Slave Address LSBs for WLP Package

| WLP F             | WLP PACKAGE (A[6:2] = 00011) |   |  |  |  |  |  |  |  |  |  |  |
|-------------------|------------------------------|---|--|--|--|--|--|--|--|--|--|--|
| ADDR0 A1 A0       |                              |   |  |  |  |  |  |  |  |  |  |  |
| V <sub>DDIO</sub> | 0                            | 0 |  |  |  |  |  |  |  |  |  |  |
| N.C.              | 1                            | 0 |  |  |  |  |  |  |  |  |  |  |
| GND               | 1                            | 1 |  |  |  |  |  |  |  |  |  |  |

# Ultra-Small, Quad-Channel, 8-/10-/12-Bit Buffered Output DACs with Internal Reference and I<sup>2</sup>C Interface

#### I<sup>2</sup>C Acknowledge

In write mode, the acknowledge bit (ACK) is a clocked 9th bit that the MAX5813/MAX5814/MAX5815 use to handshake receipt of each byte of data as shown in Figure 3. The MAX5813/MAX5814/MAX5815 pull down SDA during the entire master-generated 9th clock pulse if the previous byte is successfully received. Monitoring ACK allows for detection of unsuccessful data transfers. An unsuccessful data transfer occurs if a receiving device is busy or if a system fault has occurred. In the event of an unsuccessful data transfer, the bus master will retry communication.

In read mode, the master pulls down SDA during the 9th clock cycle to acknowledge receipt of data from the MAX5813/MAX5814/MAX5815. An acknowledge is sent by the master after each read byte to allow data transfer to continue. A not-acknowledge is sent when the master reads the final byte of data from the MAX5813/MAX5814/MAX5815, followed by a STOP condition.

#### I<sup>2</sup>C Command Byte and Data Bytes

A command byte follows the slave address. A command byte is typically followed by two data bytes unless it is the last byte in the transmission. If data bytes follow the command byte, the command byte indicates the address of the register that is to receive the following two data

bytes. The data bytes are stored in a temporary register and then transferred to the appropriate register during the ACK periods between bytes. This avoids any glitching or digital feedthrough to the DACs while the interface is active.

#### **I<sup>2</sup>C Write Operations**

A master device communicates with the MAX5813/ MAX5814/MAX5815 by transmitting the proper slave address followed by command and data words. Each transmit sequence is framed by a START or Repeated START condition and a STOP condition as described above. Each word is 8 bits long and is always followed by an acknowledge clock (ACK) pulse as shown in the Figure 4 and Figure 5. The first byte contains the address of the MAX5813/MAX5814/MAX5815 with  $R\overline{W} = 0$  to indicate a write. The second byte contains the register (or command) to be written and the third and fourth bytes contain the data to be written. By repeating the register address plus data pairs (Byte #2 through Byte #4 in Figure 4 and Figure 5), the user can perform multiple register writes using a single I2C command sequence. There is no limit as to how many registers the user can write with a single command. The MAX5813/MAX5814/ MAX5815 support this capability for all user-accessible write mode commands.



Figure 4. I<sup>2</sup>C Single Register Write Sequence

# Ultra-Small, Quad-Channel, 8-/10-/12-Bit Buffered Output DACs with Internal Reference and I<sup>2</sup>C Interface



Figure 5. Multiple Register Write Sequence (Standard I<sup>2</sup>C Protocol)



Figure 6. Standard I<sup>2</sup>C Register Read Sequence

#### Combined Format I<sup>2</sup>C Readback Operations

Each readback sequence is framed by a START or Repeated START condition and a STOP condition. Each word is 8 bits long and is followed by an acknowledge clock pulse as shown in Figure 6. The first byte contains the address of the MAX5813/MAX5814/MAX5815 with  $R/\overline{W} = 0$  to indicate a write. The second byte contains the register that is to be read back. There is a Repeated START condition, followed by the device address with  $R/\overline{W} = 1$  to indicate a read and an acknowledge clock. The master has control of the SCL line but the MAX5813/ MAX5814/MAX5815 take over the SDA line. The final two bytes in the frame contain the register data readback followed by a STOP condition. If additional bytes beyond those required to readback the requested data are provided, the MAX5813/MAX5814/MAX5815 will continue to readback ones.

Readback of individual CODE registers is supported for the CODE command (B[23:20] = 0000). For this command, which supports a DAC address, the requested channel CODE register content will be returned; if all DACs are selected, CODEA content will be returned.

Readback of individual DAC registers is supported for all LOAD commands (B[23:20] = 0001, 0010, or 0011). For these commands, which support a DAC address, the requested DAC register content will be returned. If all DACs are selected, DACA content will be returned.

Modified readback of the POWER register is supported for the POWER command (B[23:20] = 0100). The power status of each DAC is reported in locations B[3:0], with a 1 indicating the DAC is powered down and a 0 indicating the DAC is operational (see <u>Table 3</u>).

# Ultra-Small, Quad-Channel, 8-/10-/12-Bit Buffered Output DACs with Internal Reference and I<sup>2</sup>C Interface

Readback of all other registers is not directly supported. All requests to read unsupported registers reads back the device's reference status and the device ID and revision information in the format as shown in Table 3.

#### Interface Verification I<sup>2</sup>C Readback Operations

While the MAX5813/MAX5814/MAX5815 support standard I<sup>2</sup>C readback of selected registers, it is also capable of functioning in an interface verification mode. This mode is accessed any time a readback operation follows an executed write mode command. In this mode, the last executed three-byte command is read back in its entirety. This behavior allows verification of the interface.

Sample command sequences are shown in Figure 7. The first command transfer is given in write mode with  $R/\overline{W}=0$  and must be run to completion to qualify for interface verification readback. There is now a STOP/START pair or Repeated START condition required, followed by the readback transfer with  $R/\overline{W}=1$  to indicate a read and an acknowledge clock from the MAX5813/

MAX5814/MAX5815. The master still has control of the SCL line but the MAX5813/MAX5814/MAX5815 take over the SDA line. The final three bytes in the frame contain the command and register data written in the first transfer presented for readback, followed by a STOP condition. If additional bytes beyond those required to read back the requested data are provided, the MAX5813/MAX5814/MAX5815 will continue to read back ones.

It is not necessary for the write and read mode transfers to occur immediately in sequence. I<sup>2</sup>C transfers involving other devices do not impact the MAX5813/MAX5814/MAX5815 readback mode. Toggling between readback modes is based on the length of the preceding write mode transfer. Combined format I<sup>2</sup>C readback operation is resumed if a write command greater than two bytes but less than four bytes is supplied. For commands written using multiple register write sequences, only the last command executed is read back. For each command written, the readback sequence can only be completed one time; partial and/or multiple attempts to readback executed in succession will not yield usable data.

Table 3. Standard I<sup>2</sup>C User Readback Data

|     | CON | IMAN  | D BY   | TE (R         | EQU   | EST)    |                                    | READBACK DATA HIGH BYTE |            |                     |      |        |     |             |    | REA    | DBAC | K D    | ATA L | OW E   | SYTE |       |      |
|-----|-----|-------|--------|---------------|-------|---------|------------------------------------|-------------------------|------------|---------------------|------|--------|-----|-------------|----|--------|------|--------|-------|--------|------|-------|------|
| B23 | B22 | B21   | B20    | B19           | B18   | B17     | B16                                | B15                     | B14        | B13                 | B12  | B11    | B10 | В9          | B8 | В7     | В6   | B5     | B4    | В3     | B2   | В1    | В0   |
| 0   | 0   | 0     | 0      | D             | AC se | electio | n                                  |                         |            | (                   | CODE | n[11:4 | ·]  |             |    | (      | CODE | n[3:0  | ]     | 0      | 0    | 0     | 0    |
| 0   | 0   | 0     | 1      | D             | AC se | electio | n                                  |                         |            |                     | DACr | [11:4] |     |             |    |        | DACr | า[3:0] |       | 0      | 0    | 0     | 0    |
| 0   | 0   | 1     | 0      | D             | AC se | electio | n                                  |                         |            |                     | DACr | [11:4] |     |             |    |        | DACr | า[3:0] |       | 0      | 0    | 0     | 0    |
| 0   | 0   | 1     | 1      | DAC selection |       |         | DAC selection DACn[11:4] DACn[3:0] |                         | า[3:0]     |                     | 0    | 0      | 0   | 0           |    |        |      |        |       |        |      |       |      |
| 0   | 1   | 0     | 0      | 0             | 0     | Χ       | Χ                                  | 0                       | 0          | 0                   | 0    | 0      | 0   | 0           | 0  | 0      | 0    | 0      | 0     | PWD    | PWC  | PWB   | PWA  |
| 1   | 0   | 0     | 0      | 0             | 0     | 0       | 0                                  |                         |            |                     | ODE. | A[11:4 | 1]  |             |    | (      | CODE | A[3:0  | ]     | 0      | 0    | 0     | 0    |
| 1   | 0   | 0     | 0      | 0             | 0     | 0       | 1                                  |                         |            |                     | DACA | [11:4] | ]   |             |    |        | DACA | A[3:0] |       | 0      | 0    | 0     | 0    |
| 1   | 0   | 1     | 0      | 0             | 0     | 1       | 0                                  |                         |            |                     | DACA | [11:4] |     |             |    |        | DACA | 4[3:0] |       | 0      | 0    | 0     | 0    |
| 1   | 0   | 1     | 1      | 0             | 0     | 1       | 1                                  |                         | DACA[11:4] |                     |      |        |     |             |    |        | DACA | A[3:0] |       | 0      | 0    | 0     | 0    |
|     | Any | othe  | r com  | mand          | (TSS  | OP)     |                                    | 1111 1000               |            |                     |      |        |     |             |    | 000 RE |      |        |       | V_ID[2 | 2:0] | REF N | ИODE |
|     | An  | y oth | er cor | nman          | d (WL | P)      |                                    |                         |            | 1001 1000 000 (010) |      |        |     | 10) RF[1:0] |    |        |      |        |       |        |      |       |      |

**Table 4. Format DAC Data Bit Positions** 

| PART    | B15 | B14 | B13 | B12 | B11 | B10 | В9 | В8 | В7 | В6 | B5 | В4 | В3 | B2 | B1 | В0 |
|---------|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|
| MAX5813 | D7  | D6  | D5  | D4  | D3  | D2  | D1 | D0 | Х  | Х  | Х  | Х  | Х  | Х  | Х  | Х  |
| MAX5814 | D9  | D8  | D7  | D6  | D5  | D4  | D3 | D2 | D1 | D0 | Х  | Х  | Х  | Х  | Х  | Х  |
| MAX5815 | D11 | D10 | D9  | D8  | D7  | D6  | D5 | D4 | D3 | D2 | D1 | D0 | Х  | Х  | Х  | Х  |

# Ultra-Small, Quad-Channel, 8-/10-/12-Bit Buffered Output DACs with Internal Reference and I<sup>2</sup>C Interface



Figure 7. Interface Verification I<sup>2</sup>C Register Read Sequences

# Ultra-Small, Quad-Channel, 8-/10-/12-Bit Buffered Output DACs with Internal Reference and I<sup>2</sup>C Interface



Figure 8. Typical I<sup>2</sup>C Application Circuit

#### I<sup>2</sup>C Compatibility

The MAX5813/MAX5814/MAX5815 are fully compatible with existing I<sup>2</sup>C systems. SCL and SDA are high-impedance inputs; SDA has an open drain which pulls the data line low to transmit data or ACK pulses. Figure 8 shows a typical I<sup>2</sup>C application.

### I<sup>2</sup>C User-Command Register Map

This section lists the user accessible commands and registers for the MAX5813/MAX5814/MAX5815.

<u>Table 5</u> provides detailed information about the Command Registers.

#### **CODEn Command**

The CODEn command (B[23:20] = 0000) updates the CODE register contents for the selected DAC(s). Changes to the CODE register content based on this command will not affect DAC outputs directly unless the  $\overline{\text{LDAC}}$  is in a low state or the DAC latch has been configured to be transparent. Issuing the CODEn command with DAC SELECTION = ALL DACs is equivalent to CODE\_ALL (B[23:16] = 10000000). See Table 5 and Table 6.

#### **LOADn Command**

The LOADn command (B[23:20] = 0001) updates the DAC register content for the selected DAC(s) by uploading the current contents of the CODE register. The LOADn command can be used with DAC SELECTION = ALL DACs to issue a software load for all DACs, which is equivalent to the LOAD\_ALL (B[23:16] = 10000001) command. See Table 5 and Table 6.

#### **CODEn LOAD ALL Command**

The CODEn\_LOAD\_ALL command (B[23:20] = 0010) updates the CODE register contents for the selected DAC(s) as well as the DAC register content of all DACs. Channels for which the CODE register content has not been modified since the last load to DAC register or \(\bar{LDAC}\) operation will not be updated to reduce digital crosstalk. Issuing this command with DAC\_ADDRESS = ALL is equivalent to the CODE\_ALL\_LOAD\_ALL command. The CODEn\_LOAD\_ALL command by definition will modify at least one CODE register. To avoid this, use the LOADn command with DAC SELECTION = ALL DACs or use the LOAD\_ALL command. See Table 5 and Table 6.

#### **CODEn LOADn Command**

The CODEn\_LOADn command (B[23:20] = 0011) updates the CODE register contents for the selected DAC(s) as well as the DAC register content of the selected DAC(s). Channels for which the CODE register content has not been modified since the last load to DAC register or LDAC operation will not be updated to reduce digital crosstalk. Issuing this command with DAC SELECTION = ALL DACs is equivalent to the CODE\_ALL\_LOAD\_ALL command. See Table 5 and Table 6.

#### **CODE ALL Command**

The CODE\_ALL command (B[23:16] = 10000000) updates the CODE register contents for all DACs. See Table 5.

#### **LOAD ALL Command**

The LOAD\_ALL command (B[23:16] = 10000001) updates the DAC register content for all DACs by uploading the current contents of the CODE registers. See <u>Table 5</u>.

#### **CODE\_ALL\_LOAD\_ALL Command**

The CODE\_ALL\_LOAD\_ALL command (B[23:16] = 1000001x) updates the CODE register contents for all DACs as well as the DAC register content of all DACs. See Table 5.

# Ultra-Small, Quad-Channel, 8-/10-/12-Bit Buffered Output DACs with Internal Reference and I<sup>2</sup>C Interface

| DESCRIPTION                    |              | Writes data to the selected CODE register(s) | Transfers data from the selected CODE register(s) to the selected DAC register(s) | Simultaneously writes data to the selected CODE register(s) while updating all DAC registers | Simultaneously writes data to the selected CODE register(s) while updating selected DAC register(s) |                        | Sets the power mode of the selected DACs (DACs selected with a 1 in the corresponding DACn bit are updated, DACs with a 0 in the corresponding DACn bit are not impacted) | Executes a software clear (all CODE and DAC registers cleared to their default values) | Executes a software reset (all CODE, DAC, and control registers returned to their default values) |
|--------------------------------|--------------|----------------------------------------------|-----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|
| B0                             |              | ×                                            | ×                                                                                 | ×                                                                                            | ×                                                                                                   |                        | ×                                                                                                                                                                         | ×                                                                                      | ×                                                                                                 |
| 20                             |              | ×                                            | ×                                                                                 | ×                                                                                            | ×                                                                                                   |                        | ×                                                                                                                                                                         | ×                                                                                      | ×                                                                                                 |
| B2                             |              | ×                                            | ×                                                                                 | ×                                                                                            | ×                                                                                                   |                        | ×                                                                                                                                                                         | ×                                                                                      | ×                                                                                                 |
| B3                             |              | ×                                            | ×                                                                                 | ×                                                                                            | ×                                                                                                   |                        | ×                                                                                                                                                                         | ×                                                                                      | ×                                                                                                 |
| 8                              |              | TER ]                                        | ×                                                                                 | TER<br>J                                                                                     | TER<br>]                                                                                            |                        | ×                                                                                                                                                                         | ×                                                                                      | ×                                                                                                 |
| B2                             |              | DE REGIST<br>DATA [3:0]                      | ×                                                                                 | EGIS:                                                                                        | EGIS                                                                                                |                        | ×                                                                                                                                                                         | ×                                                                                      | ×                                                                                                 |
| 8e                             |              | CODE REGISTER<br>DATA [3:0]                  | ×                                                                                 | CODE REGISTER<br>DATA [3:0]                                                                  | CODE REGISTER<br>DATA [3:0]                                                                         |                        | ×                                                                                                                                                                         | ×                                                                                      | ×                                                                                                 |
| B7                             |              | 00                                           | ×                                                                                 | 8                                                                                            | 00                                                                                                  |                        | ×                                                                                                                                                                         | ×                                                                                      | ×                                                                                                 |
| B8                             |              |                                              | ×                                                                                 |                                                                                              |                                                                                                     |                        | DAC                                                                                                                                                                       | ×                                                                                      | ×                                                                                                 |
| B3                             |              |                                              | ×                                                                                 |                                                                                              |                                                                                                     |                        | DAC<br>B                                                                                                                                                                  | ×                                                                                      | ×                                                                                                 |
| B10                            |              | H _                                          | ×                                                                                 | <u> </u>                                                                                     | E                                                                                                   |                        | DAC                                                                                                                                                                       | ×                                                                                      | ×                                                                                                 |
| B11                            |              | CODE REGISTER<br>DATA [11:4]                 | ×                                                                                 | CODE REGISTER<br>DATA [11:4]                                                                 | CODE REGISTER<br>DATA [11:4]                                                                        |                        | DAC DAC DAC                                                                                                                                                               | ×                                                                                      | ×                                                                                                 |
| B12                            |              | DE RE                                        | ×                                                                                 | DE RE                                                                                        | DE RE                                                                                               |                        | ×                                                                                                                                                                         | ×                                                                                      | ×                                                                                                 |
| B13                            |              | COL                                          | ×                                                                                 | 100                                                                                          | D COI                                                                                               |                        | ×                                                                                                                                                                         | ×                                                                                      | ×                                                                                                 |
| B14                            |              |                                              | ×                                                                                 |                                                                                              |                                                                                                     |                        | ×                                                                                                                                                                         | ×                                                                                      | ×                                                                                                 |
| B15 B14 B13 B12 B11 B10        |              |                                              | ×                                                                                 |                                                                                              |                                                                                                     |                        | ×                                                                                                                                                                         | ×                                                                                      | ×                                                                                                 |
| B16                            |              | Z                                            | Z                                                                                 | Z                                                                                            | Z                                                                                                   |                        | er de la                                                                                                                              | 0                                                                                      | -                                                                                                 |
| B17                            |              | ECTIC                                        | ECTIC                                                                             | ECTIC                                                                                        | ECTIC                                                                                               |                        | Power Mode 00 = 00 = 14Ω 14Ω 110 = PD 100kΩ 11 = PD 110 = PD 1100kΩ 11 = PD Hi-Z                                                                                          | 0                                                                                      | 0                                                                                                 |
| 9 B18 B17                      |              | DAC SELECTION                                | DAC SELECTION                                                                     | DAC SELECTION                                                                                | DAC SELECTION                                                                                       |                        | 0                                                                                                                                                                         | 0                                                                                      | 0                                                                                                 |
| B19                            |              | DAC                                          | DAC                                                                               | DAC                                                                                          | DAC                                                                                                 |                        | 0                                                                                                                                                                         | 0                                                                                      | 0                                                                                                 |
| B20 I                          |              | 0                                            | -                                                                                 | 0                                                                                            | <del>-</del>                                                                                        | NDS                    | 0                                                                                                                                                                         | 1                                                                                      | -                                                                                                 |
| B21                            |              | 0                                            | 0                                                                                 | -                                                                                            | -                                                                                                   | MM                     | 0                                                                                                                                                                         | 0                                                                                      | 0                                                                                                 |
| B22                            | ွှ           | 0                                            | 0                                                                                 | 0                                                                                            | 0                                                                                                   | کا<br>کا               | -                                                                                                                                                                         | 1                                                                                      | <del>-</del>                                                                                      |
| B23                            | JAND         | 0                                            | 0                                                                                 | 0                                                                                            | 0                                                                                                   | ATI0                   | 0                                                                                                                                                                         | 0                                                                                      | 0                                                                                                 |
| COMMAND   B23   B22   B20   B1 | DAC COMMANDS | CODEn                                        | LOADn                                                                             | CODEn_<br>LOAD_ALL                                                                           | CODEn_<br>LOADn                                                                                     | CONFIGURATION COMMANDS | POWER                                                                                                                                                                     | SW_CLEAR                                                                               | SW_RESET                                                                                          |

Maxim Integrated 22

Table 5. I2C Commands Summary

# Ultra-Small, Quad-Channel, 8-/10-/12-Bit Buffered Output DACs with Internal Reference and I<sup>2</sup>C Interface

# Ultra-Small, Quad-Channel, 8-/10-/12-Bit Buffered Output DACs with Internal Reference and I<sup>2</sup>C Interface

Table 6. DAC Selection

| B19 | B18 | B17 | B16 | DAC SELECTED |
|-----|-----|-----|-----|--------------|
| 0   | 0   | 0   | 0   | DAC A        |
| 0   | 0   | 0   | 1   | DAC B        |
| 0   | 0   | 1   | 0   | DAC C        |
| 0   | 0   | 1   | 1   | DAC D        |
| X   | 1   | X   | X   | ALL DACs     |
| 1   | X   | X   | X   | ALL DACs     |

#### **POWER Command**

The MAX5813/MAX5814/MAX5815 feature a software-controlled power-mode (POWER) command (B[23:20] = 0100). The POWER command updates the power-mode settings of the selected DACs while the power settings of the rest of the DACs remain unchanged. The new power setting is determined by bits B[17:16] while the affected DAC(s) are selected by bits B[11:8]. If all DACs are powered down, the device enters a STANDBY mode.

In power-down, the DAC output is disconnected from the buffer and is grounded with either one of the two selectable internal resistors or set to high impedance. See <u>Table</u> 8 for the selectable internal resistor values in power-down mode. In power-down mode, the DAC register retains its value so that the output is restored when the device pow-

ers up. The serial interface remains active in power-down mode.

In STANDBY mode, the internal reference can be powered down or it can be set to remain powered-on for external use. Also, in STANDBY mode, devices using the external reference do not load the REF pin. See Table 7.

#### **SW RESET and SW CLEAR Command**

The SW\_RESET (B[23:16] = 01010001) and SW\_CLEAR (B[23:16] = 01010000) commands provide a means of issuing a software reset or software clear operation. Use SW\_CLEAR to issue a software clear operation to return all CODE and DAC registers to the zero-scale value. Use SW\_RESET to reset all CODE, DAC, and configuration registers to their default values.

Table 7. POWER (100) Command Format

| B23 | B22                         | B21 | B20 | B19 | B18 | B17 | B16                                  | B15 | B14   | B13  | B12 | B11 | B10                            | В9    | В8  | В7 | В6 | В5 | В4    | В3   | B2 | B1 | В0 |
|-----|-----------------------------|-----|-----|-----|-----|-----|--------------------------------------|-----|-------|------|-----|-----|--------------------------------|-------|-----|----|----|----|-------|------|----|----|----|
| 0   | 0 1 0 0 0 0                 |     |     |     | 0   | PD1 | PD0                                  | Χ   | Х     | Χ    | Х   | D   | С                              | В     | Α   | Χ  | Χ  | Χ  | Х     | Χ    | Χ  | X  | Х  |
|     | POWER Command               |     |     |     |     |     | de:<br>=<br>mal<br>1kΩ<br>) =<br>0kΩ |     | Don't | Care |     | 1 = | DAC S<br>DAC<br>) = DA<br>Sele | Selec | ted |    |    |    | Don't | Care |    |    |    |
| De  | Default Values (all DACs) → |     |     |     | ) → | 0   | 0                                    | Х   | Χ     | Χ    | Χ   | 1   | 1                              | 1     | 1   | Χ  | Χ  | Χ  | Χ     | Χ    | Χ  | Χ  | Х  |

Table 8. Selectable DAC Output Impedance in Power-Down Mode

| PD1 (B17) | PD0 (B16) | OPERATING MODE                                                      |
|-----------|-----------|---------------------------------------------------------------------|
| 0         | 0         | Normal operation                                                    |
| 0         | 1         | Power-down with internal $1k\Omega$ pulldown resistor to GND.       |
| 1         | 0         | Power-down with internal $100$ k $\Omega$ pulldown resistor to GND. |
| 1         | 1         | Power-down with high-impedance output.                              |

# Ultra-Small, Quad-Channel, 8-/10-/12-Bit Buffered Output DACs with Internal Reference and I<sup>2</sup>C Interface

#### **CONFIG Command**

The CONFIG command (B[23:20] = 0110) updates the  $\overline{\text{LDAC}}$  and LOAD functions of selected DACs. Issue the command with B16 = 0 to allow the DAC latches to operate normally or with B16 = 1 to disable the DAC latches, making them perpetually transparent. Mode settings of the selected DACs are updated while the mode settings of the rest of the DACs remain unchanged; DAC(s) are selected by bits B[11:8]. See Table 9.

#### **REF Command**

The REF command updates the global reference setting used for all DAC channels. Set B[17:16] = 00 to use an external reference for the DACs or set B[17:16] to 01, 10,

or 11 to select either the 2.5V, 2.048V, or 4.096V internal reference, respectively.

If RF2 (B18) is set to zero (default) in the REF command, the reference will be powered down any time all DAC channels are powered down (in STANDBY mode). If RF2 (B18 = 1) is set to one, the reference will remain powered even if all DAC channels are powered down, allowing continued operation of external circuitry. In this mode, the  $1\mu$ A shutdown state is not available. See Table 10.

#### **Table 9. CONFIG Command Format**

| B23 | B22                         | B21  | B20  | B19                                               | B18 | B17          | B16                           | B15 | B14   | B13  | B12 | B11 | B10                            | В9    | B8   | В7 | В6 | <b>B</b> 5 | B4    | В3   | B2 | В1 | В0 |
|-----|-----------------------------|------|------|---------------------------------------------------|-----|--------------|-------------------------------|-----|-------|------|-----|-----|--------------------------------|-------|------|----|----|------------|-------|------|----|----|----|
| 0   | 1                           | 1    | 0    | All                                               | 0   | 0            | LDB                           | Χ   | Х     | Х    | Χ   | D   | С                              | В     | Α    | Χ  | Х  | Х          | Χ     | Χ    | Χ  | Χ  | Х  |
| CON | NFIG (                      | Comm | nand | 0 = Select Individual DACs<br>1 = Select All DACs |     | NFIG<br>mand | 0 = Normal<br>1 = Transparent |     | Don't | Care |     | 1 = | DAC S<br>DAC<br>) = DA<br>Sele | Selec | cted |    |    |            | Don't | Care |    |    |    |
|     | Default Values (All DACs) → |      |      |                                                   |     | 0            | Χ                             | Х   | Х     | Χ    | 1   | 1   | 1                              | 1     | Χ    | Х  | Х  | Χ          | Χ     | Χ    | Χ  | Х  |    |

#### **Table 10. REF Command Format**

| B23 | B22   | B21     | B20   | B19 | B18                                     | B17                  | B16                                  | B15 | B14 | B13 | B12   | B11  | B10 | В9 | В8 | B7 | В6 | В5 | В4    | В3   | B2 | B1 | ВО |
|-----|-------|---------|-------|-----|-----------------------------------------|----------------------|--------------------------------------|-----|-----|-----|-------|------|-----|----|----|----|----|----|-------|------|----|----|----|
| 0   | 1     | 1       | 1     | 0   | RF2                                     | RF1                  | RF0                                  | X   | Х   | Х   | Х     | Х    | Χ   | Χ  | Χ  | Χ  | Χ  | Χ  | Χ     | Χ    | Х  | Χ  | Х  |
|     | REF   | Comr    | nand  |     | 0 = Off in Standby<br>1 = On in Standby | 00 =<br>01 =<br>10 = | Mode:<br>EXT<br>2.5V<br>2.0V<br>4.0V |     |     |     | Don't | Care |     |    |    |    |    |    | Don't | Care |    |    |    |
|     | Defau | lt Valu | ies – | ·   | 0                                       | 0                    | 0                                    | X   | X   | Х   | Х     | Х    | Х   | Χ  | Χ  | X  | X  | X  | Χ     | X    | X  | Χ  | Х  |

# Ultra-Small, Quad-Channel, 8-/10-/12-Bit Buffered Output DACs with Internal Reference and I<sup>2</sup>C Interface

### **Applications Information**

#### **Power-On Reset (POR)**

When power is applied to  $V_{DD}$  and  $V_{DDIO}$ , the DAC output is set to zero scale. To optimize DAC linearity, wait until the supplies have settled and the internal setup and calibration sequence completes (200 $\mu$ s, typ).

#### Power Supplies and Bypassing Considerations

Bypass  $V_{DD}$  and  $V_{DDIO}$  with high-quality ceramic capacitors to a low-impedance ground as close as possible to the device. Minimize lead lengths to reduce lead inductance. Connect the GND to the analog ground plane.

#### **Layout Considerations**

Digital and AC transient signals on GND can create noise at the output. Connect GND to form the star ground for the DAC system. Refer remote DAC loads to this system ground for the best possible performance. Use proper grounding techniques, such as a multilayer board with a low-inductance ground plane, or star connect all ground return paths back to the MAX5813/MAX5814/MAX5815 GND. Carefully layout the traces between channels to reduce AC cross-coupling. Do not use wire-wrapped boards and sockets. Use shielding to minimize noise immunity. Do not run analog and digital signals parallel to one another, especially clock signals. Avoid routing digital lines underneath the MAX5813/MAX5814/MAX5815 package.

#### **Definitions**

#### Integral Nonlinearity (INL)

INL is the deviation of the measured transfer function from a straight line drawn between two codes once offset and gain errors have been nullified.

#### **Differential Nonlinearity (DNL)**

DNL is the difference between an actual step height and the ideal value of 1 LSB. If the magnitude of the DNL  $\leq$  1 LSB, the DAC guarantees no missing codes and is monotonic. If the magnitude of the DNL  $\geq$  1 LSB, the DAC output may still be monotonic.

#### **Offset Error**

Offset error indicates how well the actual transfer function matches the ideal transfer function. The offset error is calculated from two measurements near zero code and near maximum code.

#### **Gain Error**

Gain error is the difference between the ideal and the actual full-scale output voltage on the transfer curve, after nullifying the offset error. This error alters the slope of the transfer function and corresponds to the same percentage error in each step.

#### **Zero-Scale Error**

Zero-scale error is the difference between the DAC output voltage when set to code zero and ground. This includes offset and other die level nonidealities.

#### **Full-Scale Error**

Full-scale error is the difference between the DAC output voltage when set to full scale and the reference voltage. This includes offset, gain error, and other die level nonidealities.

#### **Settling Time**

The settling time is the amount of time required from the start of a transition, until the DAC output settles to the new output value within the converter's specified accuracy.

#### **Digital Feedthrough**

Digital feedthrough is the amount of noise that appears on the DAC output when the DAC digital control lines are toggled.

#### **Digital-to-Analog Glitch Impulse**

A major carry transition occurs at the midscale point where the MSB changes from low to high and all other bits change from high to low, or where the MSB changes from high to low and all other bits change from low to high. The duration of the magnitude of the switching glitch during a major carry transition is referred to as the digital-to-analog glitch impulse.

The digital-to-analog power-up glitch is the duration of the magnitude of the switching glitch that occurs as the device exits power-down mode.

# Ultra-Small, Quad-Channel, 8-/10-/12-Bit Buffered Output DACs with Internal Reference and I<sup>2</sup>C Interface

**Detailed Functional Diagram** 



# Ultra-Small, Quad-Channel, 8-/10-/12-Bit Buffered Output DACs with Internal Reference and I<sup>2</sup>C Interface



Figure 9. Bipolar Operating Circuit

### **Typical Operating Circuit**



# Ultra-Small, Quad-Channel, 8-/10-/12-Bit Buffered Output DACs with Internal Reference and I<sup>2</sup>C Interface

### **Ordering Information**

| PART          | PIN-PACKAGE | RESOLUTION (BIT) | INTERNAL REFERENCE TEMPCO (ppm/°C) |
|---------------|-------------|------------------|------------------------------------|
| MAX5813AUD+T  | 14 TSSOP    | 8                | 10 (typ)                           |
| MAX5814AUD+T  | 14 TSSOP    | 10               | 10 (typ)                           |
| MAX5815AAUD+T | 14 TSSOP    | 12               | 3 (typ),10 (max)                   |
| MAX5815BAUD+T | 14 TSSOP    | 12               | 10 (typ)                           |
| MAX5815AWC+T  | 12 WLP      | 12               | 3 (typ),10 (max)                   |

**Note:** All devices are specified over the -40°C to +125°C temperature range.

#### **Chip Information**

#### **Package Information**

PROCESS: BiCMOS

For the latest package outline information and land patterns (footprints), go to <a href="https://www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE<br>TYPE | PACKAGE<br>CODE | OUTLINE<br>NO. | LAND<br>PATTERN NO.            |
|-----------------|-----------------|----------------|--------------------------------|
| 14 TSSOP        | U14+1           | 21-0066        | <u>90-0113</u>                 |
| 12 WLP          | W121B2+1        | 21-0009        | Refer to Application Note 1891 |

<sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package.

T = Tape and reel.

# Ultra-Small, Quad-Channel, 8-/10-/12-Bit Buffered Output DACs with Internal Reference and I<sup>2</sup>C Interface

### **Revision History**

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION                                                                                                                               | PAGES<br>CHANGED                   |
|--------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|
| 0                  | 2/12             | Initial release                                                                                                                           | _                                  |
| 1                  | 6/12             | Revised the Electrical Characteristics and Typical Operating Characteristics.                                                             | 3, 5, 9, 12                        |
| 2                  | 11/12            | Revised the Electrical Characteristics, Typical Operating Characteristics, Ordering Information, Figure 9, and Typical Operating Circuit. | 7, 8, 9, 11, 12,<br>25, 26, 28, 29 |
| 3                  | 1/13             | Updated the Electrical Characteristics and the Ordering Information.                                                                      | 7, 29                              |
| 4                  | 6/13             | Updated the Electrical Characteristics, Pin/Bump Configurations, and the Ordering Information.                                            | 6, 7, 14, 26                       |



Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.