#### **Freescale Semiconductor**

#### **Data Sheet**

Document Number: MSC8144

Rev. 16, 5/2010

### **MSC8144**



# **Quad Core Digital Signal Processor**

- Four StarCore<sup>®</sup> SC3400 DSP subsystems, each with an SC3400 DSP core, 16 Kbyte L1 instruction cache, 32 Kbyte L1 data cache, memory management unit (MMU), extended programmable interrupt controller (EPIC), two general-purpose 32-bit timers, debug and profiling support, and low-power Wait and Stop processing modes.
- Chip-level arbitration and system (CLASS) that provides full fabric non-blocking arbitration between the processing elements and other initiators and the M2 memory, DDR SRAM controller, device configuration control and status registers, and other targets.
- 128 Kbyte L2 shared instruction cache.
- 512 Kbyte M2 memory for critical data and temporary data buffering.
- 10 Mbyte 128-bit wide M3 memory.
- 96 Kbyte boot ROM.
- Three input clocks (shared, global, and differential).
- Four PLLs (system, core, global, and serial RapidIO).
- DDR controller with up to a 200 MHz clock (400 MHz data rate), 16/32 bit data bus, supporting up to 1 Gbyte in up to two banks and support for DDR1 and DDR2.
- DMA controller with 16 bidirectional channels with up to 1024 buffer descriptors, and programmable priority, buffer, and multiplexing configuration.
- Up to eight independent TDM modules with programmable word size (2, 4, 8, or 16-bit), hardware-base A-law/μ-law conversion, up to 128 Mbps data rate for all channels, with glueless interface to E1 or T1 framers, and can interface with H-MVIP/H.110 devices, TSI, and codecs such as AC-97.
- QUICC Engine<sup>TM</sup> technology subsystem with dual RISC processors, 48 Kbyte multi-master RAM, 48 Kbyte instruction RAM, supporting three communication controllers with one ATM and two Gigabit Ethernet interfaces, to offload scheduling tasks from the DSP cores.

- The two Ethernet controllers support 10/100/1000 Mbps operations via MII/RMII/SMII/RGMII/SGMII and the SGMII protocol using a 4-pin SerDes interface at 1000 Mbps data rate only.
- The ATM controller supports UTOPIA level II 8/16 bits at 25/50 MHz in UTOPIA/POS mode with adaptation layer support AAL0, AAL2, and AAL5.
- PCI designed to comply with the PCI specification revision 2.2 at 33 MHz or 66 MHz with access to all PCI address spaces.
- Serial RapidIO® 1x/4x endpoint corresponds to Specification 1.2 of the RapidIO trade association, and supports read, write, messages, doorbells, and maintenance accesses in inbound mode, and messages and doorbells in outbound mode.
- I/O interrupt concentrator consolidates all chip maskable interrupt and non-maskable interrupt sources and routes them to INT\_OUT, NMI\_OUT, and the cores.
- UART that permits full-duplex operation with a bit rate of up to 6.25 Mbps.
- Serial peripheral interface (SPI).
- Four timer modules, each with four configurable 16-bit timers.
- Four software watchdog timer (SWT) modules.
- Up to 32 general-purpose input/output (GPIO) ports, 16 of which can be configured as maskable interrupt inputs.
- I<sup>2</sup>C interface that allows booting from EEPROM devices.
- Eight programmable hardware semaphores.
- Thirty two virtual maskable interrupts and one virtual NMI that can be generated by a simple write access.
- Optional booting via serial RapidIO port, PCI, I<sup>2</sup>C, SPI, or Ethernet interfaces.

**Note:** This document supports mask set M31H.



# **Table of Contents**

| 1   | Pin Assignments and Reset States4                                                   | Figure 12.Transmitter Output Compliance Mask                                              | . 46 |
|-----|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|------|
|     | 1.1 FC-PBGA Ball Layout Diagrams4                                                   | Figure 13. Single Frequency Sinusoidal Jitter Limits                                      | . 48 |
|     | 1.2 Signal List By Ball Location6                                                   | Figure 14.Receiver Input Compliance Mask                                                  |      |
| 2   | Electrical Characteristics                                                          | Figure 15.PCI AC Test Load                                                                |      |
|     | 2.1 Maximum Ratings                                                                 | Figure 16.PCI Input AC Timing Measurement Conditions                                      | . 51 |
|     | 2.2 Recommended Operating Conditions27                                              | Figure 17.PCI Output AC Timing Measurement Condition                                      |      |
|     | 2.3 Default Output Driver Characteristics                                           | Figure 18.TDM Inputs Signals                                                              |      |
|     | 2.4 Thermal Characteristics                                                         | Figure 20.TDM Output Signals                                                              |      |
|     | 2.5 DC Electrical Characteristics                                                   | Figure 21.UART Input Timing                                                               | . 53 |
|     | 2.6 AC Timings                                                                      | Figure 22.UART Output Timing                                                              |      |
| 3   | Hardware Design Considerations64                                                    | Figure 23.Timer Timing                                                                    |      |
|     | 3.1 Start-up Sequencing Recommendations                                             | Figure 24.MII Management Interface Timing                                                 |      |
|     | 3.2 Power Supply Design Considerations66                                            | Figure 25.MII Transmit AC Timing                                                          |      |
|     | 3.3 Clock and Timing Signal Board Layout Considerations 67                          | Figure 26.AC Test Load                                                                    |      |
|     | 3.4 Connectivity Guidelines67                                                       | Figure 27.MII Receive AC Timing                                                           | . 56 |
| 4   | Ordering Information76                                                              | Figure 28.RMII Transmit and Receive AC Timing                                             |      |
| 5   | Package Information77                                                               | Figure 29.AC Test Load                                                                    |      |
| 6   | Product Documentation                                                               | Figure 30.SMII Mode Signal Timing                                                         | . 58 |
| 7   | Revision History                                                                    | Figure 31.RGMII AC Timing and Multiplexing                                                |      |
| ٠.  |                                                                                     | Figure 32.ATM/UTOPIA/POS AC Test Load                                                     |      |
|     | st of Figures                                                                       | Figure 33.ATM/UTOPIAPOS AC Timing (External Clock)                                        | . 60 |
| Fig | gure 1. MSC8144 Block Diagram                                                       | Figure 34.SPI AC Test Load                                                                |      |
|     | gure 2. StarCore SC3400 DSP Core Subsystem Block Diagram 3                          | Figure 35.SPI AC Timing in Slave Mode (External Clock)                                    |      |
| Fig | gure 3. MSC8144 FC-PBGA Package, Top View 4                                         | Figure 36.SPI AC Timing in Master Mode (Internal Clock)                                   | . 62 |
| Fig | gure 4. MSC8144 FC-PBGA Package, Bottom View 5                                      | Figure 37. Asynchronous Signal Timing                                                     | . 62 |
|     | gure 5. SerDes Reference Clocks Input Stage                                         | Figure 38.Test Clock Input Timing                                                         |      |
| Fig | gure 6. Start-Up Sequence with V <sub>DD</sub> Raised Before V <sub>DDIO</sub> with | Figure 39.Boundary Scan (JTAG) Timing                                                     |      |
|     | CLKIN Started with V <sub>DDIO</sub>                                                | Figure 40.Test Access Port Timing                                                         |      |
|     | gure 7. Timing for a Reset Configuration Write                                      | Figure 41.TRST Timing                                                                     |      |
|     | gure 8. Timing for t <sub>DDKHMH</sub>                                              | Figure 42.V <sub>DDM3</sub> , V <sub>DDM3IO</sub> and V <sub>25M3</sub> Power-on Sequence |      |
| Fig | gure 9. DDR SDRAM Output Timing41                                                   | Figure 44.MSC8144 Mechanical Information, 783-ball FC-PBGA                                |      |
| Fig | gure 10.DDR AC Test Load                                                            | Package                                                                                   |      |
| Fig | rure 11 Differential V <sub></sub> of Transmitter or Receiver 42                    | •                                                                                         |      |



Figure 1. MSC8144 Block Diagram



Figure 2. StarCore SC3400 DSP Core Subsystem Block Diagram

## 1 Pin Assignments and Reset States

This section includes diagrams of the MSC8144 package ball grid array layouts and tables showing how the pinouts are allocated for the package.

## 1.1 FC-PBGA Ball Layout Diagrams

Top and bottom views of the FC-PBGA package are shown in Figure 3 and Figure 4 with their ball location index numbers.



Figure 3. MSC8144 FC-PBGA Package, Top View



Figure 4. MSC8144 FC-PBGA Package, Bottom View

# 1.2 Signal List By Ball Location

Table 1 presents the signal list sorted by ball number. The functionality of multi-functional (multiplexed) pins is separated for each mode. When designing a board, make sure that the reference supply for each signal is appropriately considered. The specified reference supply must be tied to the voltage level specified in this document if any of the related signal functions are used (active).

Table 1. Signal List by Ball Number

|                |                            | Power-               |         |           | I/        | O Multipl | exing Mo   | de <sup>2</sup> |              |         |                       |
|----------------|----------------------------|----------------------|---------|-----------|-----------|-----------|------------|-----------------|--------------|---------|-----------------------|
| Ball<br>Number | Signal Name                | On<br>Reset<br>Value | 0 (000) | 1 (001)   | 2 (010)   | 3 (011)   | 4 (100)    | 5 (101)         | 6 (110)      | 7 (111) | Ref.<br>Supply        |
| A2             | GND                        |                      |         |           |           |           |            |                 |              |         | GND                   |
| А3             | GE2_RX_ER/PCI_AD31         |                      |         | Ethe      | net 2     |           | PCI        |                 | Ethernet 2   |         | V <sub>DDGE2</sub>    |
| A4             | $V_{DDGE2}$                |                      |         |           |           |           |            |                 |              |         | V <sub>DDGE2</sub>    |
| A5             | GE2_RX_DV/PCI_AD30         |                      |         | Ethe      | net 2     |           | PCI        |                 | Ethernet 2   |         | V <sub>DDGE2</sub>    |
| A6             | GE2_TD0/PCI_CBE0           |                      |         | Ethe      | net 2     |           | PCI        |                 | Ethernet 2   |         | V <sub>DDGE2</sub>    |
| A7             | SRIO_IMP_CAL_RX            |                      |         |           |           |           |            |                 |              |         | V <sub>DDSXC</sub>    |
| A8             | Reserved <sup>1</sup>      |                      |         |           |           |           |            |                 |              |         | _                     |
| A9             | Reserved <sup>1</sup>      |                      |         |           |           |           |            |                 |              |         | _                     |
| A10            | Reserved <sup>1</sup>      |                      |         |           |           |           |            |                 |              |         | _                     |
| A11            | Reserved <sup>1</sup>      |                      |         |           |           |           |            |                 |              |         | _                     |
| A12            | SRIO_RXD0                  |                      |         |           |           |           |            |                 |              |         | V <sub>DDSXC</sub>    |
| A13            | V <sub>DDSXC</sub>         |                      |         |           |           |           |            |                 |              |         | V <sub>DDSXC</sub>    |
| A14            | SRIO_RXD1                  |                      |         |           |           |           |            |                 |              |         | V <sub>DDSXC</sub>    |
| A15            | V <sub>DDSXC</sub>         |                      |         |           |           |           |            |                 |              |         | V <sub>DDSXC</sub>    |
| A16            | SRIO_REF_CLK               |                      |         |           |           |           |            |                 |              |         | V <sub>DDSXC</sub>    |
| A17            | V <sub>DDRIOPLL</sub>      |                      |         |           |           |           |            |                 |              |         | GND <sub>RIOPLL</sub> |
| A18            | GND <sub>SXC</sub>         |                      |         |           |           |           |            |                 |              |         | GND <sub>SXC</sub>    |
| A19            | SRIO_RXD2/<br>GE1_SGMII_RX |                      | SG      | MII suppo | rt on SER | DES is en | abled by I | Reset Con       | figuration V | Vord    | V <sub>DDSXC</sub>    |
| A20            | V <sub>DDSXC</sub>         |                      |         |           |           |           |            |                 |              |         | V <sub>DDSXC</sub>    |
| A21            | SRIO_RXD3/<br>GE2_SGMII_RX |                      | SG      | MII suppo | rt on SER | DES is en | abled by I | Reset Con       | figuration V | Vord    | V <sub>DDSXC</sub>    |
| A22            | V <sub>DDSXC</sub>         |                      |         |           |           |           |            |                 |              |         | V <sub>DDSXC</sub>    |
| A23            | SRIO_IMP_CAL_TX            |                      |         |           |           |           |            |                 |              |         | $V_{DDSXP}$           |
| A24            | MDQ28                      |                      |         |           |           |           |            |                 |              |         | $V_{DDDDR}$           |
| A25            | MDQ29                      |                      |         |           |           |           |            |                 |              |         | $V_{DDDDR}$           |
| A26            | MDQ30                      |                      |         |           |           |           |            |                 |              |         | V <sub>DDDDR</sub>    |
| A27            | MDQ31                      |                      |         |           |           |           |            |                 |              |         | $V_{DDDDR}$           |
| A28            | MDQS3                      |                      |         |           |           |           |            |                 |              |         | V <sub>DDDDR</sub>    |
| B1             | Reserved <sup>1</sup>      |                      |         |           |           |           |            |                 |              |         | _                     |
| B2             | GE2_TD1/PCI_CBE1           |                      |         | Ethe      | net 2     |           | PCI        |                 | Ethernet 2   |         | V <sub>DDGE2</sub>    |
| В3             | GE2_TX_EN/PCI_CBE2         |                      |         | Ethe      | net 2     |           | PCI        |                 | Ethernet 2   |         | V <sub>DDGE2</sub>    |
| B4             | GE_MDIO                    |                      |         |           |           | Eth       | ernet      | •               |              |         | V <sub>DDGE2</sub>    |
| B5             | GND                        |                      |         |           |           |           |            |                 |              |         | GND                   |
| В6             | GE_MDC                     |                      |         | •         |           | Eth       | ernet      | •               | •            | •       | V <sub>DDGE2</sub>    |
| B7             | GND <sub>SXC</sub>         |                      |         |           |           |           |            |                 |              |         | GND <sub>SXC</sub>    |
| В8             | Reserved <sup>1</sup>      |                      |         |           |           |           |            |                 |              |         | _                     |
| В9             | Reserved <sup>1</sup>      |                      |         |           |           |           |            |                 |              |         | _                     |

Table 1. Signal List by Ball Number (continued)

| B11 F B12 \$ B13 C B14 \$ B15 C B16 \$ B17 F B18 V B19 \$ C B20 C B21 \$ C B22 C B23 C                    | Reserved <sup>1</sup> Reserved <sup>1</sup> SRIO_RXD0 GND <sub>SXC</sub> SRIO_RXD1 GND <sub>SXC</sub> SRIO_REF_CLK Reserved <sup>1</sup> V <sub>DDSXC</sub> SRIO_RXD2/ GE1_SGMII_RX GND <sub>SXC</sub> SRIO_RXD3/ GE2_SGMII_RX | On<br>Reset<br>Value | 0 (000) | 1 (001)   | 2 (010)   | 3 (011)   | 4 (100)    | 5 (101)   | 6 (110)      | 7 (111) | Ref. Supply  VDDSXC GNDSXC               |
|-----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|---------|-----------|-----------|-----------|------------|-----------|--------------|---------|------------------------------------------|
| B11 F B12 \$ B13 C B14 \$ B15 C B16 \$ B17 F B18 V B19 \$ C B20 C B21 \$ C B22 C B23 C                    | Reserved <sup>1</sup> SRIO_RXD0 GND <sub>SXC</sub> SRIO_RXD1 GND <sub>SXC</sub> SRIO_REF_CLK Reserved <sup>1</sup> V <sub>DDSXC</sub> SRIO_RXD2/ GE1_SGMII_RX GND <sub>SXC</sub> SRIO_RXD3/ GE2_SGMII_RX                       |                      | SG      |           |           |           |            |           |              |         | V <sub>DDSXC</sub><br>GND <sub>SXC</sub> |
| B12                                                                                                       | SRIO_RXD0  GND <sub>SXC</sub> SRIO_RXD1  GND <sub>SXC</sub> SRIO_REF_CLK  Reserved <sup>1</sup> V <sub>DDSXC</sub> SRIO_RXD2/ GE1_SGMII_RX  GND <sub>SXC</sub> SRIO_RXD3/ GE2_SGMII_RX                                         |                      | SG      |           |           |           |            |           |              |         | V <sub>DDSXC</sub><br>GND <sub>SXC</sub> |
| B13 C<br>B14 S<br>B15 C<br>B16 S<br>B17 F<br>B18 V<br>B19 S<br>C<br>B20 C<br>B21 S<br>C<br>B22 C<br>B23 C | GND <sub>SXC</sub> SRIO_RXD1  GND <sub>SXC</sub> SRIO_REF_CLK  Reserved <sup>1</sup> V <sub>DDSXC</sub> SRIO_RXD2/ GE1_SGMII_RX  GND <sub>SXC</sub> SRIO_RXD3/ GE2_SGMII_RX                                                    |                      | SG      |           |           |           |            |           |              |         | GND <sub>SXC</sub>                       |
| B14 S<br>B15 C<br>B16 S<br>B17 F<br>B18 N<br>B19 S<br>C<br>B20 C<br>B21 S<br>C<br>B22 C<br>B23 C          | SRIO_RXD1  GND <sub>SXC</sub> SRIO_REF_CLK  Reserved <sup>1</sup> V <sub>DDSXC</sub> SRIO_RXD2/ GE1_SGMII_RX  GND <sub>SXC</sub> SRIO_RXD3/ GE2_SGMII_RX                                                                       |                      | SG      |           |           |           |            |           |              |         | GND <sub>SXC</sub>                       |
| B15 C<br>B16 S<br>B17 F<br>B18 V<br>B19 S<br>C<br>B20 C<br>B21 S<br>C<br>B22 C<br>B23 C                   | GND <sub>SXC</sub> SRIO_REF_CLK Reserved <sup>1</sup> V <sub>DDSXC</sub> SRIO_RXD2/ GE1_SGMII_RX GND <sub>SXC</sub> SRIO_RXD3/ GE2_SGMII_RX                                                                                    |                      | SG      |           |           |           |            |           |              |         |                                          |
| B16 S<br>B17 F<br>B18 V<br>B19 S<br>C<br>B20 C<br>B21 S<br>C<br>B22 C<br>B23 C                            | SRIO_REF_CLK  Reserved <sup>1</sup> V <sub>DDSXC</sub> SRIO_RXD2/ GE1_SGMII_RX  GND <sub>SXC</sub> SRIO_RXD3/ GE2_SGMII_RX                                                                                                     |                      | SG      |           |           |           |            |           |              |         | V <sub>DDSXC</sub>                       |
| B17 F B18 N B19 S C B20 C B21 S C B22 C B23 C                                                             | Reserved <sup>1</sup> V <sub>DDSXC</sub> SRIO_RXD2/ GE1_SGMII_RX GND <sub>SXC</sub> SRIO_RXD3/ GE2_SGMII_RX                                                                                                                    |                      | SG      |           |           |           |            |           |              |         | GND <sub>SX</sub>                        |
| B18 \ \B19 \ \\ \\ \B20 \ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\                                             | V <sub>DDSXC</sub> SRIO_RXD2/ GE1_SGMII_RX GND <sub>SXC</sub> SRIO_RXD3/ GE2_SGMII_RX                                                                                                                                          |                      | SG      |           |           |           |            |           |              |         | V <sub>DDSXC</sub>                       |
| B19                                                                                                       | SRIO_RXD2/ GE1_SGMII_RX GND <sub>SXC</sub> SRIO_RXD3/ GE2_SGMII_RX                                                                                                                                                             |                      | SG      |           |           |           |            |           |              |         | _                                        |
| B19                                                                                                       | SRIO_RXD2/ GE1_SGMII_RX GND <sub>SXC</sub> SRIO_RXD3/ GE2_SGMII_RX                                                                                                                                                             |                      | SG      | •         |           |           |            |           |              |         | V <sub>DDSXC</sub>                       |
| B21                                                                                                       | SRIO_RXD3/<br>GE2_SGMII_RX                                                                                                                                                                                                     |                      |         | MII suppo | t on SER  | DES is en | abled by F | Reset Con | figuration V | Vord    | V <sub>DDSXC</sub>                       |
| B22 C<br>B23 C                                                                                            | GE2_SGMII_RX                                                                                                                                                                                                                   |                      |         |           |           |           |            |           |              |         | GND <sub>SX</sub>                        |
| B23 C                                                                                                     |                                                                                                                                                                                                                                |                      | SG      | MII suppo | rt on SER | DES is en | abled by F | Reset Con | figuration V | Vord    | V <sub>DDSXC</sub>                       |
| B23 C                                                                                                     | GND <sub>SXC</sub>                                                                                                                                                                                                             |                      |         |           |           |           |            |           |              |         | GND <sub>SX</sub>                        |
|                                                                                                           | GND <sub>SXP</sub>                                                                                                                                                                                                             |                      |         |           |           |           |            |           |              |         | GND <sub>SXI</sub>                       |
| D24   I                                                                                                   | MDQ27                                                                                                                                                                                                                          |                      |         |           |           |           |            |           |              |         | V <sub>DDDDF</sub>                       |
| B25 \                                                                                                     | $V_{DDDDR}$                                                                                                                                                                                                                    |                      |         |           |           |           |            |           |              |         | V <sub>DDDDF</sub>                       |
|                                                                                                           | GND                                                                                                                                                                                                                            |                      |         |           |           |           |            |           |              |         | GND                                      |
| B27 \                                                                                                     | V <sub>DDDDR</sub>                                                                                                                                                                                                             |                      |         |           |           |           |            |           |              |         | V <sub>DDDDF</sub>                       |
|                                                                                                           | MDQS3                                                                                                                                                                                                                          |                      |         |           |           |           |            |           |              |         | V <sub>DDDDR</sub>                       |
| C1 F                                                                                                      | Reserved <sup>1</sup>                                                                                                                                                                                                          |                      |         |           |           |           |            |           |              |         | _                                        |
| C2 C                                                                                                      | GE2_RX_CLK/PCI_AD29                                                                                                                                                                                                            |                      |         | Ether     | net 2     |           | PCI        |           | Ethernet 2   |         | V <sub>DDGE2</sub>                       |
| C3 \                                                                                                      | $V_{DDGE2}$                                                                                                                                                                                                                    |                      |         |           |           |           |            |           |              |         | V <sub>DDGE2</sub>                       |
| C4 T                                                                                                      | TDM7RSYN/GE2_TD2/<br>PCI_AD2/UTP_TER                                                                                                                                                                                           |                      | TC      | DM        |           | PCI       |            | Ethe      | ernet 2      | UTOPIA  | V <sub>DDGE2</sub>                       |
|                                                                                                           | TDM7RCLK/GE2_RD2/<br>PCI_AD0/UTP_RVL                                                                                                                                                                                           |                      | TE      | DM        |           | PCI       |            | Ethe      | ernet 2      | UTOPIA  | V <sub>DDGE2</sub>                       |
| C6 \                                                                                                      | $V_{DDGE2}$                                                                                                                                                                                                                    |                      |         |           |           |           |            |           |              |         | V <sub>DDGE2</sub>                       |
|                                                                                                           | GE2_RD0/PCI_AD27                                                                                                                                                                                                               |                      |         | Ether     | net 2     |           | PCI        |           | Ethernet 2   |         | V <sub>DDGE2</sub>                       |
| C8 F                                                                                                      | Reserved <sup>1</sup>                                                                                                                                                                                                          |                      |         |           |           |           |            |           |              |         | _                                        |
| C9 F                                                                                                      | Reserved <sup>1</sup>                                                                                                                                                                                                          |                      |         |           |           |           |            |           |              |         | _                                        |
| C10 F                                                                                                     | Reserved <sup>1</sup>                                                                                                                                                                                                          |                      |         |           |           |           |            |           |              |         | _                                        |
| C11 F                                                                                                     | Reserved <sup>1</sup>                                                                                                                                                                                                          |                      |         |           |           |           |            |           |              |         | _                                        |
| C12 \                                                                                                     | $V_{DDSXP}$                                                                                                                                                                                                                    |                      |         |           |           |           |            |           |              |         | V <sub>DDSXF</sub>                       |
|                                                                                                           | SRIO_TXD0                                                                                                                                                                                                                      |                      |         |           |           |           |            |           |              |         | V <sub>DDSXF</sub>                       |
| C14 \                                                                                                     | $V_{DDSXP}$                                                                                                                                                                                                                    |                      |         |           |           |           |            |           |              |         | V <sub>DDSXF</sub>                       |
|                                                                                                           | SRIO_TXD1                                                                                                                                                                                                                      |                      |         |           |           |           |            |           |              |         | V <sub>DDSXF</sub>                       |
| C16                                                                                                       | GND <sub>SXC</sub>                                                                                                                                                                                                             |                      |         |           |           |           |            |           |              |         | GND <sub>SX</sub>                        |
|                                                                                                           | GND <sub>RIOPLL</sub>                                                                                                                                                                                                          |                      |         |           |           |           |            |           |              |         | GND <sub>RIOF</sub>                      |
|                                                                                                           | Reserved <sup>1</sup>                                                                                                                                                                                                          |                      |         |           |           |           |            |           |              |         | _                                        |
|                                                                                                           | $V_{DDSXP}$                                                                                                                                                                                                                    |                      |         |           |           |           |            |           |              |         | V <sub>DDSXF</sub>                       |
|                                                                                                           | SRIO_TXD2/GE1_SGMII_T                                                                                                                                                                                                          |                      | SG      | MII suppo | rt on SER | DES is en | abled by F | )+ O      | C            |         | V <sub>DDSXF</sub>                       |

Table 1. Signal List by Ball Number (continued)

|                |                                      | Power-               |         |            | I/        | O Multipl | exing Mo   | de <sup>2</sup> |               |         |                    |
|----------------|--------------------------------------|----------------------|---------|------------|-----------|-----------|------------|-----------------|---------------|---------|--------------------|
| Ball<br>Number | Signal Name                          | On<br>Reset<br>Value | 0 (000) | 1 (001)    | 2 (010)   | 3 (011)   | 4 (100)    | 5 (101)         | 6 (110)       | 7 (111) | Ref.<br>Supply     |
| C21            | V <sub>DDSXP</sub>                   |                      |         |            |           |           |            |                 |               |         | V <sub>DDSXP</sub> |
| C22            | SRIO_TXD3/GE2_SGMII_T                |                      | SGI     | MII suppo  | rt on SER | DES is en | abled by F | Reset Cor       | nfiguration W | /ord    | V <sub>DDSXP</sub> |
| C23            | V <sub>DDSXP</sub>                   |                      |         |            |           |           |            |                 |               |         | V <sub>DDSXP</sub> |
| C24            | MDQ26                                |                      |         |            |           |           |            |                 |               |         | $V_{DDDDR}$        |
| C25            | MDQ25                                |                      |         |            |           |           |            |                 |               |         | $V_{DDDDR}$        |
| C26            | MDM3                                 |                      |         |            |           |           |            |                 |               |         | $V_{DDDDR}$        |
| C27            | GND                                  |                      |         |            |           |           |            |                 |               |         | GND                |
| C28            | MDQ24                                |                      |         |            |           |           |            |                 |               |         | $V_{DDDDR}$        |
| D1             | Reserved <sup>1</sup>                |                      |         |            |           |           |            |                 |               |         | _                  |
| D2             | GE2_RD1/PCI_AD28                     |                      |         | Ethe       | rnet 2    |           | PCI        |                 | Ethernet 2    |         | $V_{\text{DDGE2}}$ |
| D3             | GND                                  |                      |         |            |           |           |            |                 |               |         | GND                |
| D4             | TDM7TDAT/GE2_TD3/<br>PCI_AD3/UTP_TMD |                      | TE      | M          |           | PCI       |            | Ethe            | ernet 2       | UTOPIA  | $V_{DDGE2}$        |
| D5             | TDM7RDAT/GE2_RD3/<br>PCI_AD1/UTP_STA |                      | TC      | М          |           | PCI       |            | Ethe            | ernet 2       | UTOPIA  | V <sub>DDGE2</sub> |
| D6             | GE1_RD0/UTP_RD2/<br>PCI_CBE2         |                      | UTOPIA  | Ethe       | rnet 1    | PCI       | UTC        | PIA             | Ethernet 1    | UTOPIA  | V <sub>DDGE1</sub> |
| D7             | TDM7TCLK/GE2_TCK/<br>PCI_IDS/UTP_RER |                      | TC      | DΜ         |           | PCI       | •          | Ethe            | ernet 2       | UTOPIA  | V <sub>DDGE2</sub> |
| D8             | Reserved <sup>1</sup>                |                      |         |            |           |           |            |                 |               |         | _                  |
| D9             | Reserved <sup>1</sup>                |                      |         |            |           |           |            |                 |               |         | _                  |
| D10            | Reserved <sup>1</sup>                |                      |         |            |           |           |            |                 |               |         | _                  |
| D11            | Reserved <sup>1</sup>                |                      |         |            |           |           |            |                 |               |         | _                  |
| D12            | GND <sub>SXP</sub>                   |                      |         |            |           |           |            |                 |               |         | GND <sub>SXP</sub> |
| D13            | SRIO_TXD0                            |                      |         |            |           |           |            |                 |               |         | V <sub>DDSXP</sub> |
| D14            | GND <sub>SXP</sub>                   |                      |         |            |           |           |            |                 |               |         | $GND_SXP$          |
| D15            | SRIO_TXD1                            |                      |         |            |           |           |            |                 |               |         | $V_{\text{DDSXP}}$ |
| D16            | V <sub>DDSXC</sub>                   |                      |         |            |           |           |            |                 |               |         | $V_{DDSXC}$        |
| D17            | Reserved <sup>1</sup>                |                      |         |            |           |           |            |                 |               |         | _                  |
| D18            | Reserved <sup>1</sup>                |                      |         |            |           |           |            |                 |               |         | _                  |
| D19            | GND <sub>SXP</sub>                   |                      |         |            |           |           |            |                 |               |         | $GND_SXP$          |
| D20            | SRIO_TXD2/GE1_SGMII_T<br>X           |                      | SGI     | VII suppo  | rt on SER | DES is en | abled by F | Reset Cor       | nfiguration W | /ord    | $V_{\rm DDSXP}$    |
| D21            | GND <sub>SXP</sub>                   |                      |         |            |           |           |            |                 |               |         | GND <sub>SXP</sub> |
| D22            | SRIO_TXD3/GE2_SGMII_T<br>X           |                      | SGI     | VIII suppo | rt on SER | DES is en | abled by F | Reset Cor       | nfiguration W | /ord    | V <sub>DDSXP</sub> |
| D23            | GND <sub>SXP</sub>                   |                      |         |            |           |           |            |                 |               |         | GND <sub>SXP</sub> |
| D24            | MDQ23                                |                      |         |            |           |           |            |                 |               |         | V <sub>DDDDR</sub> |
| D25            | $V_{DDDDR}$                          |                      |         |            |           |           |            |                 |               |         | V <sub>DDDDR</sub> |
| D26            | MDQ22                                |                      |         |            |           |           |            |                 |               |         | $V_{DDDDR}$        |
| D27            | MDQ21                                |                      |         |            |           |           |            |                 |               |         | $V_{DDDDR}$        |
| D28            | MDQS2                                |                      |         |            |           |           |            |                 |               |         | V <sub>DDDDR</sub> |
| E1             | Reserved <sup>1</sup>                |                      |         |            |           |           |            |                 |               |         | _                  |

Table 1. Signal List by Ball Number (continued)

|                |                                 | Power-               |         |         | I/      | O Multipl | exing Mo | de <sup>2</sup> |            |         |                    |
|----------------|---------------------------------|----------------------|---------|---------|---------|-----------|----------|-----------------|------------|---------|--------------------|
| Ball<br>Number | Signal Name                     | On<br>Reset<br>Value | 0 (000) | 1 (001) | 2 (010) | 3 (011)   | 4 (100)  | 5 (101)         | 6 (110)    | 7 (111) | Ref.<br>Supply     |
| E2             | GE1_RX_CLK/UTP_RD6/<br>PCI_PAR  |                      | UTOPIA  | Ethe    | rnet 1  | PCI       | UTC      | PIA             | Ethernet 1 | UTOPIA  | V <sub>DDGE1</sub> |
| E3             | GE1_RD2/UTP_RD4/<br>PCI_FRAME   |                      | UTOPIA  | Ethe    | net 1   | PCI       | UTC      | PIA             | Ethernet 1 | UTOPIA  | V <sub>DDGE1</sub> |
| E4             | GE1_RD1/UTP_RD3/<br>PCI_CBE3    |                      | UTOPIA  | Ethe    | net 1   | PCI       | UTC      | PIA             | Ethernet 1 | UTOPIA  | V <sub>DDGE1</sub> |
| E5             | GE1_RD3/UTP_RD5/<br>PCI_IRDY    |                      | UTOPIA  | Ethe    | rnet 1  | PCI       | UTC      | PIA             | Ethernet 1 | UTOPIA  | V <sub>DDGE1</sub> |
| E6             | V <sub>DDGE1</sub>              |                      |         |         |         |           |          |                 |            |         | V <sub>DDGE1</sub> |
| E7             | GE1_TX_EN/UTP_TD6/<br>PCI_CBE0  |                      | UTOPIA  | Ethe    | net 1   | PCI       | UTC      | PIA             | Ethernet 1 | UTOPIA  | V <sub>DDGE1</sub> |
| E8             | Reserved <sup>1</sup>           |                      |         |         |         |           |          |                 |            |         | _                  |
| E9             | Reserved <sup>1</sup>           |                      |         |         |         |           |          |                 |            |         | _                  |
| E10            | GND                             |                      |         |         |         |           |          |                 |            |         | GND                |
| E11            | V <sub>DD</sub>                 |                      |         |         |         |           |          |                 |            |         | V <sub>DD</sub>    |
| E12            | GND                             |                      |         |         |         |           |          |                 |            |         | GND                |
| E13            | V <sub>DD</sub>                 |                      |         |         |         |           |          |                 |            |         | V <sub>DD</sub>    |
| E14            | GND                             |                      |         |         |         |           |          |                 |            |         | GND                |
| E15            | V <sub>DD</sub>                 |                      |         |         |         |           |          |                 |            |         | V <sub>DD</sub>    |
| E16            | GND                             |                      |         |         |         |           |          |                 |            |         | GND                |
| E17            | V <sub>DD</sub>                 |                      |         |         |         |           |          |                 |            |         | V <sub>DD</sub>    |
| E18            | GND                             |                      |         |         |         |           |          |                 |            |         | GND                |
| E19            |                                 |                      |         |         |         |           |          |                 |            |         |                    |
|                | V <sub>DD</sub>                 |                      |         |         |         |           |          |                 |            |         | V <sub>DD</sub>    |
| E20            | GND                             |                      |         |         |         |           |          |                 |            |         | GND                |
| E21            | V <sub>DD</sub>                 |                      |         |         |         |           |          |                 |            |         | V <sub>DD</sub>    |
| E22            | GND                             |                      |         |         |         |           |          |                 |            |         | GND                |
| E23            | V <sub>DDDDR</sub>              |                      |         |         |         |           |          |                 |            |         | $V_{DDDDR}$        |
| E24            | MDQ20                           |                      |         |         |         |           |          |                 |            |         | $V_{DDDDR}$        |
| E25            | GND                             |                      |         |         |         |           |          |                 |            |         | GND                |
| E26            | V <sub>DDDDR</sub>              |                      |         |         |         |           |          |                 |            |         | $V_{DDDDR}$        |
| E27            | GND                             |                      |         |         |         |           |          |                 |            |         | GND                |
| E28            | MDQS2                           |                      |         |         |         |           |          |                 |            |         | $V_{DDDDR}$        |
| F1             | Reserved <sup>1</sup>           |                      |         |         |         |           |          |                 |            |         | _                  |
| F2             | GE1_TX_CLK/UTP_RD0/<br>PCI_AD31 |                      | UTOPIA  | Ethe    | rnet 1  | PCI       | UTC      | PIA             | Ethernet 1 | UTOPIA  | $V_{DDGE1}$        |
| F3             | V <sub>DDGE1</sub>              |                      |         |         |         |           |          |                 |            |         | V <sub>DDGE1</sub> |
| F4             | GE1_TD3/UTP_TD5/<br>PCI_AD30    |                      | UTOPIA  | Ethe    | rnet 1  | PCI       | UTC      | PIA             | Ethernet 1 | UTOPIA  | V <sub>DDGE1</sub> |
| F5             | GE1_TD1/UTP_TD3/<br>PCI_AD28    |                      | UTOPIA  | Ethe    | rnet 1  | PCI       | UTC      | PIA             | Ethernet 1 | UTOPIA  | V <sub>DDGE1</sub> |
| F6             | GND                             |                      |         |         |         |           |          |                 |            |         | GND                |
| F7             | GE1_TD0/UTP_TD2/<br>PCI_AD27    |                      | UTOPIA  | Ethe    | rnet 1  | PCI       | UTC      | PIA             | Ethernet 1 | UTOPIA  | V <sub>DDGE1</sub> |
| F8             | V <sub>DDGE1</sub>              |                      |         |         |         |           |          |                 |            |         | V <sub>DDGE1</sub> |
| F9             | GND                             |                      |         |         |         |           |          |                 |            |         | GND                |

Table 1. Signal List by Ball Number (continued)

| - · ·          |                                | Power-               |         |         | I/      | O Multipl | exing Mo | de <sup>2</sup> |            |         |                    |
|----------------|--------------------------------|----------------------|---------|---------|---------|-----------|----------|-----------------|------------|---------|--------------------|
| Ball<br>Number | Signal Name                    | On<br>Reset<br>Value | 0 (000) | 1 (001) | 2 (010) | 3 (011)   | 4 (100)  | 5 (101)         | 6 (110)    | 7 (111) | Ref.<br>Supply     |
| F10            | $V_{DD}$                       |                      |         |         |         |           |          |                 |            |         | V <sub>DD</sub>    |
| F11            | GND                            |                      |         |         |         |           |          |                 |            |         | GND                |
| F12            | $V_{DD}$                       |                      |         |         |         |           |          |                 |            |         | $V_{DD}$           |
| F13            | GND                            |                      |         |         |         |           |          |                 |            |         | GND                |
| F14            | $V_{DD}$                       |                      |         |         |         |           |          |                 |            |         | $V_{DD}$           |
| F15            | GND                            |                      |         |         |         |           |          |                 |            |         | GND                |
| F16            | $V_{DD}$                       |                      |         |         |         |           |          |                 |            |         | $V_{DD}$           |
| F17            | GND                            |                      |         |         |         |           |          |                 |            |         | GND                |
| F18            | $V_{DD}$                       |                      |         |         |         |           |          |                 |            |         | V <sub>DD</sub>    |
| F19            | GND                            |                      |         |         |         |           |          |                 |            |         | GND                |
| F20            | $V_{DD}$                       |                      |         |         |         |           |          |                 |            |         | $V_{DD}$           |
| F21            | Reserved <sup>1</sup>          |                      |         |         |         |           |          |                 |            |         | _                  |
| F22            | $V_{DDDDR}$                    |                      |         |         |         |           |          |                 |            |         | V <sub>DDDDR</sub> |
| F23            | GND                            |                      |         |         |         |           |          |                 |            |         | GND                |
| F24            | MDQ19                          |                      |         |         |         |           |          |                 |            |         | V <sub>DDDDR</sub> |
| F25            | MDQ18                          |                      |         |         |         |           |          |                 |            |         | V <sub>DDDDR</sub> |
| F26            | MDM2                           |                      |         |         |         |           |          |                 |            |         | V <sub>DDDDR</sub> |
| F27            | MDQ17                          |                      |         |         |         |           |          |                 |            |         | V <sub>DDDDR</sub> |
| F28            | MDQ16                          |                      |         |         |         |           |          |                 |            |         | V <sub>DDDDR</sub> |
| G1             | Reserved <sup>1</sup>          |                      |         |         |         |           |          |                 |            |         | —                  |
| G2             | SRESET <sup>4</sup>            |                      |         |         |         |           |          |                 |            |         | V <sub>DDIO</sub>  |
| G3             | GND                            |                      |         |         |         |           |          |                 |            |         | GND                |
| G4             | PORESET <sup>4</sup>           |                      |         |         |         |           |          |                 |            |         | V <sub>DDIO</sub>  |
| G5             | GE1_COL/UTP_RD1                |                      | UTOPIA  | Ethe    | rnet 1  |           | UTOPIA   |                 | Ethernet 1 | UTOPIA  | V <sub>DDIO</sub>  |
| G6             | GE1_TD2/UTP_TD4/<br>PCI_AD29   |                      | UTOPIA  |         | rnet 1  | PCI       | 1        | PIA             | Ethernet 1 |         | V <sub>DDGE1</sub> |
| G7             | GE1_RX_DV/UTP_RD7              |                      | UTOPIA  | Ethe    | rnet 1  |           | UTOPIA   |                 | Ethernet 1 | UTOPIA  | V <sub>DDGE1</sub> |
| G8             | GE1_TX_ER/UTP_TD7/<br>PCI_CBE1 |                      | UTOPIA  | Ethe    | rnet 1  | PCI       | UTC      | PIA             | Ethernet 1 | UTOPIA  | V <sub>DDGE1</sub> |
| G9             | V <sub>DD</sub>                |                      |         |         |         |           |          |                 |            |         | V <sub>DD</sub>    |
| G10            | GND                            |                      |         |         |         |           |          |                 |            |         | GND                |
| G11            | $V_{DD}$                       |                      |         |         |         |           |          |                 |            |         | V <sub>DD</sub>    |
| G12            | GND                            |                      |         |         |         |           |          |                 |            |         | GND                |
| G13            | $V_{DD}$                       |                      |         |         |         |           |          |                 |            |         | $V_{DD}$           |
| G14            | GND                            |                      |         |         |         |           |          |                 |            |         | GND                |
| G15            | $V_{DD}$                       |                      |         |         |         |           |          |                 |            |         | V <sub>DD</sub>    |
| G16            | GND                            |                      |         |         |         |           |          |                 |            |         | GND                |
| G17            | $V_{DD}$                       |                      |         |         |         |           |          |                 |            |         | $V_{DD}$           |
| G18            | GND                            |                      |         |         |         |           |          |                 |            |         | GND                |
| G19            | $V_{DD}$                       |                      |         |         |         |           |          |                 |            |         | V <sub>DD</sub>    |
| G20            | GND                            |                      |         |         |         |           |          |                 |            |         | GND                |
| G21            | Reserved <sup>1</sup>          | _                    |         |         |         |           |          |                 |            |         | _                  |
| G22            | GND                            |                      | İ       |         |         |           | İ        |                 |            |         | GND                |

Table 1. Signal List by Ball Number (continued)

|                |                                                    | Power-               |              | List by       |         | O Multipl |          |              |         |         |                    |
|----------------|----------------------------------------------------|----------------------|--------------|---------------|---------|-----------|----------|--------------|---------|---------|--------------------|
| Ball<br>Number | Signal Name                                        | On<br>Reset<br>Value | 0 (000)      | 1 (001)       | 2 (010) | 3 (011)   | 4 (100)  | 5 (101)      | 6 (110) | 7 (111) | Ref.<br>Supply     |
| G23            | MBA1                                               |                      |              |               |         |           |          |              |         |         | V <sub>DDDDR</sub> |
| G24            | MA3                                                |                      |              |               |         |           |          |              |         |         | V <sub>DDDDR</sub> |
| G25            | MA8                                                |                      |              |               |         |           |          |              |         |         | V <sub>DDDDR</sub> |
| G26            | $V_{DDDDR}$                                        |                      |              |               |         |           |          |              |         |         | V <sub>DDDDR</sub> |
| G27            | GND                                                |                      |              |               |         |           |          |              |         |         | GND                |
| G28            | MCK0                                               |                      |              |               |         |           |          |              |         |         | $V_{DDDDR}$        |
| H1             | Reserved <sup>1</sup>                              |                      |              |               |         |           |          |              |         |         | _                  |
| H2             | CLKIN                                              |                      |              |               |         |           |          |              |         |         | V <sub>DDIO</sub>  |
| Н3             | HRESET                                             |                      |              |               |         |           |          |              |         |         | V <sub>DDIO</sub>  |
| H4             | PCI_CLK_IN                                         |                      |              |               |         |           |          |              |         |         | V <sub>DDIO</sub>  |
| H5             | NMI                                                |                      |              |               |         |           |          |              |         |         | $V_{DDIO}$         |
| H6             | URXD/GPIO14/IRQ8/<br>RC_LDF <sup>3, 6</sup>        | RC_LDF               |              |               | UA      | RT/GPIO   | /IRQ     |              |         |         | $V_{DDIO}$         |
| H7             | GE1_RX_ER/PCI_AD6/<br>GPIO25/IRQ15 <sup>3, 6</sup> |                      | GPIO/<br>IRQ | Ethernet<br>1 |         | PCI       |          | GPIO/<br>IRQ | Ether   | net 1   | V <sub>DDIO</sub>  |
| Н8             | GE1_CRS/PCI_AD5                                    |                      | PCI          | Ethernet<br>1 |         | Р         | CI       |              | Ether   | net 1   | $V_{DDIO}$         |
| Н9             | GND                                                |                      |              |               |         |           |          |              |         |         | GND                |
| H10            | $V_{DD}$                                           |                      |              |               |         |           |          |              |         |         | V <sub>DD</sub>    |
| H11            | GND                                                |                      |              |               |         |           |          |              |         |         | GND                |
| H12            | $V_{DD}$                                           |                      |              |               |         |           |          |              |         |         | V <sub>DD</sub>    |
| H13            | GND                                                |                      |              |               |         |           |          |              |         |         | GND                |
| H14            | $V_{DD}$                                           |                      |              |               |         |           |          |              |         |         | V <sub>DD</sub>    |
| H15            | $V_{DD}$                                           |                      |              |               |         |           |          |              |         |         | V <sub>DD</sub>    |
| H16            | $V_{DD}$                                           |                      |              |               |         |           |          |              |         |         | V <sub>DD</sub>    |
| H17            | GND                                                |                      |              |               |         |           |          |              |         |         | GND                |
| H18            | $V_{DD}$                                           |                      |              |               |         |           |          |              |         |         | $V_{DD}$           |
| H19            | GND                                                |                      |              |               |         |           |          |              |         |         | GND                |
| H20            | V <sub>DD</sub>                                    |                      |              |               |         |           |          |              |         |         | V <sub>DD</sub>    |
| H21            | $V_{DD}$                                           |                      |              |               |         |           |          |              |         |         | $V_{DD}$           |
| H22            | $V_{DDDDR}$                                        |                      |              |               |         |           |          |              |         |         | $V_{DDDDR}$        |
| H23            | MBA0                                               |                      |              |               |         |           |          |              |         |         | $V_{DDDDR}$        |
| H24            | MA15                                               |                      |              |               |         |           |          |              |         |         | $V_{DDDDR}$        |
| H25            | V <sub>DDDDR</sub>                                 |                      |              |               |         |           |          |              |         |         | V <sub>DDDDR</sub> |
| H26            | MA9                                                |                      |              |               |         |           |          |              |         |         | V <sub>DDDDR</sub> |
| H27            | MA7                                                |                      |              |               |         |           |          |              |         |         | V <sub>DDDDR</sub> |
| H28            | MCK0                                               |                      |              |               |         |           |          |              |         |         | V <sub>DDDDR</sub> |
| J1             | Reserved <sup>1</sup>                              |                      |              |               |         |           |          |              |         |         |                    |
| J2             | GND                                                |                      |              |               |         |           |          |              |         |         | GND                |
| J3             | $V_{DDIO}$                                         |                      |              |               |         |           |          |              |         |         | V <sub>DDIO</sub>  |
| J4             | STOP_BS                                            |                      |              |               |         |           |          |              |         |         | V <sub>DDIO</sub>  |
| J5             | NMI_OUT <sup>4</sup>                               |                      |              |               |         |           |          |              |         |         | V <sub>DDIO</sub>  |
| J6             | INT_OUT <sup>4</sup>                               |                      |              |               |         |           |          |              |         |         | V <sub>DDIO</sub>  |
| J7             | SDA/GPIO27 <sup>3, 4, 6</sup>                      |                      |              |               |         | I2C/GPI   | <u> </u> |              |         |         | V <sub>DDIO</sub>  |

Table 1. Signal List by Ball Number (continued)

|                |                           | Power-               |         |         | I/      | O Multiple | exing Mo | de <sup>2</sup> |         |         |                           |
|----------------|---------------------------|----------------------|---------|---------|---------|------------|----------|-----------------|---------|---------|---------------------------|
| Ball<br>Number | Signal Name               | On<br>Reset<br>Value | 0 (000) | 1 (001) | 2 (010) | 3 (011)    | 4 (100)  | 5 (101)         | 6 (110) | 7 (111) | Ref.<br>Supply            |
| J8             | $V_{DDIO}$                |                      |         |         |         |            |          |                 |         |         | V <sub>DDIO</sub>         |
| J9             | $V_{DD}$                  |                      |         |         |         |            |          |                 |         |         | V <sub>DD</sub>           |
| J10            | GND                       |                      |         |         |         |            |          |                 |         |         | GND                       |
| J11            | $V_{DD}$                  |                      |         |         |         |            |          |                 |         |         | V <sub>DD</sub>           |
| J12            | GND                       |                      |         |         |         |            |          |                 |         |         | GND                       |
| J13            | $V_{DD}$                  |                      |         |         |         |            |          |                 |         |         | V <sub>DD</sub>           |
| J14            | GND                       |                      |         |         |         |            |          |                 |         |         | GND                       |
| J15            | GND                       |                      |         |         |         |            |          |                 |         |         | GND                       |
| J16            | GND                       |                      |         |         |         |            |          |                 |         |         | GND                       |
| J17            | $V_{DD}$                  |                      |         |         |         |            |          |                 |         |         | V <sub>DD</sub>           |
| J18            | GND                       |                      |         |         |         |            |          |                 |         |         | GND                       |
| J19            | $V_{DD}$                  |                      |         |         |         |            |          |                 |         |         | V <sub>DD</sub>           |
| J20            | GND                       |                      |         |         |         |            |          |                 |         |         | GND                       |
| J21            | GND                       |                      |         |         |         |            |          |                 |         |         | GND                       |
| J22            | GND                       |                      |         |         |         |            |          |                 |         |         | GND                       |
| J23            | GND                       |                      |         |         |         |            |          |                 |         |         | GND                       |
| J24            |                           |                      |         |         |         |            |          |                 |         |         | V <sub>DDDDR</sub>        |
| J25            | V <sub>DDDDR</sub><br>GND |                      |         |         |         |            |          |                 |         |         | GND                       |
| J26            |                           |                      |         |         |         |            |          |                 |         |         |                           |
| J27            | V <sub>DDDDR</sub><br>GND |                      |         |         |         |            |          |                 |         |         | V <sub>DDDDR</sub><br>GND |
|                |                           |                      |         |         |         |            |          |                 |         |         |                           |
| J28            | V <sub>DDDDR</sub>        |                      |         |         |         |            |          |                 |         |         | V <sub>DDDDR</sub>        |
| K1             | Reserved <sup>1</sup>     |                      |         |         |         |            |          |                 |         |         | _                         |
| K2             | Reserved <sup>1</sup>     |                      |         |         |         |            |          |                 |         |         | _                         |
| K3             | Reserved <sup>1</sup>     |                      |         |         |         |            |          |                 |         |         | _                         |
| K4             | Reserved <sup>1</sup>     |                      |         |         |         |            |          |                 |         |         | _                         |
| K5             | V <sub>DDPLL2A</sub>      |                      |         |         |         |            |          |                 |         |         | V <sub>DDPLL2A</sub>      |
| K6             | GND                       |                      |         |         |         |            |          |                 |         |         | GND                       |
| K7             | V <sub>DDPLL0A</sub>      |                      |         |         |         |            |          |                 |         |         | V <sub>DDPLL0A</sub>      |
| K8             | V <sub>DDPLL1A</sub>      |                      |         |         |         |            |          |                 |         |         | V <sub>DDPLL1A</sub>      |
| K9             | $V_{DD}$                  |                      |         |         |         |            |          |                 |         |         | V <sub>DD</sub>           |
| K10            | GND                       |                      |         |         |         |            |          |                 |         |         | GND                       |
| K11            | $V_{DD}$                  |                      |         |         |         |            |          |                 |         |         | $V_{DD}$                  |
| K12            | GND                       |                      |         |         |         |            |          |                 |         |         | GND                       |
| K13            | $V_{DD}$                  |                      |         |         |         |            |          |                 |         |         | $V_{DD}$                  |
| K14            | $V_{DD}$                  |                      |         |         |         |            |          |                 |         |         | $V_{DD}$                  |
| K15            | $V_{DD}$                  |                      |         |         |         |            |          |                 |         |         | $V_{DD}$                  |
| K16            | V <sub>DD</sub>           |                      |         |         |         |            |          |                 |         |         | V <sub>DD</sub>           |
| K17            | $V_{DD}$                  |                      |         |         |         |            |          |                 |         |         | V <sub>DD</sub>           |
| K18            | GND                       |                      |         |         |         |            |          |                 |         |         | GND                       |
| K19            | $V_{DD}$                  |                      |         |         |         |            |          |                 |         |         | V <sub>DD</sub>           |
| K20            | GND                       |                      |         |         |         |            |          |                 |         |         | GND                       |
| K21            | $V_{DD}$                  |                      |         |         |         |            |          |                 |         |         | V <sub>DD</sub>           |
| K22            | V <sub>DDDDR</sub>        |                      |         |         |         |            |          |                 |         |         | V <sub>DDDDR</sub>        |

Table 1. Signal List by Ball Number (continued)

|                |                                                              | Power-               |         |         |              | O Multiple        |          | -       |           |         |                    |
|----------------|--------------------------------------------------------------|----------------------|---------|---------|--------------|-------------------|----------|---------|-----------|---------|--------------------|
| Ball<br>Number | Signal Name                                                  | On<br>Reset<br>Value | 0 (000) | 1 (001) | 2 (010)      | 3 (011)           | 4 (100)  | 5 (101) | 6 (110)   | 7 (111) | Ref.<br>Supply     |
| K23            | MBA2                                                         |                      |         |         |              |                   |          |         |           |         | V <sub>DDDDR</sub> |
| K24            | MA10                                                         |                      |         |         |              |                   |          |         |           |         | $V_{DDDDR}$        |
| K25            | MA12                                                         |                      |         |         |              |                   |          |         |           |         | V <sub>DDDDR</sub> |
| K26            | MA14                                                         |                      |         |         |              |                   |          |         |           |         | $V_{DDDDR}$        |
| K27            | MA4                                                          |                      |         |         |              |                   |          |         |           |         | $V_{DDDDR}$        |
| K28            | MV <sub>REF</sub>                                            |                      |         |         |              |                   |          |         |           |         | $V_{DDDDR}$        |
| L1             | Reserved <sup>1</sup>                                        |                      |         |         |              |                   |          |         |           |         | _                  |
| L2             | CLKOUT                                                       |                      |         |         |              |                   |          |         |           |         | V <sub>DDIO</sub>  |
| L3             | TMR1/UTP_IR/PCI_CBE3/<br>GPIO17 <sup>3, 6</sup>              |                      | UTC     | DPIA    | TMR/<br>GPIO | UTOPIA            | PCI      |         | UTOPIA    | •       | V <sub>DDIO</sub>  |
| L4             | TMR4/PCI_PAR/GPIO20 <sup>3,</sup><br><sup>6</sup> / UTP_REOP |                      |         | TIMER   | R/GPIO       | •                 | PCI      | 7       | ΓIMER/GPI | 0       | $V_{DDIO}$         |
| L5             | GND                                                          |                      |         |         |              |                   |          |         |           |         | GND                |
| L6             | TMR2/PCI_FRAME/<br>GPIO18 <sup>3, 6</sup>                    |                      |         | TIMER   | R/GPIO       | ı                 | PCI      | TIME    | R/GPIO    | UTOPIA  | $V_{DDIO}$         |
| L7             | SCL/GPIO26 <sup>3, 4, 6</sup>                                |                      |         |         |              | I <sup>2</sup> C/ | GPIO     | ı       |           |         | $V_{DDIO}$         |
| L8             | UTXD/GPIO15/IRQ9 <sup>3, 6</sup>                             |                      |         |         |              | UART/0            | SPIO/IRQ |         |           |         | V <sub>DDIO</sub>  |
| L9             | GND                                                          |                      |         |         |              |                   |          |         |           |         | GND                |
| L10            | $V_{DD}$                                                     |                      |         |         |              |                   |          |         |           |         | $V_{DD}$           |
| L11            | GND                                                          |                      |         |         |              |                   |          |         |           |         | GND                |
| L12            | $V_{DD}$                                                     |                      |         |         |              |                   |          |         |           |         | $V_{DD}$           |
| L13            | GND                                                          |                      |         |         |              |                   |          |         |           |         | GND                |
| L14            | $V_{DD}$                                                     |                      |         |         |              |                   |          |         |           |         | $V_{DD}$           |
| L15            | Reserved <sup>1</sup>                                        |                      |         |         |              |                   |          |         |           |         | GND                |
| L16            | $V_{DD}$                                                     |                      |         |         |              |                   |          |         |           |         | V <sub>DD</sub>    |
| L17            | GND                                                          |                      |         |         |              |                   |          |         |           |         | GND                |
| L18            | $V_{DD}$                                                     |                      |         |         |              |                   |          |         |           |         | $V_{DD}$           |
| L19            | GND                                                          |                      |         |         |              |                   |          |         |           |         | GND                |
| L20            | $V_{DD}$                                                     |                      |         |         |              |                   |          |         |           |         | V <sub>DD</sub>    |
| L21            | GND                                                          |                      |         |         |              |                   |          |         |           |         | GND                |
| L22            | GND                                                          |                      |         |         |              |                   |          |         |           |         | GND                |
| L23            | MCKE1                                                        |                      |         |         |              |                   |          |         |           |         | $V_{DDDDR}$        |
| L24            | MA1                                                          |                      |         |         |              |                   |          |         |           |         | $V_{DDDDR}$        |
| L25            | $V_{DDDDR}$                                                  |                      |         |         |              |                   |          |         |           |         | V <sub>DDDDR</sub> |
| L26            | GND                                                          |                      |         |         |              |                   |          |         |           |         | GND                |
| L27            | $V_{DDDDR}$                                                  |                      |         |         |              |                   |          |         |           |         | $V_{DDDDR}$        |
| L28            | MCK1                                                         |                      |         |         |              |                   |          |         |           |         | V <sub>DDDDR</sub> |
| M1             | Reserved <sup>1</sup>                                        |                      |         |         |              |                   |          |         |           |         | _                  |
| M2             | TRST                                                         |                      |         |         |              |                   |          |         |           |         | V <sub>DDIO</sub>  |
| МЗ             | EE0                                                          |                      |         |         |              |                   |          |         |           |         | V <sub>DDIO</sub>  |
| M4             | EE1                                                          |                      |         |         |              |                   |          |         |           |         | V <sub>DDIO</sub>  |
| M5             | UTP_RCLK/PCI_AD13                                            |                      | UTC     | DPIA    | PCI          |                   |          | UTOPIA  |           | •       | V <sub>DDIO</sub>  |
| M6             | UTP_RADDR0/PCI_AD7                                           |                      | UTC     | OPIA    | PCI          |                   |          | UTOPIA  | \         |         | V <sub>DDIO</sub>  |
| M7             | UTP_TD8/PCI_AD30                                             |                      | UTC     | OPIA    | PCI          |                   |          | UTOPIA  | 1         |         | V <sub>DDIO</sub>  |

Table 1. Signal List by Ball Number (continued)

|                |                                                            | Power-               |         |         | I/      | O Multiple | exing Mo | de <sup>2</sup> |         |         |                    |
|----------------|------------------------------------------------------------|----------------------|---------|---------|---------|------------|----------|-----------------|---------|---------|--------------------|
| Ball<br>Number | Signal Name                                                | On<br>Reset<br>Value | 0 (000) | 1 (001) | 2 (010) | 3 (011)    | 4 (100)  | 5 (101)         | 6 (110) | 7 (111) | Ref.<br>Supply     |
| M8             | $V_{DDIO}$                                                 |                      |         |         |         |            |          |                 |         |         | $V_{DDIO}$         |
| M9             | V <sub>DD</sub>                                            |                      |         |         |         |            |          |                 |         |         | V <sub>DD</sub>    |
| M10            | GND                                                        |                      |         |         |         |            |          |                 |         |         | GND                |
| M11            | $V_{DD}$                                                   |                      |         |         |         |            |          |                 |         |         | $V_{DD}$           |
| M12            | GND                                                        |                      |         |         |         |            |          |                 |         |         | GND                |
| M13            | $V_{DD}$                                                   |                      |         |         |         |            |          |                 |         |         | V <sub>DD</sub>    |
| M14            | GND                                                        |                      |         |         |         |            |          |                 |         |         | GND                |
| M15            | $V_{DD}$                                                   |                      |         |         |         |            |          |                 |         |         | V <sub>DD</sub>    |
| M16            | GND                                                        |                      |         |         |         |            |          |                 |         |         | GND                |
| M17            | $V_{DD}$                                                   |                      |         |         |         |            |          |                 |         |         | V <sub>DD</sub>    |
| M18            | GND                                                        |                      |         |         |         |            |          |                 |         |         | GND                |
| M19            | $V_{DD}$                                                   |                      |         |         |         |            |          |                 |         |         | V <sub>DD</sub>    |
| M20            | GND                                                        |                      |         |         |         |            |          |                 |         |         | GND                |
| M21            | $V_{DD}$                                                   |                      |         |         |         |            |          |                 |         |         | V <sub>DD</sub>    |
| M22            | $V_{DDDDR}$                                                |                      |         |         |         |            |          |                 |         |         | $V_{DDDDR}$        |
| M23            | MCS1                                                       |                      |         |         |         |            |          |                 |         |         | $V_{DDDDR}$        |
| M24            | MA13                                                       |                      |         |         |         |            |          |                 |         |         | $V_{DDDDR}$        |
| M25            | MA2                                                        |                      |         |         |         |            |          |                 |         |         | V <sub>DDDDR</sub> |
| M26            | MA0                                                        |                      |         |         |         |            |          |                 |         |         | V <sub>DDDDR</sub> |
| M27            | GND                                                        |                      |         |         |         |            |          |                 |         |         | GND                |
| M28            | MCK1                                                       |                      |         |         |         |            |          |                 |         |         | V <sub>DDDDR</sub> |
| N1             | Reserved <sup>1</sup>                                      |                      |         |         |         |            |          |                 |         |         | _                  |
| N2             | V <sub>DDIO</sub>                                          |                      |         |         |         |            |          |                 |         |         | V <sub>DDIO</sub>  |
| N3             | TMS                                                        |                      |         |         |         |            |          |                 |         |         | V <sub>DDIO</sub>  |
| N4             | UTP_RD10/PCI_AD14 <sup>5</sup>                             |                      | UTC     | PIA     | PCI     |            | I        | UTOPIA          |         |         | V <sub>DDIO</sub>  |
| N5             | V <sub>DDIO</sub>                                          |                      |         |         |         | Power      |          |                 |         |         | V <sub>DDIO</sub>  |
| N6             | UTP_RADDR1/PCI_AD8                                         |                      | UTC     | OPIA    | PCI     |            |          | UTOPIA          |         |         | V <sub>DDIO</sub>  |
| N7             | UTP_TD9/PCI_AD31                                           |                      |         | )PIA    | PCI     |            |          | UTOPIA          |         |         | V <sub>DDIO</sub>  |
| N8             | TMR3/PCI_IRDY/GPIO19 <sup>3,</sup> <sup>6</sup> / UTP_TEOP |                      |         |         | R/GPIO  |            | PCI      |                 | R/GPIO  | UTOPIA  | V <sub>DDIO</sub>  |
| N9             | GND                                                        |                      |         |         |         |            |          |                 |         |         | GND                |
| N10            | $V_{DDM3}$                                                 |                      |         |         |         |            |          |                 |         |         | V <sub>DDM3</sub>  |
| N11            | V <sub>DD</sub>                                            |                      |         |         |         |            |          |                 |         |         | V <sub>DD</sub>    |
| N12            | V <sub>DDM3</sub>                                          |                      |         |         |         |            |          |                 |         |         | V <sub>DDM3</sub>  |
| N13            | V <sub>DD</sub>                                            |                      |         |         |         |            |          |                 |         |         | V <sub>DD</sub>    |
| N14            | V <sub>DDM3</sub>                                          |                      |         |         |         |            |          |                 |         |         | V <sub>DDM3</sub>  |
| N15            | V <sub>DD</sub>                                            |                      |         |         |         |            |          |                 |         |         | V <sub>DD</sub>    |
| N16            | V <sub>DDM3</sub>                                          |                      |         |         |         |            |          |                 |         |         | V <sub>DDM3</sub>  |
| N17            | V <sub>DD</sub>                                            |                      |         |         |         |            |          |                 |         |         | V <sub>DD</sub>    |
| N18            | V <sub>DDM3</sub>                                          |                      |         |         |         |            |          |                 |         |         | V <sub>DDM3</sub>  |
| N19            | V <sub>DD</sub>                                            |                      |         |         |         |            |          |                 |         |         | V <sub>DD</sub>    |
| N20            | V <sub>DDM3</sub>                                          |                      |         |         |         |            |          |                 |         |         | V <sub>DDM3</sub>  |
| N21            | GND                                                        |                      |         |         |         |            |          |                 |         |         | GND                |

Table 1. Signal List by Ball Number (continued)

|                |                                     | Power-               |         |              | V       | O Multipl | exing Mo | de <sup>2</sup> |          |         |                    |
|----------------|-------------------------------------|----------------------|---------|--------------|---------|-----------|----------|-----------------|----------|---------|--------------------|
| Ball<br>Number | Signal Name                         | On<br>Reset<br>Value | 0 (000) | 1 (001)      | 2 (010) | 3 (011)   | 4 (100)  | 5 (101)         | 6 (110)  | 7 (111) | Ref.<br>Supply     |
| N22            | GND                                 |                      |         |              |         |           |          |                 |          |         | GND                |
| N23            | MODT1                               |                      |         |              |         |           |          |                 |          |         | V <sub>DDDDR</sub> |
| N24            | MCKE0                               |                      |         |              |         |           |          |                 |          |         | V <sub>DDDDR</sub> |
| N25            | V <sub>DDDDR</sub>                  |                      |         |              |         |           |          |                 |          |         | V <sub>DDDDR</sub> |
| N26            | MA5                                 |                      |         |              |         |           |          |                 |          |         | V <sub>DDDDR</sub> |
| N27            | MA6                                 |                      |         |              |         |           |          |                 |          |         | V <sub>DDDDR</sub> |
| N28            | MA11                                |                      |         |              |         |           |          |                 |          |         | V <sub>DDDDR</sub> |
| P1             | Reserved <sup>1</sup>               |                      |         |              |         |           |          |                 |          |         | _                  |
| P2             | TDI <sup>5</sup>                    |                      |         |              |         |           |          |                 |          |         | V <sub>DDIO</sub>  |
| P3             | UTP_RD11/PCI_AD15                   |                      | UTC     | DPIA         | PCI     |           | ı        | UTOPIA          |          | I       | V <sub>DDIO</sub>  |
| P4             | GND                                 |                      |         |              |         |           |          |                 |          |         | GND                |
| P5             | UTP_RADDR3/PCI_AD10                 |                      | UTC     | DPIA         | PCI     |           | ı        | UTOPIA          |          | I       | V <sub>DDIO</sub>  |
| P6             | UTP_RADDR2/PCI_AD9                  |                      |         | OPIA         | PCI     |           |          | UTOPIA          |          |         | V <sub>DDIO</sub>  |
| P7             | PCI_GNT/GPIO29/IRQ7 <sup>3.6</sup>  |                      |         | D/IRQ        |         | PCI       |          |                 | GPIO/IRQ |         | V <sub>DDIO</sub>  |
| P8             | PCI_STOP/GPIO30/IRQ2 <sup>3</sup> , |                      |         | D/IRQ        |         | PCI       |          |                 | GPIO/IRQ |         | V <sub>DDIO</sub>  |
| P9             | GND                                 |                      |         |              |         |           |          |                 |          |         | GND                |
| P10            | GND                                 |                      |         |              |         |           |          |                 |          |         | GND                |
| P11            | $V_{DDM3}$                          |                      |         |              |         |           |          |                 |          |         | V <sub>DDM3</sub>  |
| P12            | GND                                 |                      |         |              |         |           |          |                 |          |         | GND                |
| P13            | V <sub>DDM3</sub>                   |                      |         |              |         |           |          |                 |          |         | V <sub>DDM3</sub>  |
| P14            | GND                                 |                      |         |              |         |           |          |                 |          |         | GND                |
| P15            | $V_{DDM3}$                          |                      |         |              |         |           |          |                 |          |         | V <sub>DDM3</sub>  |
| P16            | GND                                 |                      |         |              |         |           |          |                 |          |         | GND                |
| P17            | V <sub>DDM3</sub>                   |                      |         |              |         |           |          |                 |          |         | V <sub>DDM3</sub>  |
| P18            | GND                                 |                      |         |              |         |           |          |                 |          |         | GND                |
| P19            | V <sub>DDM3</sub>                   |                      |         |              |         |           |          |                 |          |         | V <sub>DDM3</sub>  |
| P20            | GND                                 |                      |         |              |         |           |          |                 |          |         | GND                |
| P21            | GND                                 |                      |         |              |         |           |          |                 |          |         | GND                |
| P22            | V <sub>DDDDR</sub>                  |                      |         |              |         |           |          |                 |          |         | V <sub>DDDDR</sub> |
| P23            | MCS0                                |                      |         |              |         |           |          |                 |          |         | V <sub>DDDDR</sub> |
| P24            | MRAS                                |                      |         |              |         |           |          |                 |          |         | V <sub>DDDDR</sub> |
| P25            | GND                                 |                      |         |              |         |           |          |                 |          |         | GND                |
| P26            | V <sub>DDDDR</sub>                  |                      |         |              |         |           |          |                 |          |         | V <sub>DDDDR</sub> |
| P27            | GND                                 |                      |         |              |         |           |          |                 |          |         | GND                |
| P28            | MCK2                                |                      |         |              |         |           |          |                 |          |         | V <sub>DDDDR</sub> |
| R1             | Reserved <sup>1</sup>               |                      |         |              |         |           |          |                 |          |         | אטטטט -            |
| R2             | TCK                                 |                      |         | 1            | 1       |           | 1        |                 |          |         | V <sub>DDIO</sub>  |
| R3             | TDO                                 | 1                    |         | 1            | 1       |           | 1        | 1               |          |         | V <sub>DDIO</sub>  |
| R4             | UTP_RD12/PCI_AD16                   |                      | LITC    | DPIA         | PCI     |           | 1        | UTOPIA          |          | l       | V <sub>DDIO</sub>  |
| R5             | UTP_RCLAV_PDRPA/<br>PCI_AD12        |                      |         | OPIA<br>OPIA | PCI     |           |          | UTOPIA          |          |         | V <sub>DDIO</sub>  |
| R6             | UTP_RADDR4/PCI_AD11                 |                      | UTC     | OPIA         | PCI     |           |          | UTOPIA          |          |         | V <sub>DDIO</sub>  |

Table 1. Signal List by Ball Number (continued)

|                |                                            | Power-               |         |         | I/      | O Multipl | exing Mo | de <sup>2</sup> |          |         |                    |
|----------------|--------------------------------------------|----------------------|---------|---------|---------|-----------|----------|-----------------|----------|---------|--------------------|
| Ball<br>Number | Signal Name                                | On<br>Reset<br>Value | 0 (000) | 1 (001) | 2 (010) | 3 (011)   | 4 (100)  | 5 (101)         | 6 (110)  | 7 (111) | Ref.<br>Supply     |
| R7             | $V_{DDIO}$                                 |                      |         |         |         |           |          |                 |          |         | V <sub>DDIO</sub>  |
| R8             | PCI_REQ                                    |                      |         | •       | •       | F         | CI       |                 |          | •       | V <sub>DDIO</sub>  |
| R9             | GND                                        |                      |         |         |         |           |          |                 |          |         | GND                |
| R10            | GND                                        |                      |         |         |         |           |          |                 |          |         | GND                |
| R11            | GND                                        |                      |         |         |         |           |          |                 |          |         | GND                |
| R12            | GND                                        |                      |         |         |         |           |          |                 |          |         | GND                |
| R13            | GND                                        |                      |         |         |         |           |          |                 |          |         | GND                |
| R14            | GND                                        |                      |         |         |         |           |          |                 |          |         | GND                |
| R15            | GND                                        |                      |         |         |         |           |          |                 |          |         | GND                |
| R16            | GND                                        |                      |         |         |         |           |          |                 |          |         | GND                |
| R17            | GND                                        |                      |         |         |         |           |          |                 |          |         | GND                |
| R18            | GND                                        |                      |         |         |         |           |          |                 |          |         | GND                |
| R19            | GND                                        |                      |         |         |         |           |          |                 |          |         | GND                |
| R20            | GND                                        |                      |         |         |         |           |          |                 |          |         | GND                |
| R21            | GND                                        |                      |         |         |         |           |          |                 |          |         | GND                |
| R22            | GND                                        |                      |         |         |         |           |          |                 |          |         | GND                |
| R23            | MODT0                                      |                      |         |         |         |           |          |                 |          |         | V <sub>DDDDR</sub> |
| R24            | MDIC1                                      |                      |         |         |         |           |          |                 |          |         | $V_{DDDDR}$        |
| R25            | MDIC0                                      |                      |         |         |         |           |          |                 |          |         | V <sub>DDDDR</sub> |
| R26            | MCAS                                       |                      |         |         |         |           |          |                 |          |         | V <sub>DDDDR</sub> |
| R27            | MWE                                        |                      |         |         |         |           |          |                 |          |         | V <sub>DDDDR</sub> |
| R28            | MCK2                                       |                      |         |         |         |           |          |                 |          |         | V <sub>DDDDR</sub> |
| T1             | Reserved <sup>1</sup>                      |                      |         |         |         |           |          |                 |          |         | _                  |
| T2             | UTP_RPRTY/PCI_AD21                         |                      | UTO     | PIA     | PCI     |           |          | UTOPIA          |          | •       | V <sub>DDIO</sub>  |
| Т3             | UTP_RD13/PCI_AD17                          |                      | UTO     | OPIA    | PCI     |           |          | UTOPIA          | ı        |         | V <sub>DDIO</sub>  |
| T4             | $V_{DDIO}$                                 |                      |         |         |         |           |          |                 |          |         | $V_{DDIO}$         |
| T5             | UTP_RD14/PCI_AD18                          |                      | UTO     | DPIA    | PCI     |           |          | UTOPIA          |          | •       | V <sub>DDIO</sub>  |
| T6             | UTP_RD15/PCI_AD19                          |                      | UTO     | OPIA    | PCI     |           |          | UTOPIA          | ı        |         | $V_{DDIO}$         |
| T7             | PCI_TRDY                                   |                      |         |         | •       | F         | PCI      |                 |          |         | $V_{DDIO}$         |
| Т8             | PCI_DEVSEL/GPIO31/<br>IRQ3 <sup>3, 6</sup> |                      | GPIC    | D/IRQ   |         | PCI       |          |                 | GPIO/IRQ |         | $V_{\rm DDIO}$     |
| T9             | GND                                        |                      |         |         |         |           |          |                 |          |         | GND                |
| T10            | GND                                        |                      |         |         |         |           |          |                 |          |         | GND                |
| T11            | GND                                        |                      |         |         |         |           |          |                 |          |         | GND                |
| T12            | GND                                        |                      |         |         |         |           |          |                 |          |         | GND                |
| T13            | GND                                        |                      |         |         |         |           |          |                 |          |         | GND                |
| T14            | GND                                        |                      |         |         |         |           |          |                 |          |         | GND                |
| T15            | GND                                        |                      |         |         |         |           |          |                 |          |         | GND                |
| T16            | GND                                        |                      |         |         |         |           |          |                 |          |         | GND                |
| T17            | GND                                        |                      |         |         |         |           |          |                 |          |         | GND                |
| T18            | GND                                        |                      |         |         |         |           |          |                 |          |         | GND                |
| T19            | GND                                        |                      |         |         |         |           |          |                 |          |         | GND                |
| T20            | GND                                        |                      |         |         |         |           |          |                 |          |         | GND                |

Table 1. Signal List by Ball Number (continued)

|                |                       | Power-               |                                                  |                                                  | I/      | O Multipl | exing Mo | de <sup>2</sup> |         |         |                    |
|----------------|-----------------------|----------------------|--------------------------------------------------|--------------------------------------------------|---------|-----------|----------|-----------------|---------|---------|--------------------|
| Ball<br>Number | Signal Name           | On<br>Reset<br>Value | 0 (000)                                          | 1 (001)                                          | 2 (010) | 3 (011)   | 4 (100)  | 5 (101)         | 6 (110) | 7 (111) | Ref.<br>Supply     |
| T21            | GND                   |                      |                                                  |                                                  |         |           |          |                 |         |         | GND                |
| T22            | $V_{DDDDR}$           |                      |                                                  |                                                  |         |           |          |                 |         |         | V <sub>DDDDR</sub> |
| T23            | GND                   |                      |                                                  |                                                  |         |           |          |                 |         |         | GND                |
| T24            | $V_{DDDDR}$           |                      |                                                  |                                                  |         |           |          |                 |         |         | V <sub>DDDDR</sub> |
| T25            | GND                   |                      |                                                  |                                                  |         |           |          |                 |         |         | GND                |
| T26            | $V_{DDDDR}$           |                      |                                                  |                                                  |         |           |          |                 |         |         | V <sub>DDDDR</sub> |
| T27            | GND                   |                      |                                                  |                                                  |         |           |          |                 |         |         | GND                |
| T28            | $V_{DDDDR}$           |                      |                                                  |                                                  |         |           |          |                 |         |         | V <sub>DDDDR</sub> |
| U1             | Reserved <sup>1</sup> |                      |                                                  |                                                  |         |           |          |                 |         |         | _                  |
| U2             | UTP_TCLK/PCI_AD29     |                      | UTO                                              | DPIA                                             | PCI     |           |          | UTOPIA          |         | 1       | V <sub>DDIO</sub>  |
| U3             | UTP_TADDR4/PCI_AD27   |                      | UTO                                              | OPIA                                             | PCI     |           |          | UTOPIA          | ı       |         | $V_{DDIO}$         |
| U4             | UTP_TADDR2            |                      |                                                  |                                                  | •       | UT        | OPIA     |                 |         |         | V <sub>DDIO</sub>  |
| U5             | GND                   |                      |                                                  |                                                  |         |           |          |                 |         |         | GND                |
| U6             | UTP_REN/PCI_AD20      |                      | UTO                                              | DPIA                                             | PCI     |           |          | UTOPIA          |         | 1       | V <sub>DDIO</sub>  |
| U7             | PCI_AD26              |                      |                                                  |                                                  | 1       | F         | PCI      |                 |         |         | V <sub>DDIO</sub>  |
| U8             | PCI_AD25              |                      |                                                  |                                                  |         |           | PCI      |                 |         |         | V <sub>DDIO</sub>  |
| U9             | Reserved <sup>1</sup> |                      |                                                  |                                                  |         |           |          |                 |         |         | V <sub>DDIO</sub>  |
| U10            | $V_{DDM3}$            |                      |                                                  |                                                  |         |           |          |                 |         |         | V <sub>DDM3</sub>  |
| U11            | GND                   |                      |                                                  |                                                  |         |           |          |                 |         |         | GND                |
| U12            | $V_{DDM3}$            |                      |                                                  |                                                  |         |           |          |                 |         |         | V <sub>DDM3</sub>  |
| U13            | GND                   |                      |                                                  |                                                  |         |           |          |                 |         |         | GND                |
| U14            | $V_{DDM3}$            |                      |                                                  |                                                  |         |           |          |                 |         |         | V <sub>DDM3</sub>  |
| U15            | GND                   |                      |                                                  |                                                  |         |           |          |                 |         |         | GND                |
| U16            | $V_{DDM3}$            |                      |                                                  |                                                  |         |           |          |                 |         |         | V <sub>DDM3</sub>  |
| U17            | GND                   |                      |                                                  |                                                  |         |           |          |                 |         |         | GND                |
| U18            | $V_{DDM3}$            |                      |                                                  |                                                  |         |           |          |                 |         |         | V <sub>DDM3</sub>  |
| U19            | GND                   |                      |                                                  |                                                  |         |           |          |                 |         |         | GND                |
| U20            | V <sub>DDM3</sub>     |                      |                                                  |                                                  |         |           |          |                 |         |         | V <sub>DDM3</sub>  |
| U21            | GND                   |                      |                                                  |                                                  |         |           |          |                 |         |         | GND                |
| U22            | GND                   |                      |                                                  |                                                  |         |           |          |                 |         |         | GND                |
| U23            | MDQ7                  |                      |                                                  |                                                  |         |           |          |                 |         |         | V <sub>DDDDR</sub> |
| U24            | MDQ3                  |                      |                                                  |                                                  |         |           |          |                 |         |         | V <sub>DDDDR</sub> |
| U25            | MDQ4                  |                      |                                                  |                                                  | 1       |           |          |                 |         |         | V <sub>DDDDR</sub> |
| U26            | MDQ5                  |                      |                                                  |                                                  |         |           |          |                 |         |         | V <sub>DDDDR</sub> |
| U27            | MDQ1                  |                      |                                                  |                                                  |         |           |          |                 |         |         | V <sub>DDDDR</sub> |
| U28            | MDQ0                  |                      | 1                                                | 1                                                | 1       |           |          | 1               |         |         | V <sub>DDDDR</sub> |
| V1             | Reserved <sup>1</sup> |                      | <del>                                     </del> | <del>                                     </del> |         |           |          |                 |         |         | אטטטטא -           |
| V2             | UTP_TD10/PCI_CBE0     |                      | LITA                                             | I<br>DPIA                                        | PCI     |           | [        | UTOPIA          |         | I       | V <sub>DDIO</sub>  |
| V2<br>V3       | UTP_TADDR3            |                      | 010                                              | 21 I/N                                           | 1 01    |           | OPIA     | UTOFIA          |         |         | i e                |
| V3<br>V4       | UTP_TD1/PCI_PERR      |                      | LITA                                             | OPIA                                             | D       | CI        |          | 1 177           | OPIA    |         | V <sub>DDIO</sub>  |
| V4<br>V5       | UTP_TADDR0/PCI_AD23   |                      |                                                  | OPIA                                             | PCI     | <u> </u>  | <u> </u> | UTOPIA          |         |         | V <sub>DDIO</sub>  |
| V6             | UTP_TADDR1/PCI_AD24   |                      |                                                  | OPIA                                             | PCI     |           |          | UTOPIA          |         |         | V <sub>DDIO</sub>  |
| V6<br>V7       | UTP_TCLAV/PCI_AD28    |                      |                                                  | OPIA                                             | PCI     |           |          | UTOPIA          |         |         | V <sub>DDIO</sub>  |

Table 1. Signal List by Ball Number (continued)

|                |                       | Power-               |         |         |         |         |         |         |         |         |                    |  |
|----------------|-----------------------|----------------------|---------|---------|---------|---------|---------|---------|---------|---------|--------------------|--|
| Ball<br>Number | Signal Name           | On<br>Reset<br>Value | 0 (000) | 1 (001) | 2 (010) | 3 (011) | 4 (100) | 5 (101) | 6 (110) | 7 (111) | Ref.<br>Supply     |  |
| V8             | $V_{DDIO}$            |                      |         |         |         |         |         |         |         |         | V <sub>DDIO</sub>  |  |
| V9             | Reserved <sup>1</sup> |                      |         |         |         |         |         |         |         |         | V <sub>DDIO</sub>  |  |
| V10            | GND                   |                      |         |         |         |         |         |         |         |         | GND                |  |
| V11            | V <sub>DDM3</sub>     |                      |         |         |         |         |         |         |         |         | V <sub>DDM3</sub>  |  |
| V12            | GND                   |                      |         |         |         |         |         |         |         |         | GND                |  |
| V13            | V <sub>DDM3</sub>     |                      |         |         |         |         |         |         |         |         | V <sub>DDM3</sub>  |  |
| V14            | GND                   |                      |         |         |         |         |         |         |         |         | GND                |  |
| V15            | V <sub>DDM3</sub>     |                      |         |         |         |         |         |         |         |         | V <sub>DDM3</sub>  |  |
| V16            | GND                   |                      |         |         |         |         |         |         |         |         | GND                |  |
| V17            | V <sub>DDM3</sub>     |                      |         |         |         |         |         |         |         |         | $V_{\text{DDM3}}$  |  |
| V18            | GND                   |                      |         |         |         |         |         |         |         |         | GND                |  |
| V19            | V <sub>DDM3</sub>     |                      |         |         |         |         |         |         |         |         | V <sub>DDM3</sub>  |  |
| V20            | GND                   |                      |         |         |         |         |         |         |         |         | GND                |  |
| V21            | GND                   |                      |         |         |         |         |         |         |         |         | GND                |  |
| V22            | $V_{DDDDR}$           |                      |         |         |         |         |         |         |         |         | V <sub>DDDDR</sub> |  |
| V23            | MDQ2                  |                      |         |         |         |         |         |         |         |         | V <sub>DDDDR</sub> |  |
| V24            | $V_{DDDDR}$           |                      |         |         |         |         |         |         |         |         | V <sub>DDDDR</sub> |  |
| V25            | MDQ6                  |                      |         |         |         |         |         |         |         |         | V <sub>DDDDR</sub> |  |
| V26            | GND                   |                      |         |         |         |         |         |         |         |         | GND                |  |
| V27            | $V_{DDDDR}$           |                      |         |         |         |         |         |         |         |         | V <sub>DDDDR</sub> |  |
| V28            | MDQS0                 |                      |         |         |         |         |         |         |         |         | V <sub>DDDDR</sub> |  |
| W1             | Reserved <sup>1</sup> |                      |         |         |         |         |         |         |         |         |                    |  |
| W2             | UTP_TD12/PCI_CBE2     |                      | UTO     | DPIA    | PCI     |         | 1       | UTOPIA  |         |         | V <sub>DDIO</sub>  |  |
| W3             | UTP_TD11/PCI_CBE1     |                      | UTO     | OPIA    | PCI     |         |         | UTOPIA  |         |         | V <sub>DDIO</sub>  |  |
| W4             | $V_{\text{DDIO}}$     |                      |         |         |         |         |         |         |         |         | V <sub>DDIO</sub>  |  |
| W5             | GND                   |                      |         |         |         |         |         |         |         |         | GND                |  |
| W6             | UTP_TD15/PCI_IRDY     |                      | UTO     | DPIA    | PCI     |         | ı       | UTOPIA  |         |         | V <sub>DDIO</sub>  |  |
| W7             | UTP_TD0/PCI_SERR      |                      |         | OPIA    |         | CI      |         |         | OPIA    |         | V <sub>DDIO</sub>  |  |
| W8             | UTP_RSOC/PCI_AD22     |                      |         | OPIA    | PCI     |         | 1       | UTOPIA  |         |         | V <sub>DDIO</sub>  |  |
| W9             | Reserved <sup>1</sup> |                      |         |         |         |         |         |         |         |         | V <sub>DDIO</sub>  |  |
| W10            | V <sub>DDM3</sub>     |                      |         |         |         |         |         |         |         |         | V <sub>DDM3</sub>  |  |
| W11            | GND                   |                      |         |         |         |         |         |         |         |         | GND                |  |
| W12            | V <sub>25M3</sub>     |                      |         |         |         |         |         |         |         |         | V <sub>25M3</sub>  |  |
| W13            | GND                   |                      |         |         |         |         |         |         |         |         | GND                |  |
| W14            | V <sub>DDM3</sub>     |                      |         |         |         |         |         |         |         |         | V <sub>DDM3</sub>  |  |
| W15            | V <sub>25M3</sub>     |                      |         |         |         |         |         |         |         |         | V <sub>25M3</sub>  |  |
| W16            | V <sub>DDM3</sub>     |                      |         |         |         |         |         |         |         |         | V <sub>DDM3</sub>  |  |
| W17            | GND                   |                      |         |         |         |         |         |         |         |         | GND                |  |
| W18            | V <sub>25M3</sub>     |                      |         |         |         |         |         |         |         |         | V <sub>25M3</sub>  |  |
| W19            | GND                   | 1                    |         |         |         |         |         |         |         |         | GND                |  |
| W20            | V <sub>DDM3</sub>     |                      |         |         |         |         |         |         |         |         | V <sub>DDM3</sub>  |  |
| W21            | GND                   | 1                    |         |         |         |         |         |         |         |         | GND                |  |
| W22            | GND                   |                      |         |         |         |         |         |         |         |         | GND                |  |

Table 1. Signal List by Ball Number (continued)

|                |                                               | Power-               | 3                     |          |            |                   |         |          |          |                   |                    |
|----------------|-----------------------------------------------|----------------------|-----------------------|----------|------------|-------------------|---------|----------|----------|-------------------|--------------------|
| Ball<br>Number | Signal Name                                   | On<br>Reset<br>Value | 0 (000)               | 1 (001)  | 2 (010)    | 3 (011)           | 4 (100) | 5 (101)  | 6 (110)  | 7 (111)           | Ref.<br>Supply     |
| W23            | MDQ10                                         |                      |                       |          |            |                   |         |          |          |                   | V <sub>DDDDR</sub> |
| W24            | GND                                           |                      |                       |          |            |                   |         |          |          |                   | GND                |
| W25            | MDQ11                                         |                      |                       |          |            |                   |         |          |          |                   | V <sub>DDDDR</sub> |
| W26            | MDM0                                          |                      |                       |          |            |                   |         |          |          |                   | V <sub>DDDDR</sub> |
| W27            | GND                                           |                      |                       |          |            |                   |         |          |          |                   | GND                |
| W28            | MDQS0                                         |                      |                       |          |            |                   |         |          |          |                   | $V_{DDDDR}$        |
| Y1             | Reserved <sup>1</sup>                         |                      |                       |          |            |                   |         |          |          |                   | -                  |
| Y2             | UTP_TD14/PCI_FRAME                            |                      | UTC                   | PIA      | PCI        |                   |         | UTOPIA   |          |                   | V <sub>DDIO</sub>  |
| Y3             | TDM5TSYN/PCI_AD18/<br>GPIO12 <sup>3, 6</sup>  |                      | -                     | TDM/GPIC | )          | Р                 | CI      |          | TDM/GPIC | )                 | $V_{DDIO}$         |
| Y4             | TDM5TCLK/PCI_AD16                             |                      |                       | TDM      |            | Р                 | CI      |          | TDM      |                   | V <sub>DDIO</sub>  |
| Y5             | TDM4RCLK/PCI_AD7                              |                      |                       | TDM      |            | Р                 | CI      |          | TDM      |                   | $V_{DDIO}$         |
| Y6             | TDM4TSYN/PCI_AD12                             |                      |                       | TDM      |            | Р                 | CI      |          | TDM      |                   | V <sub>DDIO</sub>  |
| Y7             | UTP_TPRTY/RC14                                | RC14                 |                       |          |            | UT                | OPIA    | •        |          |                   | V <sub>DDIO</sub>  |
| Y8             | UTP_TEN/PCI_PAR                               |                      | UTC                   | PIA      | PCI        |                   |         | UTOPIA   | ı        |                   | V <sub>DDIO</sub>  |
| Y9             | Reserved <sup>1</sup>                         |                      |                       |          |            |                   |         |          |          |                   | V <sub>DDIO</sub>  |
| Y10            | GND                                           |                      |                       |          |            |                   |         |          |          |                   | GND                |
| Y11            | V <sub>DDM3</sub>                             |                      |                       |          |            |                   |         |          |          |                   | $V_{\text{DDM3}}$  |
| Y12            | GND                                           |                      |                       |          |            |                   |         |          |          |                   | GND                |
| Y13            | $V_{DDM3}$                                    |                      |                       |          |            |                   |         |          |          |                   | V <sub>DDM3</sub>  |
| Y14            | GND                                           |                      |                       |          |            |                   |         |          |          |                   | GND                |
| Y15            | $V_{DDM3}$                                    |                      |                       |          |            |                   |         |          |          |                   | V <sub>DDM3</sub>  |
| Y16            | GND                                           |                      |                       |          |            |                   |         |          |          |                   | GND                |
| Y17            | V <sub>DDM3</sub>                             |                      |                       |          |            |                   |         |          |          |                   | V <sub>DDM3</sub>  |
| Y18            | GND                                           |                      |                       |          |            |                   |         |          |          |                   | GND                |
| Y19            | $V_{DDM3}$                                    |                      |                       |          |            |                   |         |          |          |                   | V <sub>DDM3</sub>  |
| Y20            | GND                                           |                      |                       |          |            |                   |         |          |          |                   | GND                |
| Y21            | GND                                           |                      |                       |          |            |                   |         |          |          |                   | GND                |
| Y22            | $V_{DDDDR}$                                   |                      |                       |          |            |                   |         |          |          |                   | V <sub>DDDDR</sub> |
| Y23            | MDQ13                                         |                      |                       |          |            |                   |         |          |          |                   | V <sub>DDDDR</sub> |
| Y24            | $V_{DDDDR}$                                   |                      |                       |          |            |                   |         |          |          |                   | V <sub>DDDDR</sub> |
| Y25            | GND                                           |                      |                       |          |            |                   |         |          |          |                   | GND                |
| Y26            | MDQ9                                          |                      |                       |          |            |                   |         |          |          |                   | V <sub>DDDDR</sub> |
| Y27            | $V_{DDDDR}$                                   |                      |                       |          |            |                   |         |          |          |                   | V <sub>DDDDR</sub> |
| Y28            | MDQ8                                          |                      |                       |          |            |                   |         |          |          |                   | V <sub>DDDDR</sub> |
| AA1            | Reserved <sup>1</sup>                         |                      |                       |          |            |                   |         |          |          |                   | —<br>—             |
| AA2            | UTP_TD13/PCI_CBE3                             |                      | UTC                   | DPIA     | PCI        |                   | l .     | UTOPIA   | <u> </u> | I                 | V <sub>DDIO</sub>  |
| AA3            | TDM5RSYN/PCI_AD15/<br>GPIO10 <sup>3, 6</sup>  |                      | TDM/GPIO PCI TDM/GPIO |          | )          | V <sub>DDIO</sub> |         |          |          |                   |                    |
| AA4            | TDM5TDAT, AT/PCI_AD17/<br>GPIO11 <sup>6</sup> |                      | TDM/GPIO              |          | PCI TDM/GP |                   |         | TDM/GPIC | )        | V <sub>DDIO</sub> |                    |
| AA5            | TDM5RCLK/PCI_AD13/<br>GPIO28 <sup>3, 6</sup>  |                      | -                     | TDM/GPIC | )          | Р                 | CI      |          | TDM/GPIC | )                 | V <sub>DDIO</sub>  |
| AA6            | GND                                           |                      |                       |          |            |                   |         |          |          |                   | GND                |

Table 1. Signal List by Ball Number (continued)

|                |                                                    | Power-               | , J     |           |         |         |         |         |            |         |                    |
|----------------|----------------------------------------------------|----------------------|---------|-----------|---------|---------|---------|---------|------------|---------|--------------------|
| Ball<br>Number | Signal Name                                        | On<br>Reset<br>Value | 0 (000) | 1 (001)   | 2 (010) | 3 (011) | 4 (100) | 5 (101) | 6 (110)    | 7 (111) | Ref.<br>Supply     |
| AA7            | TDM4TCLK/PCI_AD10                                  |                      |         | TDM       | ·       | P       | CI      |         | TDM        | 1       | V <sub>DDIO</sub>  |
| AA8            | TDM4TDAT/PCI_AD11                                  |                      |         | TDM       |         | P       | CI      |         | TDM        |         | V <sub>DDIO</sub>  |
| AA9            | $V_{DDIO}$                                         |                      |         |           |         |         |         |         |            |         | V <sub>DDIO</sub>  |
| AA10           | V <sub>DDM3</sub>                                  |                      |         |           |         |         |         |         |            |         | $V_{\text{DDM3}}$  |
| AA11           | GND                                                |                      |         |           |         |         |         |         |            |         | GND                |
| AA12           | $V_{DDM3}$                                         |                      |         |           |         |         |         |         |            |         | $V_{DDM3}$         |
| AA13           | GND                                                |                      |         |           |         |         |         |         |            |         | GND                |
| AA14           | $V_{DDM3}$                                         |                      |         |           |         |         |         |         |            |         | V <sub>DDM3</sub>  |
| AA15           | GND                                                |                      |         |           |         |         |         |         |            |         | GND                |
| AA16           | V <sub>DDM3</sub>                                  |                      |         |           |         |         |         |         |            |         | V <sub>DDM3</sub>  |
| AA17           | GND                                                |                      |         |           |         |         |         |         |            |         | GND                |
| AA18           | $V_{DDM3}$                                         |                      |         |           |         |         |         |         |            |         | V <sub>DDM3</sub>  |
| AA19           | GND                                                |                      |         |           |         |         |         |         |            |         | GND                |
| AA20           | $V_{DDM3}$                                         |                      |         |           |         |         |         |         |            |         | V <sub>DDM3</sub>  |
| AA21           | GND                                                |                      |         |           |         |         |         |         |            |         | GND                |
| AA22           | GND                                                |                      |         |           |         |         |         |         |            |         | GND                |
| AA23           | MDQ15                                              |                      |         |           |         |         |         |         |            |         | V <sub>DDDDR</sub> |
| AA24           | MDQ14                                              |                      |         |           |         |         |         |         |            |         | V <sub>DDDDR</sub> |
| AA25           | MDM1                                               |                      |         |           |         |         |         |         |            |         | V <sub>DDDDR</sub> |
| AA26           | MDQ12                                              |                      |         |           |         |         |         |         |            |         | V <sub>DDDDR</sub> |
| AA27           | MDQS1                                              |                      |         |           |         |         |         |         |            |         | V <sub>DDDDR</sub> |
| AA28           | MDQS1                                              |                      |         |           |         |         |         |         |            |         | V <sub>DDDDR</sub> |
| AB1            | Reserved <sup>1</sup>                              |                      |         |           |         |         |         |         |            |         | -                  |
| AB2            | UTP_TSOC/RC15                                      | RC15                 |         | l         | ı       | UT      | OPIA    | l       |            | I       | V <sub>DDIO</sub>  |
| AB3            | $V_{\text{DDIO}}$                                  |                      |         |           |         |         |         |         |            |         | V <sub>DDIO</sub>  |
| AB4            | TDM6RDAT/PCI_AD20/<br>GPIO5/IRQ11 <sup>3, 6</sup>  |                      | TD      | M/GPIO/ I | RQ      | P       | CI      | TC      | M/GPIO/ II | RQ      | V <sub>DDIO</sub>  |
| AB5            | TDM5RDAT/PCI_AD14/<br>GPIO9 <sup>3, 6</sup>        |                      | -       | TDM/GPI0  | )       | P       | CI      |         | TDM/GPIC   | )       | V <sub>DDIO</sub>  |
| AB6            | TDM6TSYN/PCI_AD24/<br>GPIO8/ IRQ14 <sup>3, 6</sup> |                      | TD      | M/GPIO/I  | RQ      | P       | CI      | Τſ      | OM/GPIO/IF | RQ      | $V_{DDIO}$         |
| AB7            | TDM6RCLK/PCI_AD19/<br>GPIO4/IRQ10 <sup>3, 6</sup>  |                      | TD      | M/GPIO/I  | RQ      | P       | CI      | TI      | OM/GPIO/IF | RQ      | V <sub>DDIO</sub>  |
| AB8            | TDM4RSYN/PCI_AD9                                   |                      |         | TDM       |         | P       | CI      |         | TDM        |         | V <sub>DDIO</sub>  |
| AB9            | TDM4RDAT/PCI_AD8                                   |                      |         | TDM       |         | P       | CI      |         | TDM        |         | V <sub>DDIO</sub>  |
| AB10           | GND                                                |                      |         |           |         |         |         |         |            |         | GND                |
| AB11           | V <sub>DDM3</sub>                                  |                      |         |           |         |         |         |         |            |         | $V_{\text{DDM3}}$  |
| AB12           | GND                                                |                      |         |           |         |         |         |         |            |         | GND                |
| AB13           | V <sub>DDM3</sub>                                  |                      |         |           |         |         |         |         |            |         | $V_{\text{DDM3}}$  |
| AB14           | GND                                                |                      |         |           |         |         |         |         |            |         | GND                |
| AB15           | V <sub>DDM3</sub>                                  |                      |         |           |         |         |         |         |            |         | $V_{DDM3}$         |
| AB16           | GND                                                |                      |         |           |         |         |         |         |            |         | GND                |
| AB17           | $V_{DDM3}$                                         |                      |         |           |         |         |         |         |            |         | V <sub>DDM3</sub>  |
| AB18           | GND                                                |                      |         |           |         |         |         |         |            |         | GND                |

Table 1. Signal List by Ball Number (continued)

|                |                                                             | Power- I/O Multiplexing Mode <sup>2</sup> |         |          |         |         |         |         |            |         | D-(                 |
|----------------|-------------------------------------------------------------|-------------------------------------------|---------|----------|---------|---------|---------|---------|------------|---------|---------------------|
| Ball<br>Number | Signal Name                                                 | On<br>Reset<br>Value                      | 0 (000) | 1 (001)  | 2 (010) | 3 (011) | 4 (100) | 5 (101) | 6 (110)    | 7 (111) | Ref.<br>Supply      |
| AB19           | $V_{DDM3}$                                                  |                                           |         |          |         |         |         |         |            |         | V <sub>DDM3</sub>   |
| AB20           | GND                                                         |                                           |         |          |         |         |         |         |            |         | GND                 |
| AB21           | GND                                                         |                                           |         |          |         |         |         |         |            |         | GND                 |
| AB22           | V <sub>DDDDR</sub>                                          |                                           |         |          |         |         |         |         |            |         | V <sub>DDDDR</sub>  |
| AB23           | MECC7                                                       |                                           |         |          |         |         |         |         |            |         | $V_{DDDDR}$         |
| AB24           | MECC1                                                       |                                           |         |          |         |         |         |         |            |         | $V_{DDDDR}$         |
| AB25           | MECC4                                                       |                                           |         |          |         |         |         |         |            |         | $V_{DDDDR}$         |
| AB26           | MECC5                                                       |                                           |         |          |         |         |         |         |            |         | $V_{DDDDR}$         |
| AB27           | MECC2                                                       |                                           |         |          |         |         |         |         |            |         | $V_{DDDDR}$         |
| AB28           | ECC_MDQS                                                    |                                           |         |          |         |         |         |         |            |         | V <sub>DDDDR</sub>  |
| AC1            | Reserved <sup>1</sup>                                       |                                           |         |          |         |         |         |         |            |         | _                   |
| AC2            | UTP_RD9/RC13                                                | RC13                                      |         |          |         | UTOPIA  |         |         |            |         | V <sub>DDIO</sub>   |
| AC3            | UTP_RD8/RC12                                                | RC12                                      |         |          |         | UTOPIA  | l.      |         |            |         | V <sub>DDIO</sub>   |
| AC4            | TDM6TCLK/PCI_AD22                                           |                                           |         | TDM      |         | Р       | CI      |         | TDM        |         | V <sub>DDIO</sub>   |
| AC5            | TDM6RSYN/PCI_AD21/<br>GPIO6/ IRQ12 <sup>3, 6</sup>          |                                           | TD      | M/GPIO/I | RQ      | Р       | CI      | Τſ      | OM/GPIO/II | RQ      | $V_{DDIO}$          |
| AC6            | $V_{DDIO}$                                                  |                                           |         |          |         |         |         |         |            |         | V <sub>DDIO</sub>   |
| AC7            |                                                             | RC11                                      |         |          | •       | Т       | DM      | •       |            |         | V <sub>DDIO</sub>   |
| AC8            | PCI_AD23/GPIO7/IRQ13/<br>TDM6TDAT <sup>3, 6</sup> /UTP_RMOD |                                           | TD      | M/GPIO/I | RQ      | Р       | CI      | TDM/G   | PIO/IRQ    | UTOPIA  | $V_{\rm DDIO}$      |
| AC9            | TDM7TSYN/ PCI_AD4                                           |                                           | TE      | DM       |         | PCI     |         |         | reserved   |         | $V_{DDIO}$          |
| AC10           | V <sub>DDM3IO</sub>                                         |                                           |         |          |         |         |         |         |            |         | $V_{\text{DDM3IO}}$ |
| AC11           | GND                                                         |                                           |         |          |         |         |         |         |            |         | GND                 |
| AC12           | V <sub>DDM3</sub>                                           |                                           |         |          |         |         |         |         |            |         | $V_{\rm DDM3}$      |
| AC13           | GND                                                         |                                           |         |          |         |         |         |         |            |         | GND                 |
| AC14           | V <sub>DDM3</sub>                                           |                                           |         |          |         |         |         |         |            |         | V <sub>DDM3</sub>   |
| AC15           | GND                                                         |                                           |         |          |         |         |         |         |            |         | GND                 |
| AC16           | V <sub>DDM3</sub>                                           |                                           |         |          |         |         |         |         |            |         | V <sub>DDM3</sub>   |
| AC17           | GND                                                         |                                           |         |          |         |         |         |         |            |         | GND                 |
| AC18           | $V_{DDM3}$                                                  |                                           |         |          |         |         |         |         |            |         | V <sub>DDM3</sub>   |
| AC19           | GND                                                         |                                           |         |          |         |         |         |         |            |         | GND                 |
| AC20           | V <sub>DDM3IO</sub>                                         |                                           |         |          |         |         |         |         |            |         | V <sub>DDM3IO</sub> |
| AC21           | Reserved <sup>1</sup>                                       |                                           |         |          |         |         |         |         |            |         | _                   |
| AC22           | MECC6                                                       |                                           |         |          |         |         |         |         |            |         | $V_{DDDDR}$         |
| AC23           | MECC3                                                       |                                           |         |          |         |         |         |         |            |         | V <sub>DDDDR</sub>  |
| AC24           | ECC_MDM                                                     |                                           |         |          |         |         |         |         |            |         | $V_{DDDDR}$         |
| AC25           | $V_{DDDDR}$                                                 |                                           |         |          |         |         |         |         |            |         | V <sub>DDDDR</sub>  |
| AC26           | MECC0                                                       |                                           |         |          |         |         |         |         |            |         | V <sub>DDDDR</sub>  |
| AC27           | $V_{DDDDR}$                                                 |                                           |         |          |         |         |         |         |            |         | V <sub>DDDDR</sub>  |
| AC28           | ECC_MDQS                                                    |                                           |         |          |         |         |         |         |            |         | V <sub>DDDDR</sub>  |
| AD1            | Reserved <sup>1</sup>                                       |                                           |         |          |         |         |         |         |            |         |                     |
| AD2            | GPIO1 <sup>3, 6</sup>                                       |                                           |         | 1        | 1       | G       | PIO     | 1       |            | 1       | V <sub>DDIO</sub>   |
| AD3            | TMR0/GPIO13                                                 |                                           |         |          |         |         | R/GPIO  |         |            |         | V <sub>DDIO</sub>   |

Table 1. Signal List by Ball Number (continued)

|                |                                    | Power-               |         |         |         |         |         |         |         |         |                    |
|----------------|------------------------------------|----------------------|---------|---------|---------|---------|---------|---------|---------|---------|--------------------|
| Ball<br>Number | Signal Name                        | On<br>Reset<br>Value | 0 (000) | 1 (001) | 2 (010) | 3 (011) | 4 (100) | 5 (101) | 6 (110) | 7 (111) | Ref.<br>Supply     |
| AD4            | GPIO2 <sup>3, 6</sup>              |                      |         |         |         | GPIO    | •       |         |         |         | V <sub>DDIO</sub>  |
| AD5            | GND                                |                      |         |         |         |         |         |         |         |         | GND                |
| AD6            | TDM1TCLK                           |                      |         |         | •       | Т       | DM      |         |         | 1       | V <sub>DDIO</sub>  |
| AD7            | TDM3TDAT/RC10                      | RC10                 |         |         |         | Т       | DМ      |         |         |         | V <sub>DDIO</sub>  |
| AD8            | TDM3RSYN/RC9                       | RC9                  |         |         |         | Т       | DМ      |         |         |         | V <sub>DDIO</sub>  |
| AD9            | TDM3RDAT/RC8                       | RC8                  |         |         |         | Т       | DМ      |         |         |         | V <sub>DDIO</sub>  |
| AD10           | GND                                |                      |         |         |         |         |         |         |         |         | GND                |
| AD11           | V <sub>25M3</sub>                  |                      |         |         |         |         |         |         |         |         | V <sub>25M3</sub>  |
| AD12           | GND                                |                      |         |         |         |         |         |         |         |         | GND                |
| AD13           | V <sub>DDM3</sub>                  |                      |         |         |         |         |         |         |         |         | V <sub>DDM3</sub>  |
| AD14           | GND                                |                      |         |         |         |         |         |         |         |         | GND                |
| AD15           | V <sub>25M3</sub>                  |                      |         |         |         |         |         |         |         |         | V <sub>25M3</sub>  |
| AD16           | GND                                |                      |         |         |         |         |         |         |         |         | GND                |
| AD17           | V <sub>DDM3</sub>                  |                      |         |         |         |         |         |         |         |         | $V_{\text{DDM3}}$  |
| AD18           | GND                                |                      |         |         |         |         |         |         |         |         | GND                |
| AD19           | V <sub>25M3</sub>                  |                      |         |         |         |         |         |         |         |         | V <sub>25M3</sub>  |
| AD20           | GND                                |                      |         |         |         |         |         |         |         |         | GND                |
| AD21           | Reserved <sup>1</sup>              |                      |         |         |         |         |         |         |         |         | _                  |
| AD22           | $V_{DDDDR}$                        |                      |         |         |         |         |         |         |         |         | V <sub>DDDDR</sub> |
| AD23           | GND                                |                      |         |         |         |         |         |         |         |         | GND                |
| AD24           | $V_{DDDDR}$                        |                      |         |         |         |         |         |         |         |         | V <sub>DDDDR</sub> |
| AD25           | GND                                |                      |         |         |         |         |         |         |         |         | GND                |
| AD26           | V <sub>DDDDR</sub>                 |                      |         |         |         |         |         |         |         |         | $V_{DDDDR}$        |
| AD27           | GND                                |                      |         |         |         |         |         |         |         |         | GND                |
| AD28           | $V_{DDDDR}$                        |                      |         |         |         |         |         |         |         |         | $V_{DDDDR}$        |
| AE1            | Reserved <sup>1</sup>              |                      |         |         |         |         |         |         |         |         | _                  |
| AE2            | GPIO0 <sup>3, 6</sup>              |                      |         |         |         | G       | PIO     |         |         | 1.      | V <sub>DDIO</sub>  |
| AE3            | GPIO3 <sup>3, 6</sup>              |                      |         |         |         | G       | PIO     |         |         |         | V <sub>DDIO</sub>  |
| AE4            | TDM1RCLK                           |                      |         |         |         | Т       | DM      |         |         |         | V <sub>DDIO</sub>  |
| AE5            | TDM1TSYN/RC3                       | RC3                  |         |         |         | Т       | DМ      |         |         |         | V <sub>DDIO</sub>  |
| AE6            | TDM1TDAT/RC2                       | RC2                  |         |         |         | Т       | DМ      |         |         |         | $V_{DDIO}$         |
| AE7            | TDM1RSYN/RC1                       | RC1                  |         |         |         | Т       | DМ      |         |         |         | V <sub>DDIO</sub>  |
| AE8            | TDM3RCLK/RC16                      | RC16                 |         |         |         | Т       | DМ      |         |         |         | V <sub>DDIO</sub>  |
| AE9            | TDM3TCLK                           |                      |         |         |         | Т       | DM .    |         |         |         | V <sub>DDIO</sub>  |
| AE10           | TDM2TDAT/RC6                       | RC6                  |         |         |         | Т       | DМ      |         |         |         | V <sub>DDIO</sub>  |
| AE11           | GPIO21/IRQ1 <sup>3.6</sup> /SPICLK |                      |         |         |         | GPIO/   | IRQ/SPI |         |         |         | V <sub>DDIO</sub>  |
| AE12           | GND                                |                      |         |         |         |         |         |         |         |         | GND                |
| AE13           | Reserved <sup>1</sup>              |                      |         |         |         |         |         |         |         |         | _                  |
| AE14           | GND                                |                      |         |         |         |         |         |         |         |         | GND                |
| AE15           | Reserved <sup>1</sup>              |                      |         |         |         |         |         |         |         |         | _                  |
| AE16           | Reserved <sup>1</sup>              |                      |         |         |         |         |         |         |         |         | _                  |
| AE17           | Reserved <sup>1</sup>              |                      |         |         |         |         |         |         |         |         | _                  |
| AE18           | GND                                |                      |         |         |         |         |         |         |         |         | GND                |

Table 1. Signal List by Ball Number (continued)

|                |                                      | Power- I/O Multiplexing Mode <sup>2</sup> |         |         |         |         |         |         |         |                   |                     |
|----------------|--------------------------------------|-------------------------------------------|---------|---------|---------|---------|---------|---------|---------|-------------------|---------------------|
| Ball<br>Number | Signal Name                          | On<br>Reset<br>Value                      | 0 (000) | 1 (001) | 2 (010) | 3 (011) | 4 (100) | 5 (101) | 6 (110) | 7 (111)           | Ref.<br>Supply      |
| AE19           | GND                                  |                                           |         |         |         |         |         |         |         |                   | GND                 |
| AE20           | V <sub>DDM3IO</sub>                  |                                           |         |         |         |         |         |         |         |                   | V <sub>DDM3IO</sub> |
| AE21           | Reserved <sup>1</sup>                |                                           |         |         |         |         |         |         |         |                   | _                   |
| AE22           | GND                                  |                                           |         |         |         |         |         |         |         |                   | GND                 |
| AE23           | GND                                  |                                           |         |         |         |         |         |         |         |                   | GND                 |
| AE24           | GND                                  |                                           |         |         |         |         |         |         |         |                   | GND                 |
| AE25           | $V_{DDDDR}$                          |                                           |         |         |         |         |         |         |         |                   | V <sub>DDDDR</sub>  |
| AE26           | GND                                  |                                           |         |         |         |         |         |         |         |                   | GND                 |
| AE27           | $V_{DDDDR}$                          |                                           |         |         |         |         |         |         |         |                   | V <sub>DDDDR</sub>  |
| AE28           | GND                                  |                                           |         |         |         |         |         |         |         |                   | GND                 |
| AF1            | Reserved <sup>1</sup>                |                                           |         |         |         |         |         |         |         |                   | _                   |
| AF2            | $V_{DDIO}$                           |                                           |         |         |         |         |         |         |         |                   | V <sub>DDIO</sub>   |
| AF3            | GND                                  |                                           |         |         |         |         |         |         |         |                   | GND                 |
| AF4            | TDMORDAT/<br>RCFG_CLKIN_RNG          | RCFG_<br>CLKIN_<br>RNG                    |         |         |         | Т       | DM      |         |         |                   | V <sub>DDIO</sub>   |
| AF5            | TDM0TSYN/RCW_SRC2                    | RCW_<br>SRC2                              |         | TDM     |         |         |         |         |         | V <sub>DDIO</sub> |                     |
| AF6            | TDM1RDAT/RC0                         | RC0                                       |         | TDM     |         |         |         |         |         | $V_{DDIO}$        |                     |
| AF7            | $V_{DDIO}$                           |                                           |         |         |         |         |         |         |         |                   | $V_{DDIO}$          |
| AF8            | GND                                  |                                           |         |         |         |         |         |         |         |                   | GND                 |
| AF9            | TDM2RDAT/RC4                         | RC4                                       |         |         |         | Т       | DM      |         |         |                   | $V_{DDIO}$          |
| AF10           | TDM2TCLK                             |                                           |         |         |         | Т       | DM      |         |         |                   | $V_{DDIO}$          |
| AF11           | GPIO22/IRQ4 <sup>3, 6</sup> /SPIMOSI |                                           |         | •       |         | GPIO/   | IRQ/SPI |         |         |                   | $V_{DDIO}$          |
| AF12           | GND                                  |                                           |         |         |         |         |         |         |         |                   | GND                 |
| AF13           | GND                                  |                                           |         |         |         |         |         |         |         |                   | GND                 |
| AF14           | V <sub>DDM3IO</sub>                  |                                           |         |         |         |         |         |         |         |                   | V <sub>DDM3IO</sub> |
| AF15           | GND                                  |                                           |         |         |         |         |         |         |         |                   | GND                 |
| AF16           | GND                                  |                                           |         |         |         |         |         |         |         |                   | GND                 |
| AF17           | Reserved <sup>1</sup>                |                                           |         |         |         |         |         |         |         |                   | _                   |
| AF18           | V <sub>DDM3IO</sub>                  |                                           |         |         |         |         |         |         |         |                   | V <sub>DDM3IO</sub> |
| AF19           | GND                                  |                                           |         |         |         |         |         |         |         |                   | GND                 |
| AF20           | Reserved <sup>1</sup>                |                                           |         |         |         |         |         |         |         |                   | _                   |
| AF21           | Reserved <sup>1</sup>                |                                           |         |         |         |         |         |         |         |                   | _                   |
| AF22           | M3_RESET                             |                                           |         |         |         |         |         |         |         |                   | V <sub>DDM3IO</sub> |
| AF23           | GND                                  |                                           |         |         |         |         |         |         |         |                   | GND                 |
| AF24           | $V_{DDDDR}$                          |                                           |         |         |         |         |         |         |         |                   | $V_{DDDDR}$         |
| AF25           | GND                                  |                                           |         |         |         |         |         |         |         |                   | GND                 |
| AF26           | $V_{DDDDR}$                          |                                           |         |         |         |         |         |         |         |                   | $V_{DDDDR}$         |
| AF27           | GND                                  |                                           |         |         |         |         |         |         |         |                   | GND                 |
| AF28           | V <sub>DDDDR</sub>                   |                                           |         |         |         |         |         |         |         |                   | $V_{DDDDR}$         |
| AG1            | Reserved <sup>1</sup>                |                                           |         |         |         |         |         |         |         |                   | _                   |
| AG2            | GPIO16/IRQ0 <sup>3, 6</sup>          |                                           |         |         |         | GPI     | O/IRQ   |         |         |                   | V <sub>DDIO</sub>   |
| AG3            | TDM0TCLK                             |                                           |         |         |         | Т       | DM      |         |         |                   | $V_{DDIO}$          |

Table 1. Signal List by Ball Number (continued)

|                |                                      | Power-               | , ,     |         |         |         |         |         |         |         |                     |
|----------------|--------------------------------------|----------------------|---------|---------|---------|---------|---------|---------|---------|---------|---------------------|
| Ball<br>Number | Signal Name                          | On<br>Reset<br>Value | 0 (000) | 1 (001) | 2 (010) | 3 (011) | 4 (100) | 5 (101) | 6 (110) | 7 (111) | Ref.<br>Supply      |
| AG4            | TDM0RSYN/RCW_SRC0                    | RCW_<br>SRC0         |         | •       | •       | Т       | DM      |         |         | •       | V <sub>DDIO</sub>   |
| AG5            | TDM0RCLK                             |                      |         |         |         | Т       | DM      |         |         |         | V <sub>DDIO</sub>   |
| AG6            | TDM0TDAT/RCW_SRC1                    | RCW_<br>SRC1         |         |         |         |         | DM      |         |         |         | V <sub>DDIO</sub>   |
| AG7            | TDM2TSYN/RC7                         | RC7                  |         |         |         | Т       | DM      |         |         |         | V <sub>DDIO</sub>   |
| AG8            | TDM2RCLK                             |                      |         |         |         | Т       | DM      |         |         |         | V <sub>DDIO</sub>   |
| AG9            | TDM2RSYN/RC5                         | RC5                  |         |         |         | Т       | DM      |         |         |         | V <sub>DDIO</sub>   |
| AG10           | GPIO24/IRQ6 <sup>3, 6</sup> /SPISEL  |                      |         |         |         | GPIO/   | IRQ/SPI |         |         |         | V <sub>DDIO</sub>   |
| AG11           | GPIO23/IRQ5 <sup>3, 6</sup> /SPIMISO |                      |         |         |         | GPIO/   | IRQ/SPI |         |         |         | V <sub>DDIO</sub>   |
| AG12           | Reserved <sup>1</sup>                |                      |         |         |         |         |         |         |         |         | _                   |
| AG13           | GND                                  |                      |         |         |         |         |         |         |         |         | GND                 |
| AG14           | GND                                  |                      |         |         |         |         |         |         |         |         | GND                 |
| AG15           | GND                                  |                      |         |         |         |         |         |         |         |         | GND                 |
| AG16           | GND                                  |                      |         |         |         |         |         |         |         |         | GND                 |
| AG17           | Reserved <sup>1</sup>                |                      |         |         |         |         |         |         |         |         | _                   |
| AG18           | Reserved <sup>1</sup>                |                      |         |         |         |         |         |         |         |         | _                   |
| AG19           | GND                                  |                      |         |         |         |         |         |         |         |         | GND                 |
| AG20           | GND                                  |                      |         |         |         |         |         |         |         |         | GND                 |
| AG21           | V <sub>DDM3IO</sub>                  |                      |         |         |         |         |         |         |         |         | V <sub>DDM3IO</sub> |
| AG22           | GND                                  |                      |         |         |         |         |         |         |         |         | GND                 |
| AG23           | GND                                  |                      |         |         |         |         |         |         |         |         | GND                 |
| AG24           | GND                                  |                      |         |         |         |         |         |         |         |         | GND                 |
| AG25           | $V_{DDDDR}$                          |                      |         |         |         |         |         |         |         |         | V <sub>DDDDR</sub>  |
| AG26           | GND                                  |                      |         |         |         |         |         |         |         |         | GND                 |
| AG27           | V <sub>DDDDR</sub>                   |                      |         |         |         |         |         |         |         |         | V <sub>DDDDR</sub>  |
| AG28           | GND                                  |                      |         |         |         |         |         |         |         |         | GND                 |
| AH1            | Reserved <sup>1</sup>                |                      |         |         |         |         |         |         |         |         | _                   |
| AH2            | Reserved <sup>1</sup>                |                      |         |         |         |         |         |         |         |         | _                   |
| AH3            | Reserved <sup>1</sup>                |                      |         |         |         |         |         |         |         |         | _                   |
| AH4            | Reserved <sup>1</sup>                |                      |         |         |         |         |         |         |         |         | _                   |
| AH5            | Reserved <sup>1</sup>                |                      |         |         |         |         |         |         |         |         | _                   |
| AH6            | Reserved <sup>1</sup>                |                      |         |         |         |         |         |         |         |         | _                   |
| AH7            | Reserved <sup>1</sup>                |                      |         |         |         |         |         |         |         |         |                     |
| AH8            | Reserved <sup>1</sup>                |                      |         |         |         |         |         |         |         |         |                     |
| AH9            | Reserved <sup>1</sup>                |                      |         |         |         |         |         |         |         |         |                     |
| AH10           | Reserved <sup>1</sup>                |                      |         |         |         |         |         |         |         |         |                     |
| AH11           | Reserved <sup>1</sup>                |                      |         |         | -       |         |         |         |         | -       |                     |
|                | Reserved <sup>1</sup>                |                      |         |         | -       |         |         |         |         | -       | _                   |
| AH12           | Reserved <sup>1</sup>                |                      |         | 1       | 1       |         |         |         |         | 1       |                     |
| AH13           | Reserved <sup>1</sup>                |                      |         | -       | -       |         |         |         |         |         |                     |
| AH14           |                                      |                      |         |         |         |         |         |         |         |         | _                   |
| AH15           | Reserved <sup>1</sup>                |                      |         |         |         |         |         |         |         |         |                     |
| AH16           | Reserved <sup>1</sup>                |                      |         | L       |         |         |         |         |         |         |                     |

Table 1. Signal List by Ball Number (continued)

|                |                       | Power-                      | · ·     |         |         |         |         |         |         |         | Pof            |
|----------------|-----------------------|-----------------------------|---------|---------|---------|---------|---------|---------|---------|---------|----------------|
| Ball<br>Number | Signal Name           | I Name On<br>Reset<br>Value | 0 (000) | 1 (001) | 2 (010) | 3 (011) | 4 (100) | 5 (101) | 6 (110) | 7 (111) | Ref.<br>Supply |
| AH17           | Reserved <sup>1</sup> |                             |         |         |         |         |         |         |         |         |                |
| AH18           | Reserved <sup>1</sup> |                             |         |         |         |         |         |         |         |         | _              |
| AH19           | Reserved <sup>1</sup> |                             |         |         |         |         |         |         |         |         | _              |
| AH20           | Reserved <sup>1</sup> |                             |         |         |         |         |         |         |         |         | _              |
| AH21           | Reserved <sup>1</sup> |                             |         |         |         |         |         |         |         |         | _              |
| AH22           | Reserved <sup>1</sup> |                             |         |         |         |         |         |         |         |         | _              |
| AH23           | Reserved <sup>1</sup> |                             |         |         |         |         |         |         |         |         | _              |
| AH24           | Reserved <sup>1</sup> |                             |         |         |         |         |         |         |         |         | _              |
| AH25           | Reserved <sup>1</sup> |                             |         |         |         |         |         |         |         |         | _              |
| AH26           | Reserved <sup>1</sup> |                             |         |         |         |         |         |         |         |         | _              |
| AH27           | Reserved <sup>1</sup> |                             |         |         |         |         |         |         |         |         | _              |
| AH28           | Reserved <sup>1</sup> |                             |         |         |         |         |         |         |         |         | _              |

#### Notes:

- 1. Reserved signals should be disconnected for compatibility with future revisions of the device.
- 2. For signals with same functionality in all modes the appropriate cells are empty.
- 3. The choice between GPIO function and other function is by GPIO registers setup. For configuration details, see **Chapter 23**, *GPIO* in the *MSC8144 Reference Manual*.
- 4. Open-drain signal.
- 5. Internal 20 K $\Omega$  pull-up resistor.
- **6.** For signals with GPIO functionality, the open-drain and internal 20 KΩ pull-up resistor can be configured by GPIO register programming. See **Chapter 23**, *GPIO* of the *MSC8144 Reference Manual* for configuration details.

#### **Electrical Characteristics** 2

This document contains detailed information on power considerations, DC/AC electrical characteristics, and AC timing specifications. For additional information, see the MSC8144 Reference Manual.

#### **Maximum Ratings** 2.1

#### **CAUTION**

This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, normal precautions should be taken to avoid exceeding maximum voltage ratings. Reliability is enhanced if unused inputs are tied to an appropriate logic voltage level (for example, either GND or V<sub>DD</sub>).

In calculating timing requirements, adding a maximum value of one specification to a minimum value of another specification does not yield a reasonable sum. A maximum specification is calculated using a worst case variation of process parameter values in one direction. The minimum specification is calculated using the worst case for the same parameters in the opposite direction. Therefore, a "maximum" value for a specification never occurs in the same device with a "minimum" value for another specification; adding a maximum to a minimum represents a condition that can never exist.

Table 2 describes the maximum electrical ratings for the MSC8144.

Table 2. Absolute Maximum Ratings

| Rating                                                     | Symbol                                                            | Value                             | Unit   |
|------------------------------------------------------------|-------------------------------------------------------------------|-----------------------------------|--------|
| Core supply voltage                                        | V <sub>dd</sub>                                                   | -0.3 to 1.1                       | V      |
| PLL supply voltage <sup>3</sup>                            | V <sub>DDPLL0</sub><br>V <sub>DDPLL1</sub><br>V <sub>DDPLL2</sub> | -0.3 to 1.1                       | V      |
| M3 memory Internal voltage                                 | V <sub>DDM3</sub>                                                 | -0.3 to 1.32                      | V      |
| DDR memory supply voltage     DDR mode     DDR2 mode       | V <sub>DDDDR</sub>                                                | -0.3 to 2.75<br>-0.3 to 1.98      | V<br>V |
| DDR reference voltage                                      | $MV_REF$                                                          | $-0.3$ to $0.51 \times V_{DDDDR}$ | V      |
| Input DDR voltage                                          | V <sub>INDDR</sub>                                                | –0.3 to V <sub>DDDDR</sub> + 0.3  | V      |
| Ethernet 1 I/O voltage                                     | V <sub>DDGE1</sub>                                                | -0.3 to 3.465                     | V      |
| Input Ethernet 1 I/O voltage                               | V <sub>INGE1</sub>                                                | -0.3 to V <sub>DDGE1</sub> + 0.3  | V      |
| Ethernet 2 I/O voltage                                     | V <sub>DDGE2</sub>                                                | -0.3 to 3.465                     | V      |
| Input Ethernet 2I/O voltage                                | V <sub>INGE2</sub>                                                | -0.3 to V <sub>DDGE2</sub> + 0.3  | V      |
| I/O voltage excluding Ethernet, DDR, M3, and RapidIO lines | V <sub>DDIO</sub>                                                 | -0.3 to 3.465                     | V      |
| Input I/O voltage                                          | V <sub>INIO</sub>                                                 | -0.3 to V <sub>DDIO</sub> + 0.3   | V      |

MSC8144 Quad Core Digital Signal Processor Data Sheet, Rev. 16 26 Freescale Semiconductor

**Table 2. Absolute Maximum Ratings** 

| Rating                                          | Symbol                                   | Value                             | Unit |
|-------------------------------------------------|------------------------------------------|-----------------------------------|------|
| M3 memory I/O and M3 memory charge pump voltage | V <sub>DDM3IO</sub><br>V <sub>25M3</sub> | -0.3 to 2.75                      | V    |
| Input M3 memory I/O voltage                     | V <sub>INM3IO</sub>                      | -0.3 to V <sub>DDM3IO</sub> + 0.3 | V    |
| Rapid I/O C voltage                             | V <sub>DDSXC</sub>                       | -0.3 to 1.21                      | V    |
| Rapid I/O P voltage                             | V <sub>DDSXP</sub>                       | -0.3 to 1.26                      | V    |
| Rapid I/O PLL voltage                           | V <sub>DDRIOPLL</sub>                    | -0.3 to 1.21                      | V    |
| Operating temperature                           | TJ                                       | -40 to 105                        | °C   |
| Storage temperature range                       | T <sub>STG</sub>                         | -55 to +150                       | °C   |

Notes:

- 1. Functional operating conditions are given in Table 3.
- 2. Absolute maximum ratings are stress ratings only, and functional operation at the maximum is not guaranteed. Stress beyond the listed limits may affect device reliability or cause permanent damage.
- 3. PLL supply voltage is specified at input of the filter and not at pin of the MSC8144 (see Figure 43)

## 2.2 Recommended Operating Conditions

Table 3 lists recommended operating conditions. Proper device operation outside of these conditions is not guaranteed.

**Table 3. Recommended Operating Conditions** 

| Rating                                                                          | Symbol                                                               | Min                           | Nominal                      | Max                           | Unit           |
|---------------------------------------------------------------------------------|----------------------------------------------------------------------|-------------------------------|------------------------------|-------------------------------|----------------|
| Core supply voltage  • 800 MHz (VT, SVT, TVT) and 1000 MHz (VT)                 | V <sub>DD</sub>                                                      | 0.97                          | 1.0                          | 1.05                          | V              |
| • 1000 MHz (SVT, TVT)                                                           |                                                                      | 0.97                          | 1.0                          | 1.03                          | V              |
| PLL supply voltage  • 800 MHz (VT, SVT, TVT) and 1000 MHz (VT)                  | V <sub>DDPLL0</sub><br>V <sub>DDPLL1</sub><br>V <sub>DDPLL2</sub>    | 0.97                          | 1.0                          | 1.05                          | V              |
| • 1000 MHz (SVT, TVT)                                                           | 551 222                                                              | 0.97                          | 1.0                          | 1.03                          | V              |
| M3 memory Internal voltage                                                      | V <sub>DDM3</sub>                                                    | 1.213                         | 1.25                         | 1.313                         | V              |
| DDR memory supply voltage                                                       | V <sub>DDDDR</sub>                                                   | 2.375<br>1.71                 | 2.5<br>1.8                   | 2.625<br>1.89                 | V<br>V         |
| DDR reference voltage                                                           | $MV_REF$                                                             | $0.49 \times V_{DDDDR}$ (nom) | $0.5 \times V_{DDDDR}$ (nom) | $0.51 \times V_{DDDDR}$ (nom) | V              |
| Ethernet 1 I/O voltage • 2.5 V mode • 3.3 V mode                                | V <sub>DDGE1</sub>                                                   | 2.375<br>3.135                | 2.5<br>3.3                   | 2.625<br>3.465                | V<br>V         |
| Ethernet 2 I/O voltage  2.5 V mode  3.3 V mode                                  | V <sub>DDGE2</sub>                                                   | 2.375<br>3.135                | 2.5<br>3.3                   | 2.625<br>3.465                | V<br>V         |
| I/O voltage excluding Ethernet,<br>DDR, M3, and RapidIO lines                   | $V_{\rm DDIO}$                                                       | 3.135                         | 3.3                          | 3.465                         | V              |
| M3 memory I/O and M3 charge pump voltage                                        | V <sub>DDM3IO</sub><br>V <sub>25M3</sub>                             | 2.375                         | 2.5                          | 2.625                         | V              |
| Rapid I/O C voltage                                                             | V <sub>DDSXC</sub>                                                   | 0.97                          | 1.0                          | 1.05                          | V              |
| Rapid I/O P voltage  • Short run (haul) mode  • Long run (haul) mode            | V <sub>DDSXP</sub>                                                   | 0.97<br>1.14                  | 1.0<br>1.2                   | 1.05<br>1.26                  | V<br>V         |
| Rapid I/O PLL voltage                                                           | $V_{DDRIOPLL}$                                                       | 0.97                          | 1.0                          | 1.05                          | V              |
| Operating temperature range:  Standard (VT)  Intermediate (SVT)  Extended (TVT) | T <sub>J</sub><br>T <sub>J</sub><br>T <sub>A</sub><br>T <sub>J</sub> | 0<br>0<br>-40<br>—            |                              | 90<br>105<br>—<br>105         | °C<br>°C<br>°C |

**Note:** PLL supply voltage is specified at input of the filter and not at pin of the MSC8144 (see Figure 43).

## 2.3 Default Output Driver Characteristics

Table 4 provides information on the characteristics of the output driver strengths.

**Table 4. Output Drive Impedance** 

| Driver Type | Output Impedance (Ω)          |
|-------------|-------------------------------|
| DDR signal  | 18                            |
| DDR2 signal | 18<br>35 (half strength mode) |

#### 2.4 Thermal Characteristics

Table 5 describes thermal characteristics of the MSC8144 for the FC-PBGA packages.

Table 5. Thermal Characteristics for the MSC8144

| Characteristic                             | Symbol         |                       | PBGA<br>29 mm <sup>5</sup>    | Unit |
|--------------------------------------------|----------------|-----------------------|-------------------------------|------|
| Characteristic                             | Symbol         | Natural<br>Convection | 200 ft/min<br>(1 m/s) airflow |      |
| Junction-to-ambient <sup>1, 2</sup>        | $R_{	heta JA}$ | 20                    | 15                            | °C/W |
| Junction-to-ambient, four-layer board 1, 3 | $R_{	hetaJA}$  | 15                    | 12                            | °C/W |
| Junction-to-board (bottom) <sup>4</sup>    | $R_{	heta JB}$ | 7                     |                               | °C/W |
| Junction-to-case <sup>5</sup>              | $R_{	heta JC}$ | 0.8                   |                               | °C/W |

Notes:

- Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board)
  temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal
  resistance
- 2. Per JEDEC JESD51-2 with the single layer board (JESD51-3) horizontal.
- 3. Per JEDEC JESD51-6 with the board (JESD51-7) horizontal.
- 4. Thermal resistance between the die and the printed circuit board per JEDEC JESD 51-8. Board temperature is measured on the top surface of the board near the package.
- Thermal resistance between the active surface of the die and the case top surface determined by the cold plate method (MIL SPEC-883 Method 1012.1) with the calculated case temperature.

#### 2.5 DC Electrical Characteristics

This section describes the DC electrical characteristics for the MSC8144.

#### 2.5.1 DDR SDRAM DC Electrical Characteristics

This section describes the DC electrical specifications for the DDR SDRAM interface of the MSC8144.

**Note:** DDR SDRAM uses  $V_{DDDDR}(typ) = 2.5 \text{ V}$  and DDR2 SDRAM uses  $V_{DDDDR}(typ) = 1.8 \text{ V}$ .

#### 2.5.1.1 DDR2 (1.8 V) SDRAM DC Electrical Characteristics

Table 6 provides the recommended operating conditions for the DDR2 SDRAM component(s) of the MSC8144 when  $V_{DDDDR}(typ) = 1.8 \text{ V}$ .

Table 6. DDR2 SDRAM DC Electrical Characteristics for V<sub>DDDDR</sub> (typ) = 1.8 V

| Parameter/Condition                              | Symbol             | Min                       | Max                       | Unit |
|--------------------------------------------------|--------------------|---------------------------|---------------------------|------|
| I/O supply voltage <sup>1</sup>                  | V <sub>DDDDR</sub> | 1.7                       | 1.9                       | V    |
| I/O reference voltage <sup>2</sup>               | $MV_REF$           | $0.49 \times V_{DDDDR}$   | $0.51 \times V_{DDDDR}$   | V    |
| I/O termination voltage <sup>3</sup>             | V <sub>TT</sub>    | MV <sub>REF</sub> – 0.04  | MV <sub>REF</sub> + 0.04  | V    |
| Input high voltage                               | V <sub>IH</sub>    | MV <sub>REF</sub> + 0.125 | V <sub>DDDDR</sub> + 0.3  | V    |
| Input low voltage                                | V <sub>IL</sub>    | -0.3                      | MV <sub>REF</sub> - 0.125 | V    |
| Output leakage current <sup>4</sup>              | I <sub>OZ</sub>    | -50                       | 50                        | μΑ   |
| Output high current (V <sub>OUT</sub> = 1.420 V) | Іон                | -13.4                     | _                         | mA   |
| Output low current (V <sub>OUT</sub> = 0.280 V)  | I <sub>OL</sub>    | 13.4                      | _                         | mA   |

**Notes:** 1.  $V_{DDDDR}$  is expected to be within 50 mV of the DRAM  $V_{DD}$  at all times.

- MV<sub>REF</sub> is expected to be equal to 0.5 × V<sub>DDDDR</sub>, and to track V<sub>DDDDR</sub> DC variations as measured at the receiver. Peak-to-peak noise on MV<sub>REF</sub> may not exceed ±2% of the DC value.
- 3. V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to be equal to MV<sub>REF</sub>. This rail should track variations in the DC level of V<sub>DDDDR</sub>.
- **4.** Output leakage is measured with all outputs are disabled,  $0 \text{ V} \leq V_{OUT} \leq V_{DDDDR}$ .

#### 2.5.1.2 DDR (2.5V) SDRAM DC Electrical Characteristics

Table 7 provides the recommended operating conditions for the DDR SDRAM component(s) of the MSC8144 when  $V_{DDDDR}(typ) = 2.5 \text{ V}$ .

Table 7. DDR SDRAM DC Electrical Characteristics for V<sub>DDDDR</sub> (typ) = 2.5 V

| Parameter/Condition                             | Symbol            | Min                      | Max                       | Unit |
|-------------------------------------------------|-------------------|--------------------------|---------------------------|------|
| I/O supply voltage <sup>1</sup>                 | $V_{DDDDR}$       | 2.3                      | 2.7                       | V    |
| I/O reference voltage <sup>2</sup>              | MV <sub>REF</sub> | $0.49 \times V_{DDDDR}$  | 0.51 × V <sub>DDDDR</sub> | V    |
| I/O termination voltage <sup>3</sup>            | V <sub>TT</sub>   | MV <sub>REF</sub> - 0.04 | MV <sub>REF</sub> + 0.04  | V    |
| Input high voltage                              | V <sub>IH</sub>   | MV <sub>REF</sub> + 0.15 | V <sub>DDDDR</sub> + 0.3  | V    |
| Input low voltage                               | V <sub>IL</sub>   | -0.3                     | MV <sub>REF</sub> – 0.15  | V    |
| Output leakage current <sup>4</sup>             | I <sub>OZ</sub>   | -50                      | 50                        | μА   |
| Output high current (V <sub>OUT</sub> = 1.95 V) | I <sub>OH</sub>   | -16.2                    | _                         | mA   |
| Output low current (V <sub>OUT</sub> = 0.35 V)  | I <sub>OL</sub>   | 16.2                     | _                         | mA   |

**Notes:** 1.  $V_{DDDDR}$  is expected to be within 50 mV of the DRAM  $V_{DD}$  at all times.

- 2.  $MV_{REF}$  is expected to be equal to  $0.5 \times V_{DDDDR}$ , and to track  $V_{DDDDR}$  DC variations as measured at the receiver. Peak-to-peak noise on  $MV_{REF}$  may not exceed  $\pm 2\%$  of the DC value.
- 3. V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to be equal to MV<sub>REF</sub>. This rail should track variations in the DC level of V<sub>DDDDR</sub>.
- 4. Output leakage is measured with all outputs are disabled,  $0 \text{ V} \le \text{V}_{\text{OUT}} \le \text{V}_{\text{DDDDR}}$ .

Table 8 lists the current draw characteristics for MV<sub>REF</sub>.

Table 8. Current Draw Characteristics for MV<sub>REF</sub>

|         | Parameter / Condition                                                                                              | Symbol             | Min | Max | Unit |
|---------|--------------------------------------------------------------------------------------------------------------------|--------------------|-----|-----|------|
| Current | draw for MV <sub>REF</sub>                                                                                         | I <sub>MVREF</sub> | _   | 500 | μΑ   |
| Note:   | The voltage regulator for $MV_{\mbox{\scriptsize REF}}$ must be able to supply up to 500 $\mu\mbox{\scriptsize A}$ | current.           |     |     |      |

#### 2.5.2 Serial RapidIO DC Electrical Characteristics

DC receiver logic levels are not defined since the receiver is AC-coupled.

#### 2.5.2.1 DC Requirements for SerDes Reference Clocks

The SerDes reference clocks SRIO\_REF\_CLK and  $\overline{SRIO}_REF\_CLK$  are AC-coupled differential inputs. Each differential clock input has an internal 50  $\Omega$  termination to GND<sub>SXC</sub>. The reference clock must be able to drive this termination. The recommended minimum operating voltage is -0.4 V; the recommended maximum operating voltage is 1.32 V; and the maximum absolute voltage is 1.72 V.

The maximum average current allowed in each input is 8 mA. This current limitation sets the maximum common mode input voltage to be less than  $0.4 \text{ V} (0.4 \text{ V}/50 \Omega = 8 \text{ mA})$  while the minimum common mode input level is GND<sub>SXC</sub>. For example, a clock with a 50/50 duty cycle can be driven by a current source output that ranges from 0 mA to 16 mA (0–0.8 V). The input is AC-coupled internally, so, therefore, the exact common mode input voltage is not critical.

Note: This internal AC-couple network does not function correctly with reference clock frequencies below 90 MHz.

If the device driving the  $\overline{SRIO\_REF\_CLK}$  inputs cannot drive 50  $\Omega$  to  $GND_{SXC}$ , or if it exceeds the maximum input current limitations, then it must use external AC-coupling. The minimum differential peak-to-peak amplitude of the input clock is 0.4 V (0.2 V peak-to-peak per phase). The maximum differential peak-to-peak amplitude of the input clock is 1.6 V peak-to-peak (see Figure 5. The termination to  $GND_{SXC}$  allows compatibility with HCSL type reference clocks specified for PCI-Express applications. Many other low voltage differential type outputs can be used but will probably need to be AC-coupled due to the limited common mode input range. LVPECL outputs can produce too large an amplitude and may need to be source terminated with a divider network to reduce the amplitude. The amplitude of the clock must be at least a 400 mV differential peak-peak for single-ended clock. If driven differentially, each signal wire needs to drive 100 mV around common mode voltage. The differential reference clock (SRIO\_REF\_CLK/ $\overline{SRIO}$ \_REF\_CLK) input is HCSL-compatible DC coupled or LVDS-compatible with AC-coupling.



Figure 5. SerDes Reference Clocks Input Stage

MSC8144 Quad Core Digital Signal Processor Data Sheet, Rev. 16

#### 2.5.2.2 Spread Spectrum Clock

SRIO\_REF\_CLK/ SRIO\_REF\_CLK is designed to work with a spread spectrum clock (0 to 0.5% spreading at 3033 kHz rate is allowed), assuming both ends have same reference clock. For better results use a source without significant unintended modulation.

#### 2.5.3 PCI DC Electrical Characteristics

Table 9. PCI DC Electrical Characteristics

| Characteristic                                                                                 | Symbol             | Min                      | Max                      | Unit |
|------------------------------------------------------------------------------------------------|--------------------|--------------------------|--------------------------|------|
| Supply voltage 3.3 V                                                                           | V <sub>DDPCI</sub> | 3.135                    | 3.465                    | ٧    |
| Input high voltage                                                                             | V <sub>IH</sub>    | $0.5 \times V_{DDPCI}$   | 3.465                    | V    |
| Input low voltage                                                                              | V <sub>IL</sub>    | -0.5                     | $0.3 \times V_{DDPCI}$   | V    |
| Input Pull-up voltage <sup>1</sup>                                                             | V <sub>IPU</sub>   | 0.7 × V <sub>DDPCI</sub> |                          |      |
| Input leakage current, 0 <v<sub>IN <v<sub>DDPCI</v<sub></v<sub>                                | I <sub>IN</sub>    | -30                      | 30                       | μΑ   |
| Tri-state (high impedance off state) leakage current, 0 <v<sub>IN <v<sub>DDPCI</v<sub></v<sub> | I <sub>OZ</sub>    | -30                      | 30                       | μΑ   |
| Signal low input current, V <sub>IL</sub> = 0.4 V <sup>1</sup>                                 | ΙL                 | -30                      | 30                       | μΑ   |
| Signal high input current, V <sub>IH</sub> = 2.0 V <sup>1</sup>                                | I <sub>H</sub>     | -30                      | 30                       | μΑ   |
| Output high voltage, I <sub>OH</sub> = -0.5 mA, except open drain pins                         | V <sub>OH</sub>    | $0.9 \times V_{DDPCI}$   | _                        | V    |
| Output low voltage, I <sub>OL</sub> = 1.5 mA                                                   | V <sub>OL</sub>    | _                        | 0.1 × V <sub>DDPCI</sub> | V    |
| Input Pin Capacitance <sup>1</sup>                                                             | C <sub>IN</sub>    |                          | 10                       | pF   |
| Notes: 1. Not tested. Guaranteed by design.                                                    |                    |                          |                          |      |

#### 2.5.4 TDM DC Electrical Characteristics

**Table 10. TDM DC Electrical Characteristics** 

| Characteristic                                                 | Symbol             | Min   | Max   | Unit |
|----------------------------------------------------------------|--------------------|-------|-------|------|
| Supply voltage 3.3 V                                           | V <sub>DDTDM</sub> | 3.135 | 3.465 | V    |
| Input high voltage                                             | V <sub>IH</sub>    | 2.0   | 3.465 | V    |
| Input low voltage                                              | V <sub>IL</sub>    | -0.3  | 0.8   | V    |
| Input leakage current 0 <v<sub>IN <v<sub>DDTDM</v<sub></v<sub> | I <sub>IN</sub>    | -30   | 30    | μΑ   |
| Tri-state (high impedance off state) leakage current           | I <sub>OZ</sub>    | -30   | 30    | μΑ   |
| Output high voltage, I <sub>OH</sub> = -1.6 mA                 | V <sub>OH</sub>    | 2.4   | _     | V    |
| Output low voltage, I <sub>OL</sub> = 0.4mA                    | V <sub>OL</sub>    | _     | 0.4   | V    |

## 2.5.5 Ethernet DC Electrical Characteristics

## 2.5.5.1 MII, SMII and RMII DC Electrical Characteristics

Table 11. MII, SMII and RMII DC Electrical Characteristics

| Characteristic                                                  | Symbol                                   | Min   | Max   | Unit |
|-----------------------------------------------------------------|------------------------------------------|-------|-------|------|
| Supply voltage 3.3 V                                            | V <sub>DDGE1</sub><br>V <sub>DDGE2</sub> | 3.135 | 3.465 | V    |
| Input high voltage                                              | V <sub>IH</sub>                          | 2.0   | 3.465 | V    |
| Input low voltage                                               | V <sub>IL</sub>                          | -0.3  | 0.8   | V    |
| Input leakage current, V <sub>IN</sub> = supply voltage         | I <sub>IN</sub>                          | -30   | 30    | μА   |
| Signal low input current, V <sub>IL</sub> = 0.4 V <sup>1</sup>  | IL                                       | -30   | 30    | μА   |
| Signal high input current, V <sub>IH</sub> = 2.4 V <sup>1</sup> | I <sub>H</sub>                           | -30   | 30    | μА   |
| Output high voltage, I <sub>OH</sub> = -4 mA                    | V <sub>OH</sub>                          | 2.4   | 3.465 | V    |
| Output low voltage, I <sub>OL</sub> = 4mA                       | V <sub>OL</sub>                          | _     | 0.4   | V    |
| Input Pin Capacitance <sup>1</sup>                              | C <sub>IN</sub>                          |       | 8     | pF   |
| Note: 1. Not tested. Guaranteed by design.                      |                                          |       |       | •    |

#### 2.5.5.2 RGMII DC Electrical Characteristics

**Table 12. RGMII DC Electrical Characteristics** 

| Characteristic                                          | Symbol                                   | Min   | Max   | Unit |
|---------------------------------------------------------|------------------------------------------|-------|-------|------|
| Supply voltage 2.5 V                                    | V <sub>DDGE1</sub><br>V <sub>DDGE2</sub> | 2.375 | 2.625 | V    |
| Input high voltage                                      | V <sub>IH</sub>                          | 1.7   | 2.625 | V    |
| Input low voltage                                       | V <sub>IL</sub>                          | -0.3  | 0.7   | V    |
| Input leakage current, V <sub>IN</sub> = supply voltage | I <sub>IN</sub>                          | -30   | 30    | μΑ   |
| Output high voltage, I <sub>OH</sub> = −1 mA            | V <sub>OH</sub>                          | 2.0   | 2.625 | V    |
| Output low voltage, I <sub>OL</sub> = 1 mA              | V <sub>OL</sub>                          | _     | 0.4   | V    |
| Input Pin Capacitance <sup>1</sup>                      | C <sub>IN</sub>                          |       | 8     | pF   |
| Note: 1. Not tested. Guaranteed by design.              |                                          |       |       |      |

#### 2.5.6 ATM/UTOPIA/POS DC Electrical Characteristics

Table 13. ATM/UTOPIA/POS DC Electrical Characteristics

| Characteristic                                                  | Symbol            | Min   | Max   | Unit |
|-----------------------------------------------------------------|-------------------|-------|-------|------|
| Supply voltage 3.3 V                                            | V <sub>DDIO</sub> | 3.135 | 3.465 | V    |
| Input high voltage                                              | V <sub>IH</sub>   | 2.0   | 3.465 | V    |
| Input low voltage                                               | V <sub>IL</sub>   | -0.3  | 0.8   | V    |
| Input leakage current, V <sub>IN</sub> = supply voltage         | I <sub>IN</sub>   | -30   | 30    | μΑ   |
| Signal low input current, V <sub>IL</sub> = 0.4 V <sup>1</sup>  | ΙL                | -30   | 30    | μΑ   |
| Signal high input current, V <sub>IH</sub> = 2.4 V <sup>1</sup> | I <sub>H</sub>    | -30   | 30    | μΑ   |
| Output high voltage, I <sub>OH</sub> = -4 mA                    | V <sub>OH</sub>   | 2.4   | 3.465 | V    |
| Output low voltage, I <sub>OL</sub> = 4 mA                      | V <sub>OL</sub>   | _     | 0.5   | V    |
| Notes: 1. Not tested. Guaranteed by design.                     |                   |       |       |      |

#### 2.5.7 SPI DC Electrical Characteristics

Table 14 provides the SPI DC electrical characteristics.

Not tested. Guaranteed by design.

**Table 14. SPI DC Electrical Characteristics** 

| Characteristic                                 | Symbol          | Min  | Max   | Unit |
|------------------------------------------------|-----------------|------|-------|------|
| Input high voltage                             | V <sub>IH</sub> | 2.0  | 3.465 | V    |
| Input low voltage                              | V <sub>IL</sub> | -0.3 | 0.8   | V    |
| Input current                                  | I <sub>IN</sub> |      | 30    | μΑ   |
| Output high voltage, I <sub>OH</sub> = -4.0 mA | V <sub>OH</sub> | 2.4  | _     | V    |
| Output low voltage, I <sub>OL</sub> = 4.0 mA   | V <sub>OL</sub> | _    | 0.5   | V    |

# 2.5.8 GPIO, UART, TIMER, EE, STOP\_BS, I<sup>2</sup>C, IRQn, NMI\_OUT, INT\_OUT, CLKIN, JTAG Ports DC Electrical Characteristics

Table 15. GPIO, UART, Timer, EE, STOP\_BS, I<sup>2</sup>C, IRQn, NMI\_OUT, INT\_OUT, CLKIN, and JTAG Port<sup>1</sup>
DC Electrical Characteristics

| Characteristic                                                                         | Symbol            | Min   | Max   | Unit |
|----------------------------------------------------------------------------------------|-------------------|-------|-------|------|
| Supply voltage 3.3 V                                                                   | V <sub>DDIO</sub> | 3.135 | 3.465 | V    |
| Input high voltage                                                                     | V <sub>IH</sub>   | 2.0   | 3.465 | V    |
| Input low voltage                                                                      | $V_{IL}$          | -0.3  | 0.8   | V    |
| Input leakage current, V <sub>IN</sub> = supply voltage                                | I <sub>IN</sub>   | -30   | 30    | μΑ   |
| Tri-state (high impedance off state) leakage current, V <sub>IN</sub> = supply voltage | l <sub>OZ</sub>   | -30   | 30    | μА   |
| Signal low input current, V <sub>IL</sub> = 0.4 V <sup>2</sup>                         | ال                | -30   | 30    | μА   |
| Signal high input current, V <sub>IH</sub> = 2.0 V <sup>2</sup>                        | l <sub>Η</sub>    | -30   | 30    | μА   |
| Output high voltage, I <sub>OH</sub> = −2 mA, except open drain pins                   | V <sub>OH</sub>   | 2.4   | 3.465 | V    |
| Output low voltage, I <sub>OL</sub> = 3.2 mA                                           | V <sub>OL</sub>   | _     | 0.4   | V    |

MSC8144 Quad Core Digital Signal Processor Data Sheet, Rev. 16

34

Freescale Semiconductor

35

## 2.6 AC Timings

The following sections include illustrations and tables of clock diagrams, signals, and parallel I/O outputs and inputs.

#### 2.6.1 Start-Up Timing

Starting the device requires coordination among several input sequences including clocking, reset, and power. **Section 2.6.2** describes the clocking characteristics. **Section 2.6.3** describes the reset and power-up characteristics. You must use the following guidelines when starting up an MSC8144 device:

PORESET and TRST must be asserted externally for the duration of the power-up sequence using the V<sub>DDIO</sub> (3.3 V) supply. See Table 19 for timing. TRST deassertion does not have to be synchronized with PORESET deassertion. During functional operation when JTAG is not used, TRST can be asserted and remain asserted after the power ramp.

Note: For applications that use M3 memory,  $\overline{\text{M3}_{RESET}}$  should replicate the  $\overline{\text{PORESET}}$  sequence timing, but using the  $V_{DDM3IO}$  (2.5 V) supply. See **Section 3.1.1**, *Power-on Sequence* for additional design information.

- CLKIN should start toggling at least 32 cycles before the PORESET deassertion to guarantee correct device operation (see Figure 6). 32 cycles should be accounted only after V<sub>DDIO</sub> reaches its nominal value.
- CLKIN and PCI\_CLK\_IN should either be stable low during the power-up of V<sub>DDIO</sub> supply and start their swings after
  power-up or should swing within V<sub>DDIO</sub> range during V<sub>DDIO</sub> power-up., so their amplitude grows as V<sub>DDIO</sub> grows
  during power-up.

Figure 6 shows a sequence in which V<sub>DDIO</sub> is raised after V<sub>DD</sub> and CLKIN begins to toggle with the raise of V<sub>DDIO</sub> supply.



Figure 6. Start-Up Sequence with V<sub>DD</sub> Raised Before V<sub>DDIO</sub> with CLKIN Started with V<sub>DDIO</sub>

#### 2.6.2 Clock and Timing Signals

The following sections include a description of clock signal characteristics. Table 16 shows the maximum frequency values for CLKIN and PCI\_CLK\_IN. The user must ensure that maximum frequency values are not exceeded.

| Characteristic        | Symbol                  | Min | Max | Unit |
|-----------------------|-------------------------|-----|-----|------|
| CLKIN frequency       | F <sub>CLKIN</sub>      | 33  | 133 | MHz  |
| PCI_CLK_IN frequency  | F <sub>PCI_CLK_IN</sub> | 33  | 133 | MHz  |
| CLKIN duty cycle      | D <sub>CLKIN</sub>      | 40  | 60  | %    |
| PCI_CLK_IN duty cycle | D <sub>PCI_CLK_IN</sub> | 40  | 60  | %    |

**Table 16. Clock Frequencies** 

MSC8144 Quad Core Digital Signal Processor Data Sheet, Rev. 16

#### 2.6.3 Reset Timing

The MSC8144 has several inputs to the reset logic:

- Power-on reset (PORESET)
- External hard reset (HRESET)
- External soft reset (SRESET)
- · Software watchdog reset
- JTAG reset
- · RapidIO reset
- Software hard reset
- Software soft reset

All MSC8144 reset sources are fed into the reset controller, which takes different actions depending on the source of the reset. The reset status register indicates the most recent sources to cause a reset. Table 17 describes the reset sources.

**Table 17. Reset Sources** 

| Name                               | Direction     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------------------------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Power-on reset<br>(PORESET)        | Input         | Initiates the power-on reset flow that resets the MSC8144 and configures various attributes of the MSC8144. On PORESET, the entire MSC8144 device is reset. All PLLs states is reset, HRESET and SRESET are driven, the extended cores are reset, and system configuration is sampled. The reset source and word are configured only when PORESET is asserted.                                                                                                                                                |
| External hard reset (HRESET)       | Input/ Output | Initiates the hard reset flow that configures various attributes of the MSC8144. While HRESET is asserted, SRESET is also asserted. HRESET is an open-drain pin. Upon hard reset, HRESET and SRESET are driven, the extended cores are reset, and system configuration is sampled. Note that the RCW (reset Configuration Word) is not reloaded during HRESET assertion after out of power on reset sequence. The reset configuration word is described in the Reset chapter in the MSC8144 Reference Manual. |
| External soft reset (SRESET)       | Input/ Output | Initiates the soft reset flow. The MSC8144 detects an external assertion of SRESET only if it occurs while the MSC8144 is not asserting reset. SRESET is an open-drain pin. Upon soft reset, SRESET is driven, the extended cores are reset, and system configuration is maintained.                                                                                                                                                                                                                          |
| Host reset command through the TAP | Internal      | When a host reset command is written through the Test Access Port (TAP), the TAP logic asserts the soft reset signal and an internal soft reset sequence is generated.                                                                                                                                                                                                                                                                                                                                        |
| Software watchdog reset            | Internal      | When the MSC8144 watchdog count reaches zero, a software watchdog reset is signalled. The enabled software watchdog event then generates an internal hard reset sequence.                                                                                                                                                                                                                                                                                                                                     |
| RapidIO reset                      | Internal      | When the RapidIO logic asserts the RapidIO hard reset signal, it generates an internal hard reset sequence.                                                                                                                                                                                                                                                                                                                                                                                                   |
| Software hard reset                | Internal      | A hard reset sequence can be initialized by writing to a memory mapped register (RCR)                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Software soft reset                | Internal      | A soft reset sequence can be initialized by writing to a memory mapped register (RCR)                                                                                                                                                                                                                                                                                                                                                                                                                         |

Table 18 summarizes the reset actions that occur as a result of the different reset sources.

**Table 18. Reset Actions for Each Reset Source** 

| Reset Action/Reset Source                                          | Power-On Reset<br>(PORESET) | Hard Reset (HRESET)                                                 | Soft Reset (SRESET)           |                                             |
|--------------------------------------------------------------------|-----------------------------|---------------------------------------------------------------------|-------------------------------|---------------------------------------------|
|                                                                    | External only               | External or Internal<br>(Software Watchdog,<br>Software or RapidlO) | External or internal Software | JTAG Command:<br>EXTEST, CLAMP, or<br>HIGHZ |
| Configuration pins sampled (Refer to Section 2.6.3.2 for details). | Yes                         | No                                                                  | No                            | No                                          |
| PLL state reset                                                    | Yes                         | No                                                                  | No                            | No                                          |
| Select reset configuration source                                  | Yes                         | No                                                                  | No                            | No                                          |
| System reset configuration write                                   | Yes                         | No                                                                  | No                            | No                                          |

MSC8144 Quad Core Digital Signal Processor Data Sheet, Rev. 16

Table 18. Reset Actions for Each Reset Source (continued)

| Reset Action/Reset Source                                                   | Power-On Reset<br>(PORESET) | Hard Reset (HRESET)                                                 | Sof                           | t Reset (SRESET)                            |
|-----------------------------------------------------------------------------|-----------------------------|---------------------------------------------------------------------|-------------------------------|---------------------------------------------|
| Reset Action/Reset Source                                                   | External only               | External or Internal<br>(Software Watchdog,<br>Software or RapidlO) | External or internal Software | JTAG Command:<br>EXTEST, CLAMP, or<br>HIGHZ |
| HRESET driven                                                               | Yes                         | Yes                                                                 | No                            | No                                          |
| IPBus modules reset (TDM, UART, SWT, DDRC, IPBus master, GIC, HS, and GPIO) | Yes                         | Yes                                                                 | Yes                           | Yes                                         |
| SRESET driven                                                               | Yes                         | Yes                                                                 | Yes                           | Depends on command                          |
| Extended cores reset                                                        | Yes                         | Yes                                                                 | Yes                           | Yes                                         |
| CLASS registers reset                                                       | Yes                         | Yes                                                                 | Some registers                | Some registers                              |
| Timers, Performance Monitor                                                 | Yes                         | Yes                                                                 | No                            | No                                          |
| QUICC Engine subsystem, PCI, DMA                                            | Yes                         | Yes                                                                 | Most registers                | Most registers                              |

## 2.6.3.1 Power-On Reset (PORESET) Pin

Asserting  $\overline{\text{PORESET}}$  initiates the power-on reset flow.  $\overline{\text{PORESET}}$  must be asserted externally for at least 32 CLKIN cycles after  $V_{DD}$  and  $V_{DDIO}$  are both at their nominal levels.

#### 2.6.3.2 Reset Configuration

The MSC8144 has two mechanisms for writing the reset configuration:

- Through the I<sup>2</sup>C port
- · Through external pins
- Through internal hard coded

Twenty-three signals (see **Section 1** for signal description details) are sampled during the power-on reset sequence to define the Reset Word Configuration Source and operating conditions:

- RCW\_SRC[2-0]
- RC[16-0]

The RCFG\_CLKIN\_RNG pin must be valid during power-on or hard reset sequence. The STOP\_BS pin must be always valid and is also sampled during power-on reset sequence for RCW loading from an I<sup>2</sup>C EEPROM.

## 2.6.3.3 Reset Timing Tables

Table 19 and Figure 7 describe the reset timing for a reset configuration.

Table 19. Timing for a Reset Configuration Write

| No. | Characteristics                                                                                                                                       | Expression | Max                       | Min                      | Unit           |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---------------------------|--------------------------|----------------|
| 1   | Required external PORESET duration minimum  33 MHz <= CLKIN < 44 MHz  44 MHz <= CLKIN < 66 MHz  66 MHz <= CLKIN < 100 MHz  100 MHz <= CLKIN < 133 MHz | 32/CLKIN   | 1280<br>728<br>485<br>320 | 727<br>484<br>320<br>241 | ns<br>ns<br>ns |

Table 19. Timing for a Reset Configuration Write (continued)

| No.   | Characteristics                                                                                                                                                                                                             | Expression                                                  | Max                          | Min                          | Unit                 |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|------------------------------|------------------------------|----------------------|
| 2     | Delay from de-assertion of external PORESET to HRESET deassertion for external pins and hard coded RCW  33 MHz <= CLKIN < 66 MHz  66 MHz <= CLKIN <= 133 MHz                                                                | 15369/CLKIN<br>34825/CLKIN                                  | 615<br>528                   | 233<br>262                   | μs<br>μs             |
|       | Delay from de-assertion of external PORESET to HRESET deassertion for loading RCW the I <sup>2</sup> C interface  33 MHz <= CLKIN < 44 MHz  44 MHz <= CLKIN < 66 MHz  66 MHz <= CLKIN < 100 MHz  100 MHz <= CLKIN < 133 MHz | 92545/CLKIN<br>107435/CLKIN<br>124208/CLKIN<br>157880/CLKIN | 3702<br>2441<br>1882<br>1579 | 2103<br>1627<br>1242<br>1187 | μs<br>μs<br>μs<br>μs |
| 3     | Delay from HRESET deassertion to SRESET deassertion • REFCLK = 33 MHz to 133 MHz                                                                                                                                            | 16/CLKIN                                                    | 640                          | 120                          | ns                   |
| Note: | Timings are not tested, but are guaranteed by design.                                                                                                                                                                       | _                                                           | •                            |                              |                      |



Figure 7. Timing for a Reset Configuration Write

See also Reset Errata for PLL lock and reset duration.

## 2.6.4 DDR SDRAM AC Timing Specifications

This section describes the AC electrical characteristics for the DDR SDRAM interface.

#### 2.6.4.1 DDR SDRAM Input Timings

Table 20 provides the input AC timing specifications for the DDR SDRAM when V<sub>DDDDR</sub> (typ) = 2.5 V.

Table 20. DDR SDRAM Input AC Timing Specifications for 2.5-V Interface

| Parameter                                                                          | Symbol          | Min                      | Max                      | Unit         |  |  |  |  |  |
|------------------------------------------------------------------------------------|-----------------|--------------------------|--------------------------|--------------|--|--|--|--|--|
| AC input low voltage                                                               | $V_{IL}$        | _                        | MV <sub>REF</sub> - 0.31 | V            |  |  |  |  |  |
| AC input high voltage                                                              | V <sub>IH</sub> | MV <sub>REF</sub> + 0.31 | _                        | V            |  |  |  |  |  |
| <b>Note:</b> At recommended operating conditions with $V_{DDDDR}$ of 2.5 $\pm$ 5%. |                 |                          |                          | <del>_</del> |  |  |  |  |  |

Table 21 provides the input AC timing specifications for the DDR SDRAM when  $V_{DDDDR}$  (typ) = 1.8 V.

Table 21. DDR2 SDRAM Input AC Timing Specifications for 1.8-V Interface

|                                                                                    | Parameter | Symbol          | Min                      | Max                      | Unit |  |
|------------------------------------------------------------------------------------|-----------|-----------------|--------------------------|--------------------------|------|--|
| AC input low v                                                                     | voltage   | V <sub>IL</sub> | _                        | MV <sub>REF</sub> – 0.25 | V    |  |
| AC input high                                                                      | voltage   | V <sub>IH</sub> | MV <sub>REF</sub> + 0.25 | _                        | V    |  |
| <b>Note:</b> At recommended operating conditions with $V_{DDDDR}$ of 1.8 $\pm$ 5%. |           |                 |                          |                          |      |  |

Table 22 provides the input AC timing specifications for the DDR SDRAM interface.

#### **Table 22. DDR SDRAM Input AC Timing Specifications**

| Parameter                                          | Symbol              | Min  | Max | Unit |
|----------------------------------------------------|---------------------|------|-----|------|
| Controller Skew for MDQS—MDQ/MECC/MDM <sup>1</sup> | t <sub>CISKEW</sub> |      |     |      |
| • 400 MHz                                          |                     | -365 | 365 | ps   |
| • 333 MHz                                          |                     | -390 | 390 | ps   |
| • 266 MHz                                          |                     | -428 | 428 | ps   |
| • 200 MHz                                          |                     | -490 | 490 | ps   |

Notes: 1. t<sub>CISKEW</sub> represents the total amount of skew consumed by the controller between MDQS[n] and any corresponding bit that is captured with MDQS[n]. Subtract this value from the total timing budget.

2. At recommended operating conditions with  $V_{DDDDR}$  (1.8 V or 2.5 V)  $\pm$  5%

MSC8144 Quad Core Digital Signal Processor Data Sheet, Rev. 16

#### 2.6.4.2 DDR SDRAM Output AC Timing Specifications

Table 23 provides the output AC timing specifications for the DDR SDRAM interface.

Table 23. DDR SDRAM Output AC Timing Specifications

| Parameter                                                   | Symbol <sup>1</sup>   | Min                         | Max                         | Unit |
|-------------------------------------------------------------|-----------------------|-----------------------------|-----------------------------|------|
| MCK[n] cycle time, (MCK[n]/MCK[n] crossing) <sup>2</sup>    | t <sub>MCK</sub>      | 5                           | 10                          | ns   |
| ADDR/CMD output setup with respect to MCK <sup>3</sup>      | t <sub>DDKHAS</sub>   |                             |                             |      |
| • 400 MHz                                                   |                       | 1.95                        | _                           | ns   |
| • 333 MHz                                                   |                       | 2.40                        | _                           | ns   |
| • 266 MHz                                                   |                       | 3.15                        | _                           | ns   |
| • 200 MHz                                                   |                       | 4.20                        | _                           | ns   |
| ADDR/CMD output hold with respect to MCK <sup>3</sup>       | t <sub>DDKHAX</sub>   |                             |                             |      |
| • 400 MHz                                                   |                       | 1.85                        | _                           | ns   |
| • 333 MHz                                                   |                       | 2.40                        | _                           | ns   |
| • 266 MHz                                                   |                       | 3.15                        | _                           | ns   |
| • 200 MHz                                                   |                       | 4.20                        | _                           | ns   |
| MCSn output setup with respect to MCK <sup>3</sup>          | t <sub>DDKHCS</sub>   |                             |                             |      |
| • 400 MHz                                                   | 2211100               | 1.95                        | _                           | ns   |
| • 333 MHz                                                   |                       | 2.40                        | _                           | ns   |
| • 266 MHz                                                   |                       | 3.15                        | _                           | ns   |
| • 200 MHz                                                   |                       | 4.20                        | _                           | ns   |
| MCSn output hold with respect to MCK <sup>3</sup>           | tDDKHCX               |                             |                             |      |
| • 400 MHz                                                   |                       | 1.95                        | _                           | ns   |
| • 333 MHz                                                   |                       | 2.40                        | _                           | ns   |
| • 266 MHz                                                   |                       | 3.15                        | _                           | ns   |
| • 200 MHz                                                   |                       | 4.20                        | _                           | ns   |
| MCK to MDQS Skew <sup>4</sup>                               | t <sub>DDKHMH</sub>   | -0.6                        | 0.6                         | ns   |
| MDQ/MECC/MDM output setup with respect to MDQS <sup>5</sup> | t <sub>DDKHDS.</sub>  |                             |                             |      |
| • 400 MHz                                                   | t <sub>DDKLDS</sub>   | 700                         | _                           | ps   |
| • 333 MHz                                                   | BBREBO                | 900                         | _                           | ps   |
| • 266 MHz                                                   |                       | 1100                        | _                           | ps   |
| • 200 MHz                                                   |                       | 1200                        | _                           | ps   |
| MDQ/MECC/MDM output hold with respect to MDQS <sup>5</sup>  | t <sub>DDKHDX</sub> , |                             |                             |      |
| • 400 MHz                                                   | t <sub>DDKLDX</sub>   | 700                         | _                           | ps   |
| • 333 MHz                                                   | BBILLDA               | 900                         | _                           | ps   |
| • 266 MHz                                                   |                       | 1100                        | _                           | ps   |
| • 200 MHz                                                   |                       | 1200                        | _                           | ps   |
| MDQS preamble start <sup>6</sup>                            | t <sub>DDKHMP</sub>   | $-0.5 \times t_{MCK} - 0.6$ | $-0.5 \times t_{MCK} + 0.6$ | ns   |
| MDQS epilogue end <sup>6</sup>                              | t <sub>DDKHME</sub>   | -0.6                        | 0.6                         | ns   |
|                                                             | I DETAINE             | 1                           | 1                           |      |

Notes:

- 1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)</sub>(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. Output hold time can be read as DDR timing (DD) from the rising or falling edge of the reference clock (KH or KL) until the output went invalid (AX or DX). For example, t<sub>DDKHAS</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes from the high (H) state until outputs (A) are setup (S) or output valid time. Also, t<sub>DDKLDX</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes low (L) until data outputs (D) are invalid (X) or data output hold time.
- 2. All MCK/ $\overline{\text{MCK}}$  referenced measurements are made from the crossing of the two signals  $\pm 0.1$  V.
- 3. ADDR/CMD includes all DDR SDRAM output signals except MCK/MCK, MCS, and MDQ/MECC/MDM/MDQS. For the ADDR/CMD setup and hold specifications, it is assumed that the Clock Control register is set to adjust the memory clocks by 1/2 applied cycle.
- 4. Note that t<sub>DDKHMH</sub> follows the symbol conventions described in note 1. For example, t<sub>DDKHMH</sub> describes the DDR timing (DD) from the rising edge of the MCK(n) clock (KH) until the MDQS signal is valid (MH). t<sub>DDKHMH</sub> can be modified through control of the DQSS override bits in the TIMING\_CFG\_2 register. This will typically be set to the same delay as the clock adjust in the CLK\_CNTL register. The timing parameters listed in the table assume that these 2 parameters have been set to the same adjustment value. See the MSC8144 Reference Manual for a description and understanding of the timing modifications enabled by use of these bits.
- 5. Determined by maximum possible skew between a data strobe (MDQS) and any corresponding bit of data (MDQ), ECC (MECC), or data mask (MDM). The data strobe should be centered inside of the data eye at the pins of the microprocessor.
- **6.** All outputs are referenced to the rising edge of MCK(n) at the pins of the microprocessor. Note that t<sub>DDKHMP</sub> follows the symbol conventions described in note 1.
- 7. At recommended operating conditions with  $V_{DDDDR}$  (1.8 V or 2.5 V)  $\pm$  5%.

Figure 8 shows the DDR SDRAM output timing for the MCK to MDQS skew measurement ( $t_{DDKHMH}$ ).



Figure 8. Timing for t<sub>DDKHMH</sub>

Figure 9 shows the DDR SDRAM output timing diagram.



Figure 9. DDR SDRAM Output Timing

Figure 10 provides the AC test load for the DDR bus.



Figure 10. DDR AC Test Load

### 2.6.5 Serial RapidIO Timing and SGMII Timing

### 2.6.5.1 AC Requirements for SRIO\_REF\_CLK and SRIO\_REF\_CLK

Table 24 lists AC signal specifications.

Table 24. SDn\_REF\_CLK and SDn\_REF\_CLK AC Signal Specifications

| Parameter Description | Symbol           | Min | Typical     | Max | Units | Comments                                                                                                                                                                                                   |
|-----------------------|------------------|-----|-------------|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| REFCLK cycle time     | t <sub>REF</sub> | _   | 10 (8, 6.4) | _   | ns    | 8 ns applies only to serial RapidIO system with 125-MHz reference clock. 6.4 ns applies only to serial RapidIO systems with a 156.25 MHz reference clock.  Note: SGMII uses the 8 ns (125 MHz) value only. |

#### 2.6.5.2 Signal Definitions

LP-Serial links use differential signaling. This section defines terms used in the description and specification of differential signals. Figure 11 shows how the signals are defined. The figure shows waveforms for either a transmitter output (TD and  $\overline{\text{TD}}$ ) or a receiver input (RD and  $\overline{\text{RD}}$ ). Each signal swings between voltage levels A and B, where A > B.



Figure 11. Differential V<sub>PP</sub> of Transmitter or Receiver

**Note:** This explanation uses generic TD/TD/RD/RD signal names. These correspond to SRIO\_TXD/SRIO\_TXD/SRIO\_TXD/SRIO\_RXD respectively.

MSC8144 Quad Core Digital Signal Processor Data Sheet, Rev. 16

Using these waveforms, the definitions are as follows:

- 1. The transmitter output signals and the receiver input signals TD,  $\overline{\text{TD}}$ , RD and  $\overline{\text{RD}}$  each have a peak-to-peak voltage  $(V_{PP})$  swing of A-B.
- 2. The differential output signal of the transmitter,  $V_{OD}$ , is defined as  $V_{TD} V_{\overline{TD}}$ .
- 3. The differential input signal of the receiver,  $V_{ID}$ , is defined as  $V_{RD} V_{\overline{RD}}$ .
- 4. The differential output signal of the transmitter and the differential input signal of the receiver each range from A B to -(A B).
- 5. The peak value of the differential transmitter output signal and the differential receiver input signal is A B.
- 6. The value of the differential transmitter output signal and the differential receiver input signal is  $2 \times (A B) V_{PD}$ .

To illustrate these definitions using real values, consider the case of a CML (Current Mode Logic) transmitter that has a common mode voltage of 2.25 V and each of its outputs, TD and  $\overline{\text{TD}}$ , has a swing that goes between 2.5 V and 2.0 V. Using these values, the peak-to-peak voltage swing of the signals TD and  $\overline{\text{TD}}$  is 500 mV<sub>PP</sub>. The differential output signal ranges between 500 mV and –500 mV. The peak differential voltage is 500 mV. The peak-to-peak differential voltage is 1000 mV<sub>PP</sub>.

Note: AC electrical specifications are given for transmitter and receiver. Long run and short run interfaces at three baud rates (a total of six cases) are described. The parameters for the AC electrical specifications are guided by the XAUI electrical interface specified in Clause 47 of IEEE<sup>TM</sup> Std 802.3ae-2002<sup>TM</sup>. XAUI has similar application goals to serial RapidIO. The goal of this standard is that electrical designs for serial RapidIO can reuse electrical designs for XAUI, suitably modified for applications at the baud intervals and reaches described herein.

### 2.6.5.3 Equalization

**Total Jitter** 

With the use of high speed serial links, the interconnect media will cause degradation of the signal at the receiver. Effects such as Inter-Symbol Interference (ISI) or data dependent jitter are produced. This loss can be large enough to degrade the eye opening at the receiver beyond what is allowed in the specification. To negate a portion of these effects, equalization can be used. The most common equalization techniques that can be used are:

- A passive high pass filter network placed at the receiver. This is often referred to as passive equalization.
- The use of active circuits in the receiver. This is often referred to as adaptive equalization.

### 2.6.5.4 Transmitter Specifications

LP-Serial transmitter electrical and timing specifications are stated in the text and tables of this section. The differential return loss, S11, of the transmitter in each case shall be better than

- -10 dB for (baud frequency)/10 < freq(f) < 625 MHz, and
- $-10 \text{ dB} + 10 \log(f/625 \text{ MHz}) \text{ dB for } 625 \text{ MHz} \le \text{freq}(f) \le \text{baud frequency}$

 $J_{\mathsf{T}}$ 

The reference impedance for the differential return loss measurements is  $100~\Omega$  resistive. Differential return loss includes contributions from internal circuitry, packaging, and any external components related to the driver. The output impedance requirement applies to all valid output levels. It is recommended that the 20–80% rise/fall time of the transmitter, as measured at the transmitter output, have a minimum value 60 ps in each case. It is also recommended that the timing skew at the output of an LP-Serial transmitter between the two signals comprising a differential pair not exceed 25 ps at 1.25 GB, 20 ps at 2.50 GB, and 15 ps at 3.125 GB.

| Table 26. Chort Kan Transmitter As Timing Specimeations 11.25 CBaad |                     |         |      |                  |                                                                            |  |  |  |
|---------------------------------------------------------------------|---------------------|---------|------|------------------|----------------------------------------------------------------------------|--|--|--|
| Characteristic                                                      | Range               | l la it | Nata |                  |                                                                            |  |  |  |
| Characteristic                                                      | Symbol              | Min     | Max  | Unit             | Notes                                                                      |  |  |  |
| Output Voltage                                                      | Vo                  | -0.40   | 2.30 | V                | Voltage relative to COMMON of either signal comprising a differential pair |  |  |  |
| Differential Output Voltage                                         | V <sub>DIFFPP</sub> | 500     | 1000 | $mV_{PP}$        |                                                                            |  |  |  |
| Deterministic Jitter                                                | $J_D$               |         | 0.17 | UI <sub>PP</sub> |                                                                            |  |  |  |

Table 25. Short Run Transmitter AC Timing Specifications—1.25 GBaud

MSC8144 Quad Core Digital Signal Processor Data Sheet, Rev. 16

0.35

 $UI_{PP}$ 

#### **Electrical Characteristics**

### Table 25. Short Run Transmitter AC Timing Specifications—1.25 GBaud (continued)

| Characteristic       | Cumbal          | Rai | nge  | Unit | Nata                                                             |
|----------------------|-----------------|-----|------|------|------------------------------------------------------------------|
| Characteristic       | Symbol          | Min | Max  | Unit | Notes                                                            |
| Multiple output skew | S <sub>MO</sub> |     | 1000 | ps   | Skew at the transmitter output between lanes of a multilane link |
| Unit Interval        | UI              | 800 | 800  | ps   | ±100 ppm                                                         |

#### Table 26. Short Run Transmitter AC Timing Specifications—2.5 GBaud

| Characteristic              | Complete            | Range |      | Unit             | Nata                                                                       |
|-----------------------------|---------------------|-------|------|------------------|----------------------------------------------------------------------------|
| Characteristic              | Symbol              | Min   | Max  | Unit             | Notes                                                                      |
| Output Voltage              | Vo                  | -0.40 | 2.30 | V                | Voltage relative to COMMON of either signal comprising a differential pair |
| Differential Output Voltage | V <sub>DIFFPP</sub> | 500   | 1000 | $mV_{PP}$        |                                                                            |
| Deterministic Jitter        | $J_{D}$             |       | 0.17 | UI <sub>PP</sub> |                                                                            |
| Total Jitter                | $J_T$               |       | 0.35 | Ul <sub>PP</sub> |                                                                            |
| Multiple Output skew        | S <sub>MO</sub>     |       | 1000 | ps               | Skew at the transmitter output between lanes of a multilane link           |
| Unit Interval               | UI                  | 400   | 400  | ps               | ±100 ppm                                                                   |

#### Table 27. Short Run Transmitter AC Timing Specifications—3.125 GBaud

| Ol amandariatia             | 0               | Rai   | nge  | 11-24            | Notes                                                                      |
|-----------------------------|-----------------|-------|------|------------------|----------------------------------------------------------------------------|
| Characteristic              | Symbol          | Min   | Max  | Unit             | Notes                                                                      |
| Output Voltage              | Vo              | -0.40 | 2.30 | V                | Voltage relative to COMMON of either signal comprising a differential pair |
| Differential Output Voltage | $V_{DIFFPP}$    | 500   | 1000 | $mV_{PP}$        |                                                                            |
| Deterministic Jitter        | J <sub>D</sub>  |       | 0.17 | Ul <sub>PP</sub> |                                                                            |
| Total Jitter                | J <sub>T</sub>  |       | 0.35 | Ul <sub>PP</sub> |                                                                            |
| Multiple output skew        | S <sub>MO</sub> |       | 1000 | ps               | Skew at the transmitter output between lanes of a multilane link           |
| Unit Interval               | UI              | 320   | 320  | ps               | ±100 ppm                                                                   |

#### Table 28. Long Run Transmitter AC Timing Specifications—1.25 GBaud

| Characteristic              | Complete                     | Range      |          | Unit             | Name                                                                       |  |
|-----------------------------|------------------------------|------------|----------|------------------|----------------------------------------------------------------------------|--|
| Characteristic              | Characteristic Symbol Min Ma |            | Max      | Unit             | Notes                                                                      |  |
| Output Voltage              | Vo                           | -0.40 2.30 |          | V                | Voltage relative to COMMON of either signal comprising a differential pair |  |
| Differential Output Voltage | V <sub>DIFFPP</sub>          | 800        | 800 1600 |                  |                                                                            |  |
| Deterministic Jitter        | $J_{D}$                      |            | 0.17     | UI <sub>PP</sub> |                                                                            |  |
| Total Jitter                | J <sub>T</sub>               |            | 0.35     | UI <sub>PP</sub> |                                                                            |  |
| Multiple output skew        | S <sub>MO</sub>              |            | 1000     | ps               | Skew at the transmitter output between lanes of a multilane link           |  |
| Unit Interval               | UI                           | 800        | 800      | ps               | ±100 ppm                                                                   |  |

Table 29. Long Run Transmitter AC Timing Specifications—2.5 GBaud

| Characteristic              | Council of                    | Rai   | nge       | Unit             | Nata                                                                       |
|-----------------------------|-------------------------------|-------|-----------|------------------|----------------------------------------------------------------------------|
| Characteristic              | characteristic Symbol Min Max |       | Unit      | Notes            |                                                                            |
| Output Voltage              | Vo                            | -0.40 | 0.40 2.30 |                  | Voltage relative to COMMON of either signal comprising a differential pair |
| Differential Output Voltage | V <sub>DIFFPP</sub>           | 800   | 800 1600  |                  |                                                                            |
| Deterministic Jitter        | $J_{D}$                       |       | 0.17      | UI <sub>PP</sub> |                                                                            |
| Total Jitter                | J <sub>T</sub>                |       | 0.35      | UI <sub>PP</sub> |                                                                            |
| Multiple output skew        | S <sub>MO</sub>               |       | 1000      | ps               | Skew at the transmitter output between lanes of a multilane link           |
| Unit Interval               | UI                            | 400   | 400       | ps               | ±100 ppm                                                                   |

Table 30. Long Run Transmitter AC Timing Specifications—3.125 GBaud

| Chamadaniatia               | Countries and   | Rai   | nge  | 11               | Notes                                                                      |  |
|-----------------------------|-----------------|-------|------|------------------|----------------------------------------------------------------------------|--|
| Characteristic              | Symbol          | Min   | Max  | Unit             | Notes                                                                      |  |
| Output Voltage              | V <sub>O</sub>  | -0.40 | 2.30 | V                | Voltage relative to COMMON of either signal comprising a differential pair |  |
| Differential Output Voltage | $V_{DIFFPP}$    | 800   | 1600 | $mV_{PP}$        |                                                                            |  |
| Deterministic Jitter        | J <sub>D</sub>  |       | 0.17 | UI <sub>PP</sub> |                                                                            |  |
| Total Jitter                | $J_T$           |       | 0.35 | UI <sub>PP</sub> |                                                                            |  |
| Multiple output skew        | S <sub>MO</sub> |       | 1000 | ps               | Skew at the transmitter output between lanes of a multilane link           |  |
| Unit Interval               | UI              | 320   | 320  | ps               | ±100 ppm                                                                   |  |

For each baud rate at which an LP-Serial transmitter is specified to operate, the output eye pattern of the transmitter shall fall entirely within the unshaded portion of the transmitter output compliance mask shown in Figure 12 with the parameters specified in Table 31 when measured at the output pins of the device and the device is driving a  $100~\Omega~\pm5\%$  differential resistive load. The output eye pattern of an LP-Serial transmitter that implements pre-emphasis (to equalize the link and reduce inter-symbol interference) need only comply with the transmitter output compliance mask when pre-emphasis is disabled or minimized.



Figure 12. Transmitter Output Compliance Mask

**Table 31. Transmitter Differential Output Eye Diagram Parameters** 

| Transmitter Type        | V <sub>DIFF</sub> min (mV) | V <sub>DIFF</sub> max (mV) | A (UI) | B (UI) |
|-------------------------|----------------------------|----------------------------|--------|--------|
| 1.25 GBaud short range  | 250                        | 500                        | 0.175  | 0.39   |
| 1.25 GBaud long range   | 400                        | 800                        | 0.175  | 0.39   |
| 2.5 GBaud short range   | 250                        | 500                        | 0.175  | 0.39   |
| 2.5 GBaud long range    | 400                        | 800                        | 0.175  | 0.39   |
| 3.125 GBaud short range | 250                        | 500                        | 0.175  | 0.39   |
| 3.125 GBaud long range  | 400                        | 800                        | 0.175  | 0.39   |

### 2.6.5.5 Receiver Specifications

LP-Serial receiver electrical and timing specifications are stated in the text and tables of this section. Receiver input impedance shall result in a differential return loss better that 10 dB and a common mode return loss better than 6 dB from 100 MHz to 0.8  $\times$  baud frequency. This includes contributions from internal circuitry, the package, and any external components related to the receiver. AC coupling components are included in this requirement. The reference impedance for return loss measurements is 100  $\Omega$  resistive for differential return loss and 25  $\Omega$  resistive for common mode.

Table 32. Receiver AC Timing Specifications—1.25 GBaud

| <b>2</b> 1                                         |                 | Rai  | nge               |                  |                                                                                                                                                                                                                                                                                                                                                                                                    |
|----------------------------------------------------|-----------------|------|-------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Characteristic                                     | Symbol          | Min  | Max               | Unit             | Notes                                                                                                                                                                                                                                                                                                                                                                                              |
| Differential Input Voltage                         | V <sub>IN</sub> | 200  | 1600              | $mV_{PP}$        | Measured at receiver                                                                                                                                                                                                                                                                                                                                                                               |
| Deterministic Jitter Tolerance                     | $J_{D}$         | 0.37 |                   | Ul <sub>PP</sub> | Measured at receiver                                                                                                                                                                                                                                                                                                                                                                               |
| Combined Deterministic and Random Jitter Tolerance | $J_DR$          | 0.55 |                   | UI <sub>PP</sub> | Measured at receiver                                                                                                                                                                                                                                                                                                                                                                               |
| Total Jitter Tolerance                             | J <sub>T</sub>  | 0.65 |                   | UI <sub>PP</sub> | Measured at receiver. Total jitter is composed of three components, deterministic jitter, random jitter and single frequency sinusoidal jitter. The sinusoidal jitter may have any amplitude and frequency in the unshaded region of Figure 13. The sinusoidal jitter component is included to ensure margin for low frequency jitter, wander, noise, crosstalk and other variable system effects. |
| Multiple Input Skew                                | S <sub>MI</sub> |      | 24                | ns               | Skew at the receiver input between lanes of a multilane link                                                                                                                                                                                                                                                                                                                                       |
| Bit Error Rate                                     | BER             |      | 10 <sup>-12</sup> |                  |                                                                                                                                                                                                                                                                                                                                                                                                    |
| Unit Interval                                      | UI              | 800  | 800               | ps               | ±100 ppm                                                                                                                                                                                                                                                                                                                                                                                           |

Table 33. Receiver AC Timing Specifications—2.5 GBaud

| Characteristic                                     | Symbol          | Rai  | nge               | Unit             | Notes                                                                                                                                                                                                                                                                                                                                                                                              |
|----------------------------------------------------|-----------------|------|-------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Characteristic                                     | Symbol          | Min  | Max               | Unit             | Notes                                                                                                                                                                                                                                                                                                                                                                                              |
| Differential Input Voltage                         | V <sub>IN</sub> | 200  | 1600              | $mV_{PP}$        | Measured at receiver                                                                                                                                                                                                                                                                                                                                                                               |
| Deterministic Jitter Tolerance                     | J <sub>D</sub>  | 0.37 |                   | UI <sub>PP</sub> | Measured at receiver                                                                                                                                                                                                                                                                                                                                                                               |
| Combined Deterministic and Random Jitter Tolerance | $J_{DR}$        | 0.55 |                   | UI <sub>PP</sub> | Measured at receiver                                                                                                                                                                                                                                                                                                                                                                               |
| Total Jitter Tolerance                             | УT              | 0.65 |                   | Ul <sub>PP</sub> | Measured at receiver. Total jitter is composed of three components, deterministic jitter, random jitter and single frequency sinusoidal jitter. The sinusoidal jitter may have any amplitude and frequency in the unshaded region of Figure 13. The sinusoidal jitter component is included to ensure margin for low frequency jitter, wander, noise, crosstalk and other variable system effects. |
| Multiple Input Skew                                | S <sub>MI</sub> |      | 24                | ns               | Skew at the receiver input between lanes of a multilane link                                                                                                                                                                                                                                                                                                                                       |
| Bit Error Rate                                     | BER             |      | 10 <sup>-12</sup> |                  |                                                                                                                                                                                                                                                                                                                                                                                                    |
| Unit Interval                                      | UI              | 400  | 400               | ps               | ±100 ppm                                                                                                                                                                                                                                                                                                                                                                                           |

Table 34. Receiver AC Timing Specifications—3.125 GBaud

| Observatorists                                     | 0               | Rai  | nge               | 1114             | Notes                                                                                                                                                                                                                                                                                                                                                                                              |
|----------------------------------------------------|-----------------|------|-------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Characteristic                                     | Symbol          | Min  | Max               | Unit             | Notes                                                                                                                                                                                                                                                                                                                                                                                              |
| Differential Input Voltage                         | V <sub>IN</sub> | 200  | 1600              | $mV_{PP}$        | Measured at receiver                                                                                                                                                                                                                                                                                                                                                                               |
| Deterministic Jitter Tolerance                     | $J_{D}$         | 0.37 |                   | UI <sub>PP</sub> | Measured at receiver                                                                                                                                                                                                                                                                                                                                                                               |
| Combined Deterministic and Random Jitter Tolerance | $J_{DR}$        | 0.55 |                   | UI <sub>PP</sub> | Measured at receiver                                                                                                                                                                                                                                                                                                                                                                               |
| Total Jitter Tolerance                             | J <sub>T</sub>  | 0.65 |                   | UI <sub>PP</sub> | Measured at receiver. Total jitter is composed of three components, deterministic jitter, random jitter and single frequency sinusoidal jitter. The sinusoidal jitter may have any amplitude and frequency in the unshaded region of Figure 13. The sinusoidal jitter component is included to ensure margin for low frequency jitter, wander, noise, crosstalk and other variable system effects. |
| Multiple Input Skew                                | S <sub>MI</sub> |      | 22                | ns               | Skew at the receiver input between lanes of a multilane link                                                                                                                                                                                                                                                                                                                                       |
| Bit Error Rate                                     | BER             |      | 10 <sup>-12</sup> |                  |                                                                                                                                                                                                                                                                                                                                                                                                    |
| Unit Interval                                      | UI              | 320  | 320               | ps               | ±100 ppm                                                                                                                                                                                                                                                                                                                                                                                           |



Figure 13. Single Frequency Sinusoidal Jitter Limits

### 2.6.5.6 Receiver Eye Diagrams

For each baud rate at which an LP-Serial receiver is specified to operate, the receiver shall meet the corresponding bit error rate specification (Table 32, Table 33, and Table 34) when the eye pattern of the receiver test signal (exclusive of sinusoidal jitter) falls entirely within the unshaded portion of the receiver input compliance mask shown in Figure 14 with the parameters specified in Table 35. The eye pattern of the receiver test signal is measured at the input pins of the receiving device with the device replaced with a  $100 \Omega \pm 5\%$  differential resistive load.



Figure 14. Receiver Input Compliance Mask

Table 35. Receiver Input Compliance Mask Parameters Exclusive of Sinusoidal Jitter

| Receiver Type | V <sub>DIFF</sub> min (mV) | V <sub>DIFF</sub> max (mV) | A (UI) | B (UI) |
|---------------|----------------------------|----------------------------|--------|--------|
| 1.25 GBaud    | 100                        | 800                        | 0.275  | 0.400  |
| 2.5 GBaud     | 100                        | 800                        | 0.275  | 0.400  |
| 3.125 GBaud   | 100                        | 800                        | 0.275  | 0.400  |

### 2.6.5.7 Measurement and Test Requirements

Since the LP-Serial electrical specification are guided by the XAUI electrical interface specified in Clause 47 of **IEEE** Std. 802.3ae-2002<sup>TM</sup>, the measurement and test requirements defined here are similarly guided by Clause 47. In addition, the CJPAT test pattern defined in Annex 48A of **IEEE** Std. 802.3ae-2002 is specified as the test pattern for use in eye pattern and jitter measurements. Annex 48B of **IEEE** Std. 802.3ae-2002 is recommended as a reference for additional information on jitter test methods.

#### 2.6.5.8 Eye Template Measurements

For the purpose of eye template measurements, the effects of a single-pole high pass filter with a 3 dB point at (baud frequency)/1667 is applied to the jitter. The data pattern for template measurements is the continuous jitter test pattern (CJPAT) defined in Annex 48A of **IEEE** Std. 802.3ae. All lanes of the LP-Serial link shall be active in both the transmit and receive directions, and opposite ends of the links shall use asynchronous clocks. Four lane implementations shall use CJPAT as defined in Annex 48A. Single lane implementations shall use the CJPAT sequence specified in Annex 48A for transmission on lane 0. The amount of data represented in the eye shall be adequate to ensure that the bit error ratio is less than  $10^{-12}$ . The eye pattern shall be measured with AC coupling and the compliance template centered at 0 Volts differential. The left and right edges of the template shall be aligned with the mean zero crossing points of the measured data eye. The load for this test shall be  $100 \Omega$  resistive  $\pm 5\%$  differential to 2.5 GHz.

#### 2.6.5.9 Jitter Test Measurements

For the purpose of jitter measurement, the effects of a single-pole high pass filter with a 3 dB point at (baud frequency)/1667 is applied to the jitter. The data pattern for jitter measurements is the Continuous Jitter Test Pattern (CJPAT) pattern defined in Annex 48A of **IEEE** Std. 802.3ae. All lanes of the LP-Serial link shall be active in both the transmit and receive directions, and opposite ends of the links shall use asynchronous clocks. Four lane implementations shall use CJPAT as defined in Annex 48A. Single lane implementations shall use the CJPAT sequence specified in Annex 48A for transmission on lane 0. Jitter shall be measured with AC coupling and at 0 V differential. Jitter measurement for the transmitter (or for calibration of a jitter tolerance setup) shall be performed with a test procedure resulting in a BER curve such as that described in Annex 48B of **IEEE** Std. 802.3ae.

#### 2.6.5.10 Transmit Jitter

Transmit jitter is measured at the driver output when terminated into a load of 100  $\Omega$  resistive  $\pm 5\%$  differential to 2.5 GHz.

#### 2.6.5.11 Jitter Tolerance

Jitter tolerance is measured at the receiver using a jitter tolerance test signal. This signal is obtained by first producing the sum of deterministic and random jitter defined in **Section 2.6.5.9** and then adjusting the signal amplitude until the data eye contacts the 6 points of the minimum eye opening of the receive template shown in Figure 14 and Table 35. Note that for this to occur, the test signal must have vertical waveform symmetry about the average value and have horizontal symmetry (including jitter) about the mean zero crossing. Eye template measurement requirements are as defined above. Random jitter is calibrated using a high pass filter with a low frequency corner at 20 MHz and a 20 dB/decade roll-off below this. The required sinusoidal jitter specified in Section 8.6 is then added to the signal and the test load is replaced by the receiver being tested.

## 2.6.6 PCI Timing

This section describes the general AC timing parameters of the PCI bus. Table 36 provides the PCI AC timing specifications.

| Parameter                    | Oh.al              | 33  | MHz  | 66  | l loit |      |
|------------------------------|--------------------|-----|------|-----|--------|------|
| Parameter                    | Symbol             | Min | Max  | Min | Max    | Unit |
| Output delay                 | t <sub>PCVAL</sub> | 2.0 | 11.0 | 1.0 | 6.0    | ns   |
| High-Z to Valid Output delay | t <sub>PCON</sub>  | 2.0 | _    | 1.0 | _      | ns   |
| Valid to High-Z Output delay | t <sub>PCOFF</sub> | _   | 28   | _   | 14     | ns   |
| Input setup                  | t <sub>PCSU</sub>  | 7.0 | _    | 3.0 | _      | ns   |
| Input hold                   | t <sub>PCH</sub>   | 0   | _    | 0   | _      | ns   |

**Table 36. PCI AC Timing Specifications** 

MSC8144 Quad Core Digital Signal Processor Data Sheet, Rev. 16

**Table 36. PCI AC Timing Specifications (continued)** 

| Barrandar |    |                                                                       | 33                       | MHz              | 66                | MHz                       |                    |              |
|-----------|----|-----------------------------------------------------------------------|--------------------------|------------------|-------------------|---------------------------|--------------------|--------------|
|           |    | Parameter                                                             | Symbol                   | Min              | Max               | Min                       | Max                | Unit         |
| Notes:    | 1. | See the timing measurement cond                                       | litions in the PC        | Cl 2.2 Local Bus | s Specifications. |                           |                    |              |
|           | 2. | All PCI signals are measured from 3.3-V PCI signaling levels.         | $0.5 \times V_{DDIO}$ of | the rising edge  | e of PCI_CLK_IN   | N to $0.4 \times V_{DDI}$ | O of the signal in | question for |
|           | 3. | For purposes of active/float timing through the component pin is less |                          | •                |                   |                           | ie total current d | elivered     |
|           | 4. | Input timings are measured at the                                     | pin.                     | ŭ                | ·                 |                           |                    |              |

The reset assertion timing requirement for HRESET is in Table 19 and Figure 7

Figure 15 provides the AC test load for the PCI.



Figure 15. PCI AC Test Load

Figure 16 shows the PCI input AC timing conditions.



Figure 16. PCI Input AC Timing Measurement Conditions

Figure 17 shows the PCI output AC timing conditions.



Figure 17. PCI Output AC Timing Measurement Condition

### 2.6.7 TDM Timing

**Table 37. TDM Timing** 

| Characteristic                                                                                                   | Symbol               | Expression                  | Min | Max  | Units |
|------------------------------------------------------------------------------------------------------------------|----------------------|-----------------------------|-----|------|-------|
| TDMxRCLK/TDMxTCLK                                                                                                | t <sub>TDMC</sub>    | TC <sup>1</sup>             | 16  | _    | ns    |
| TDMxRCLK/TDMxTCLK high pulse width                                                                               | t <sub>TDMCH</sub>   | $(0.5 \pm 0.1) \times TC^4$ | 7   | _    | ns    |
| TDMxRCLK/TDMxTCLK low pulse width                                                                                | t <sub>TDMCL</sub>   | $(0.5 \pm 0.1) \times TC^4$ | 7   | _    | ns    |
| TDM receive all input setup time related to TDMxRCLK TDMxTSYN input setup time related to TDMxTCLK in TSO=0 mode | t <sub>TDMVKH</sub>  |                             | 3.6 | _    | ns    |
| TDM receive all input hold time related to TDMxRCLK TDMxTSYN input hold time related to TDMxTCLK in TSO=0 mode   | t <sub>TDMXKH</sub>  |                             | 1.9 | _    | ns    |
| TDMxTCLK high to TDMxTDAT output active <sup>2</sup>                                                             | t <sub>TDMDHOX</sub> |                             | 2.5 | _    | ns    |
| TDMxTCLK high to TDMxTDAT output valid <sup>2</sup>                                                              | t <sub>TDMDHOV</sub> |                             | _   | 9.8  | ns    |
| All output hold time (except TDMxTSYN) 3                                                                         | t <sub>TDMHOX</sub>  |                             | 2.5 | _    | ns    |
| TDMxTCLK high to TDMxTDAT output high impedance <sup>2</sup>                                                     | t <sub>TDMDHOZ</sub> |                             | _   | 9.8  | ns    |
| TDMxTCLK high to TDMxTSYN output valid <sup>2</sup>                                                              | t <sub>TDMSHOV</sub> |                             | _   | 9.25 | ns    |
| TDMxTSYN output hold time <sup>3</sup>                                                                           | t <sub>TDMSHOX</sub> |                             | 2.0 | _    | ns    |

Notes: 1. Values are based on a a maximum frequency of 62.5 MHz. The TDM interface supports any frequency below 62.5 MHz.

- 2. Values are based on 20 pF capacitive load.
  - 3. Values are based on 10 pF capacitive load.
  - 4. The expression is for common calculations only.

Figure 18 shows the TDM input AC timing.



Figure 18. TDM Inputs Signals

**Note:** For some TDM modes, receive data and receive sync are input on other pins. This timing is also valid for them. See the *MSC8144 Reference Manual*.

Figure 19 shows TDMxTSYN AC timing in TSO=0 mode.



Figure 19. TDMxTSYN in TSO=0 mode

Figure 20 shows the TDM Output AC timing



Figure 20. TDM Output Signals

**Note:** For some TDM modes, transmit data is output on other pins. This timing is also valid for those pins. See the *MSC8144 Reference Manual* 

### 2.6.8 UART Timing

**Table 38. UART Timing** 

| Characteristics                                                  | Symbol               | Expression               | Min | Max | Unit |
|------------------------------------------------------------------|----------------------|--------------------------|-----|-----|------|
| URXD and UTXD inputs high/low duration                           | T <sub>UREFCLK</sub> | 16 × T <sub>REFCLK</sub> | 160 | _   | ns   |
| <b>Note:</b> $T_{UREFCLK} = T_{REFCLK}$ is guaranteed by design. |                      |                          |     |     |      |

Figure 21 shows the UART input AC timing



Figure 22 shows the UART output AC timing



### 2.6.9 Timer Timing

**Table 39. Timer Timing** 

| Characteristics         | Symbol                | Min  | Unit |
|-------------------------|-----------------------|------|------|
| TIMERx frequency        | T <sub>TMREFCLK</sub> | 10.0 | ns   |
| TIMERx Input high phase | T <sub>TMCH</sub>     | 4.0  | ns   |
| TIMERx Output low phase | T <sub>TMCL</sub>     | 4.0  | ns   |

Figure 23 shows the timer input AC timing



Figure 23. Timer Timing

## 2.6.10 Ethernet Timing

This section describes the AC electrical characteristics for the Ethernet interface.

There are programmable delay units (PDU) that should be programmed differently for each Interface to meet timing. There is a general configuration register 4 (GCR4) used to configure the timing. For additional information, see the *MSC8144 Reference Manual*.

### 2.6.10.1 Management Interface Timing

**Table 40. Ethernet Controller Management Interface Timing** 

| Characteristics                          | Symbol              | Min | Max | Unit |
|------------------------------------------|---------------------|-----|-----|------|
| ETHMDC to ETHMDIO delay <sup>2</sup>     | t <sub>MDKHDX</sub> | 10  | 70  | ns   |
| ETHMDIO to ETHMDC rising edge setup time | t <sub>MDDVKH</sub> | 7   | _   | ns   |
| ETHMDC rising edge to ETHMDIO hold time  | t <sub>MDDXKH</sub> | 0   | _   | ns   |

Notes: 1. Program the ETHMDC frequency (f<sub>MDC</sub>) to a maximum value of 2.5 MHz (400 ns period for t<sub>MDC</sub>). The value depends on the source clock and configuration of MIIMCFG[MCS] and UPSMR[MDCP]. For example, for a source clock of 400 MHz, to achieve f<sub>MDC</sub> = 2.5 MHz, program MIIMCFG[MCS] = 0x4 and UPSMR[MDCP] = 0. See the *MSC8144 Reference Manual* for configuration details.

2. The value depends on the source clock. For example, for a source clock of 267 MHz, the delay is 70 ns. For a source clock of 333 MHz, the delay is 58 ns.



Figure 24. MII Management Interface Timing

### 2.6.10.2 MII Transmit AC Timing Specifications

Table 41 provides the MII transmit AC timing specifications.

**Table 41. MII Transmit AC Timing Specifications** 

|                                                                                                                                     |  | Parameter/Condition | Symbol <sup>1</sup> | Min | Max | Unit |
|-------------------------------------------------------------------------------------------------------------------------------------|--|---------------------|---------------------|-----|-----|------|
| TX_CLK to MII data TXD[3:0], TX_ER, TX_EN delay                                                                                     |  | t <sub>MTKHDX</sub> | 0                   | 25  | ns  |      |
| Notes: 1. Typical TX_CLK period (t <sub>MTX</sub> ) for 10 Mbps is 400 ns and for 100 Mbps is 40 ns. 2. Program GCR4 as 0x00030CC3. |  |                     |                     |     |     |      |

Figure 25 shows the MII transmit AC timing diagram.



Figure 25. MII Transmit AC Timing

## 2.6.10.3 MII Receive AC Timing Specifications

Table 42 provides the MII receive AC timing specifications.

**Table 42. MII Receive AC Timing Specifications** 

| Parameter/Condition                                                                                                                 | Symbol <sup>1</sup> | Min  | Max | Unit |
|-------------------------------------------------------------------------------------------------------------------------------------|---------------------|------|-----|------|
| RXD[3:0], RX_DV, RX_ER setup time to RX_CLK                                                                                         | t <sub>MRDVKH</sub> | 10.0 | _   | ns   |
| RXD[3:0], RX_DV, RX_ER hold time to RX_CLK                                                                                          |                     | 2    | _   | ns   |
| Notes: 1. Typical RX_CLK period (t <sub>MRX</sub> ) for 10 Mbps is 400 ns and for 100 Mbps is 40 ns. 2. Program GCR4 as 0x00030CC3. |                     |      |     |      |

Figure 26 provides the AC test load.



Figure 26. AC Test Load

Figure 27 shows the MII receive AC timing diagram.



Figure 27. MII Receive AC Timing

### 2.6.10.4 RMII Transmit and Receive AC Timing Specifications

Table 43 provides the RMII transmit and receive AC timing specifications.

**Table 43. RMII Transmit and Receive AC Timing Specifications** 

| Parameter/Condition                                                                                  | Symbol <sup>1</sup>                 | Min | Max | Unit |
|------------------------------------------------------------------------------------------------------|-------------------------------------|-----|-----|------|
| REF_CLK duty cycle                                                                                   | t <sub>RMXH</sub> /t <sub>RMX</sub> | 35  | 65  | %    |
| REF_CLK to RMII data TXD[1–0], TX_EN delay                                                           | t <sub>RMTKHDX</sub>                | 2   | 10  | ns   |
| RXD[1-0], CRS_DV, RX_ER setup time to REF_CLK                                                        | t <sub>RMRDVKH</sub>                | 4.0 | _   | ns   |
| RXD[1-0], CRS_DV, RX_ER hold time to REF_CLK                                                         | t <sub>RMRDXKH</sub>                | 2.0 | _   | ns   |
| Typical REF_CLK clock period (t <sub>RMX</sub> ) is 20 ns                                            |                                     |     |     |      |
| Notes: 1. Typical REF_CLK clock period (t <sub>RMX</sub> ) is 20 ns<br>2. Program GCR4 as 0x00001405 |                                     |     |     |      |

Figure 28 shows the RMII transmit and receive AC timing diagram.



Figure 28. RMII Transmit and Receive AC Timing

Figure 29 provides the AC test load.



Figure 29. AC Test Load

### 2.6.10.5 SMII AC Timing Specification

**Table 44. SMII Mode Signal Timing** 

| Characteristics                                       | Symbol              | Min | Max | Unit |
|-------------------------------------------------------|---------------------|-----|-----|------|
| ETHSYNC_IN, ETHRXD to ETHCLOCK rising edge setup time | t <sub>SMDVKH</sub> | 1.5 |     | ns   |
| ETHCLOCK rising edge to ETHSYNC_IN, ETHRXD hold time  | t <sub>SMDXKH</sub> | 1.0 |     | ns   |
| ETHCLOCK rising edge to ETHSYNC, ETHTXD output delay  | t <sub>SMXR</sub>   | 1.5 | 5.0 | ns   |

Notes: 1. Typical REF\_CLK clock period is 8ns

- 2. Measured using a 5 pF load.
- 3. Measured using a 15 pF load
- 4. Program GCR4 as 0x00002008

Figure 30 shows the SMII Mode signal timing.



Figure 30. SMII Mode Signal Timing

### 2.6.10.6 RGMII AC Timing Specifications

Table 45 presents the RGMII AC timing specifications for applications requiring an on-board delayed clock.

Table 45. RGMII with On-Board Delay AC Timing Specifications

| Parameter/Condition                                 | Symbol             | Min  | Тур | Max | Unit |
|-----------------------------------------------------|--------------------|------|-----|-----|------|
| Data to clock output skew (at transmitter)          | t <sub>SKEWT</sub> | -0.5 | _   | 0.5 | ns   |
| Data to clock input skew (at receiver) <sup>2</sup> | t <sub>SKEWR</sub> | 0.9  | _   | 2.6 | ns   |

**Notes:** 1. At recommended operating conditions with  $LV_{DD}$  of 2.5 V +/- 5%.

- 2. This implies that PC board design requires clocks to be routed such that an additional trace delay of greater than 1.5 ns is added to the associated clock signal.
- 3. GCR4 should be programmed as 0x00001004.

Table 46 presents the RGMII AC timing specification for applications required non-delayed clock on board.

Table 46. RGMII with No On-Board Delay AC Timing Specifications

| Parameter/Condition                                 | Symbol             | Min  | Тур | Max  | Unit |
|-----------------------------------------------------|--------------------|------|-----|------|------|
| Data to clock output skew (at transmitter)          | t <sub>SKEWT</sub> | -2.6 | _   | -0.9 | ns   |
| Data to clock input skew (at receiver) <sup>2</sup> | t <sub>SKEWR</sub> | -0.5 | _   | 0.5  | ns   |

Notes: 1. At recommended operating conditions with LV<sub>DD</sub> of 2.5 V +/- 5%.

- 2. This implies that PC board design will require clocks to be routed with no additional trace delay
- 3. GCR4 should be programmed as 0x0004C130.

Figure 31 shows the RGMII AC timing and multiplexing diagrams.



Figure 31. RGMII AC Timing and Multiplexing

### 2.6.11 ATM/UTOPIA/POS Timing

Table 47 provides the ATM/UTOPIA/POS input and output AC timing specifications.

Table 47. ATM/UTOPIA/POS AC Timing (External Clock) Specifications

| Characteristic                                     | Symbol              | Min | Max | Unit |
|----------------------------------------------------|---------------------|-----|-----|------|
| Outputs—External clock delay                       | t <sub>UEKHOV</sub> | 1   | 9   | ns   |
| Outputs—External clock High Impedance <sup>1</sup> | t <sub>UEKHOX</sub> | 1   | 9   | ns   |
| Inputs—External clock input setup time             | t <sub>UEIVKH</sub> | 4   |     | ns   |
| Inputs—External clock input hold time              | t <sub>UEIXKH</sub> | 1   |     | ns   |

Notes: 1. Not tested. Guaranteed by design.

Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are
measured at the pin. Although the specifications generally reference the rising edge of the clock, these AC timing diagrams
also apply when the falling edge is the active edge.

Figure 32 provides the AC test load for the ATM/UTOPIA/POS.



Figure 32. ATM/UTOPIA/POS AC Test Load

Figure 33 shows the ATM/UTOPIA/UTOPIA timing with external clock.



Figure 33. ATM/UTOPIAPOS AC Timing (External Clock)

### 2.6.12 SPI Timing

Table 48 lists the SPI input and output AC timing specifications.

Table 48. SPI AC Timing Specifications <sup>1</sup>

| Characteristic                                           | Symbol <sup>2</sup> | Min | Max | Unit |
|----------------------------------------------------------|---------------------|-----|-----|------|
| SPI outputs valid—Master mode (internal clock) delay     | t <sub>NIKHOV</sub> |     | 6   | ns   |
| SPI outputs hold—Master mode (internal clock) delay      | t <sub>NIKHOX</sub> | 0.5 |     | ns   |
| SPI outputs valid—Slave mode (external clock) delay      | t <sub>NEKHOV</sub> |     | 8   | ns   |
| SPI outputs hold—Slave mode (external clock) delay       | t <sub>NEKHOX</sub> | 2   |     | ns   |
| SPI inputs—Master mode (internal clock input) setup time | t <sub>NIIVKH</sub> | 4   |     | ns   |
| SPI inputs—Master mode (internal clock) input hold time  | t <sub>NIIXKH</sub> | 0   |     | ns   |
| SPI inputs—Slave mode (external clock) input setup time  | t <sub>NEIVKH</sub> | 4   |     | ns   |
| SPI inputs—Slave mode (external clock) input hold time   | t <sub>NEIXKH</sub> | 2   |     | ns   |

Notes: 1. Output specifications are measured from the 50 percent level of the rising edge of CLKIN to the 50 percent level of the signal. Timings are measured at the pin.

2. The symbols for timing specifications follow the pattern of t<sub>(first two</sub> letters of functional block)(signal)(state) (reference)(state) for inputs and t<sub>(first two</sub> letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>NIKHOX</sub> symbolizes the internal timing (NI) for the time SPICLK clock reference (K) goes to the high state (H) until outputs (O) are invalid (X).

Figure 34 provides the AC test load for the SPI.



Figure 34. SPI AC Test Load

Figure 35 and Figure 36 represent the AC timings from Table 48. Note that although the specifications generally reference the rising edge of the clock, these AC timing diagrams also apply when the falling edge is the active edge.

Figure 35 shows the SPI timings in slave mode (external clock).



Note: The clock edge is selectable on SPI.

Figure 35. SPI AC Timing in Slave Mode (External Clock)

Figure 36 shows the SPI timings in master mode (internal clock).



Note: The clock edge is selectable on SPI.

Figure 36. SPI AC Timing in Master Mode (Internal Clock)

### 2.6.13 Asynchronous Signal Timing

**Table 49. Signal Timing** 

| Characteristics                    | Symbol            | Туре         | Min                          |
|------------------------------------|-------------------|--------------|------------------------------|
| Input                              | t <sub>IN</sub>   | Asynchronous | One CLKIN cycle <sup>1</sup> |
| Output                             | t <sub>OUT</sub>  | Asynchronous | Application dependent        |
| Note: 1. Relevant for EE0, IRQ[15- | 0], and NMI only. |              |                              |

The following interfaces use the specified asynchronous signals:

• *GPIO*. Signals GPIO[31–0], when used as GPIO signals, that is, when the alternate multiplexed special functions are not selected.

**Note:** When used as a GPI, the input should be driven until it is acknowledged by the device; the GPIO input status is read from a register.

- EE port. Signals EE0, EE1, EE2\_0, EE2\_1, EE2\_2, and EE2\_3.
- Boot function. Signal STOP\_BS.
- *I*<sup>2</sup>*C interface*. Signals I2C\_SCL and I2C\_SDA.
- Interrupt inputs. Signals  $\overline{IRQ[15-0]}$  and  $\overline{NMI}$ .
- Interrupt outputs. Signals  $\overline{\text{INT OUT}}$  and  $\overline{\text{NMI OUT}}$  (pulse width is 10 ns).

Figure 37 shows the behavior of the asynchronous signals.



Figure 37. Asynchronous Signal Timing

## 2.6.14 JTAG Signals

**Table 50. JTAG Timing** 

| Characteristics                                                                                         | Cumbal              | All frequencies |      | Unit |  |
|---------------------------------------------------------------------------------------------------------|---------------------|-----------------|------|------|--|
| Characteristics                                                                                         | Symbol              | Min             | Max  | Unit |  |
| TCK cycle time                                                                                          | t <sub>TCKX</sub>   | 36.0            | _    | ns   |  |
| TCK clock high phase measured at V <sub>M</sub> = 1.6 V                                                 | t <sub>TCKH</sub>   | 15.0            | _    | ns   |  |
| Boundary scan input data setup time                                                                     | t <sub>BSVKH</sub>  | 0.0             | _    | ns   |  |
| Boundary scan input data hold time                                                                      | t <sub>BSXKH</sub>  | 15.0            | _    | ns   |  |
| TCK fall to output data valid                                                                           | t <sub>TCKHOV</sub> | _               | 20.0 | ns   |  |
| TCK fall to output high impedance                                                                       | t <sub>TCKHOZ</sub> | _               | 24.0 | ns   |  |
| TMS, TDI data setup time                                                                                | t <sub>TDIVKH</sub> | 0.0             | _    | ns   |  |
| TMS, TDI data hold time                                                                                 | t <sub>TDIXKH</sub> | 5.0             | _    | ns   |  |
| TCK fall to TDO data valid                                                                              | t <sub>TDOHOV</sub> | _               | 10.0 | ns   |  |
| TCK fall to TDO high impedance                                                                          | t <sub>TDOHOZ</sub> | _               | 12.0 | ns   |  |
| TRST assert time                                                                                        | t <sub>TRST</sub>   | 100.0           | _    | ns   |  |
| Note: All timings apply to OnCE module data transfers as well as any other transfers via the JTAG port. |                     |                 |      |      |  |

Figure 38 shows the Test Clock Input Timing Diagram



Figure 38. Test Clock Input Timing

Figure 39 shows the boundary scan (JTAG) timing diagram.



Figure 39. Boundary Scan (JTAG) Timing

Figure 40 shows the test access port timing diagram



**Figure 40. Test Access Port Timing** 

Figure 41 shows the  $\overline{TRST}$  timing diagram.



Figure 41. TRST Timing

## 3 Hardware Design Considerations

The following sections discuss areas to consider when the MSC8144 device is designed into a system.

## 3.1 Start-up Sequencing Recommendations

### 3.1.1 Power-on Sequence

Use the following guidelines for power-on sequencing:

- There are no dependencies in power-on/power-off sequence between V<sub>DDM3</sub> and V<sub>DD</sub> supplies.
- There are no dependencies in power-on/power-off sequence between RapidIO supplies:  $V_{DDSXC}$ ,  $V_{DDSXP}$ ,  $V_{DDRIOPLL}$  and other MSC8144 supplies.
- V<sub>DDPLL</sub> should be coupled with the V<sub>DD</sub> power rail with extremely low impedance path.

External voltage applied to any input line must not exceed the related to this port I/O supply by more than 0.6~V at any time, including during power-up. Some designs require pull-up voltages applied to selected input lines during power-up for configuration purposes. This is an acceptable exception to the rule during start-up. However, each such input can draw up to 80~M per input pin per MSC8144 device in the system during start-up. An assertion of the inputs to the high voltage level before power-up should be with slew rate less than 4~V/ns.

65

The following supplies should rise before any other supplies in any sequence

- V<sub>DD</sub> and V<sub>DDPLL</sub> coupled together
- $V_{DDM3}$

After the above supplies rise to 90% of their nominal value the following I/O supplies may rise in any sequence (see Figure 42):

- $V_{DDGE2}$
- $V_{DDIO}$
- V<sub>DDDDR</sub> and MV<sub>REF</sub> coupled one to another. MV<sub>REF</sub> should be either at same time or after V<sub>DDDDR</sub>.
- $V_{DDM3IO}$
- $V_{25M3}$



Figure 42.  $V_{DDM3IO}$  and  $V_{25M3}$  Power-on Sequence

1. This recommended power sequencing is different from the MSC8122/MSC8126. Note:

- 2. If no pins that require V<sub>DDGE1</sub> as a reference supply are used (see Table 1), V<sub>DDGE1</sub> can be tied to GND.
- 3. If no pins that require V<sub>DDGE2</sub> as a reference supply are used (see Table 1), V<sub>DDGE2</sub> can be tied to GND.
- **4.** If the DDR interface is not used,  $V_{DDDDR}$  and  $MV_{REF}$  can be tied to GND.
- 5. If the M3 memory is not used,  $V_{DDM3}$ ,  $V_{DDM3IO}$ , and  $V_{25M3}$  can be tied to GND.
- 6. If the RapidIO interface is not used, V<sub>DDSX</sub>, V<sub>DDSXP</sub>, and V<sub>DDRIOPLL</sub> can be tied to GND.

#### 3.1.2 **Start-Up Timing**

**Section 2.6.1** describes the start-up timing.

MSC8144 Quad Core Digital Signal Processor Data Sheet, Rev. 16

## 3.2 Power Supply Design Considerations

Each PLL supply must have an external RC filter for the  $V_{DDPLL}$  input. The filter is a 10  $\Omega$  resistor in series with two 2.2  $\mu$ F, low ESL (<0.5 nH) and low ESR capacitors. All three PLLs can connect to a single supply voltage source (such as a voltage regulator) as long as the external RC filter is applied to each PLL separately (see Figure 43). For optimal noise filtering, place the circuit as close as possible to its  $V_{DDPLL}$  inputs. These traces should be short and direct.



Figure 43. PLL Supplies

## 3.3 Clock and Timing Signal Board Layout Considerations

When laying out the system board, use the following guidelines:

- Keep clock and timing signal paths as short as possible and route with 50  $\Omega$  impedance.
- Use a serial termination resistor placed close to the clock buffer to minimize signal reflection. Use the following equation to compute the resistor value:

Rterm = Rim - Rbuf

where Rim = trace characteristic impedance

Rbuf = clock buffer internal impedance.

Note: See MSC8144 CLKIN and PCI\_CLK\_IN Board Layout (AN3440) for an example layout.

## 3.4 Connectivity Guidelines

**Note:** Although the package actually uses a ball grid array, the more conventional term pin is used to denote signal connections in this discussion.

First, select the pin multiplexing mode to allocate the required I/O signals. Then use the guidelines presented in the following subsections for board design and connections. The following conventions are used in describing the connectivity requirements:

- 1. GND indicates using a  $10 \text{ k}\Omega$  pull-down resistor (recommended) or a direct connection to the ground plane. Direct connections to the ground plane may yield DC current up to 50mA through the I/O supply that adds to overall power consumption.
- 2.  $V_{DD}$  indicates using a 10 k $\Omega$  pull-up resistor (recommended) or a direct connection to the appropriate power supply. Direct connections to the supply may yield DC current up to 50mA through the I/O supply that adds to overall power consumption.
- 3. Mandatory use of a pull-up or pull-down resistor it is clearly indicated as "pull-up/pull-down".
- 4. NC indicates "not connected" and means do not connect anything to the pin.
- 5. The phrase "in use" indicates a typical pin connection for the required function.

**Note:** Please see recommendations #1 and #2 as mandatory pull-down or pull-up connection for unused pins in case of subset interface connection.

## 3.4.1 DDR Memory Related Pins

This section discusses the various scenarios that can be used with DDR1 and DDR2 memory.

**Note:** For information about unused differential/non-differential pins in DDR1/DDR2 modes (that is, unused negative lines of strobes in DDR1), please refer to Table 51.

#### 3.4.1.1 DDR Interface Is Not Used

Table 51. Connectivity of DDR Related Pins When the DDR Interface Is Not Used

| Signal Name | Pin Connection |
|-------------|----------------|
| MDQ[0-31]   | NC             |
| MDQS[0-3]   | NC             |
| MDQS[0-3]   | NC             |
| MA[0-15]    | NC             |
| MCK[0-2]    | NC             |
| MCK[0-2]    | NC             |
| MCS[0-1]    | NC             |

MSC8144 Quad Core Digital Signal Processor Data Sheet, Rev. 16

#### **Hardware Design Considerations**

Table 51. Connectivity of DDR Related Pins When the DDR Interface Is Not Used (continued)

| Signal Name                                                                                                                                                                                                                            | Pin Connection |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| MDM[0-3]                                                                                                                                                                                                                               | NC             |
| MBA[0-2]                                                                                                                                                                                                                               | NC             |
| MCAS                                                                                                                                                                                                                                   | NC             |
| MCKE[0-1]                                                                                                                                                                                                                              | NC             |
| MODT[0-1]                                                                                                                                                                                                                              | NC             |
| MDIC[0-1]                                                                                                                                                                                                                              | NC             |
| MRAS                                                                                                                                                                                                                                   | NC             |
| MWE                                                                                                                                                                                                                                    | NC             |
| MECC[0-7]                                                                                                                                                                                                                              | NC             |
| ECC_MDM                                                                                                                                                                                                                                | NC             |
| ECC_MDQS                                                                                                                                                                                                                               | NC             |
| ECC_MDQS                                                                                                                                                                                                                               | NC             |
| $MV_REF$                                                                                                                                                                                                                               | GND            |
| $V_{\rm DDDDR}$                                                                                                                                                                                                                        | GND            |
| Note: If the DDR controller is not used, disable the internal DDR clock by writing a 1 to the CLK11DIS bit in the System Clock Control Register (SCCR[CLK!11DIS]). See Chapter 7, Clocks, in the MSC8144 Reference Manual for details. |                |

## 3.4.1.2 16-Bit DDR Memory Only

Table 52 lists unused pin connection when using 16-bit DDR memory. The 16 most significant data lines are not used.

Table 52. Connectivity of DDR Related Pins When Using 16-bit DDR Memory Only

| Signal Name | Pin connection                |
|-------------|-------------------------------|
| MDQ[0-15]   | in use                        |
| MDQ[16-31]  | pull-up to V <sub>DDDDR</sub> |
| MDQS[0-1]   | in use                        |
| MDQS[2-3]   | pull-down to GND              |
| MDQS[0-1]   | in use                        |
| MDQS[2-3]   | pull-up to V <sub>DDDDR</sub> |
| MA[0-15]    | in use                        |
| MCK[0-2]    | in use                        |
| MCK[0-2]    | in use                        |
| MCS[0-1]    | in use                        |
| MDM[0-1]    | in use                        |
| MDM[2-3]    | NC                            |
| MBA[0-2]    | in use                        |
| MCAS        | in use                        |
| MCKE[0-1]   | in use                        |
| MODT[0-1]   | in use                        |
| MDIC[0-1]   | in use                        |
| MRAS        | in use                        |

MSC8144 Quad Core Digital Signal Processor Data Sheet, Rev. 16

Table 52. Connectivity of DDR Related Pins When Using 16-bit DDR Memory Only (continued)

| Signal Name        | Pin connection         |
|--------------------|------------------------|
| MWE                | in use                 |
| MV <sub>REF</sub>  | 1/2*V <sub>DDDDR</sub> |
| V <sub>DDDDR</sub> | 2.5 V or 1.8 V         |

### 3.4.1.3 ECC Unused Pin Connections

When the error code corrected mechanism is not used in any 32- or 16-bit DDR configuration, refer to Table 53 to determine the correct pin connections.

Table 53. Connectivity of Unused ECC Mechanism Pins

| Signal Name | Pin connection                |
|-------------|-------------------------------|
| MECC[0-7]   | pull-up to V <sub>DDDDR</sub> |
| ECC_MDM     | NC                            |
| ECC_MDQS    | pull-down to GND              |
| ECC_MDQS    | pull-up to V <sub>DDDDR</sub> |

## 3.4.2 Serial RapidIO Interface Related Pins

### 3.4.2.1 Serial RapidIO interface Is Not Used

Table 54. Connectivity of Serial RapidIO Interface Related Pins When the RapidIO Interface Is Not Used

| Signal Name           | Pin Connection |
|-----------------------|----------------|
| SRIO_IMP_CAL_RX       | GND            |
| SRIO_IMP_CAL_TX       | GND            |
| SRIO_REF_CLK          | GND            |
| SRIO_REF_CLK          | GND            |
| SRIO_RXD[0-3]         | GND            |
| SRIO_RXD[0-3]         | GND            |
| SRIO_TXD[0-3]         | NC             |
| SRIO_TXD[0-3]         | NC             |
| V <sub>DDRIOPLL</sub> | GND            |
| GND <sub>RIOPLL</sub> | GND            |
| GND <sub>SXP</sub>    | GND            |
| GND <sub>SXC</sub>    | GND            |
| V <sub>DDSXP</sub>    | GND            |
| V <sub>DDSXC</sub>    | GND            |

### 3.4.2.2 Serial RapidIO Specific Lane Is Not Used

Table 55. Connectivity of Serial RapidIO Related Pins When Specific Lane Is Not Used

| Signal Name                                                                         | Pin Connection     |
|-------------------------------------------------------------------------------------|--------------------|
| SRIO_IMP_CAL_RX                                                                     | in use             |
| SRIO_IMP_CAL_TX                                                                     | in use             |
| SRIO_REF_CLK                                                                        | in use             |
| SRIO_REF_CLK                                                                        | in use             |
| SRIO_RXDx                                                                           | GND <sub>SXC</sub> |
| SRIO_RXDx                                                                           | GND <sub>SXC</sub> |
| SRIO_TXDx                                                                           | NC                 |
| SRIO_TXD <i>x</i>                                                                   | NC                 |
| V <sub>DDRIOPLL</sub>                                                               | in use             |
| GND <sub>RIOPLL</sub>                                                               | in use             |
| GND <sub>SXP</sub>                                                                  | GND <sub>SXP</sub> |
| GND <sub>SXC</sub>                                                                  | GND <sub>SXC</sub> |
| V <sub>DDSXP</sub>                                                                  | 1.0 V              |
| V <sub>DDSXC</sub>                                                                  | 1.0 V              |
| <b>Note:</b> The <i>x</i> indicates the lane number {0,1,2,3} for all unused lanes. |                    |

## 3.4.3 M3 Memory Related Pins

Table 56. Connectivity of M3 Related Pins When M3 Memory Is Not Used

| Signal Name         | Pin Connection |
|---------------------|----------------|
| M3_RESET            | NC             |
| V <sub>25M3</sub>   | GND            |
| V <sub>DDM3</sub>   | GND            |
| V <sub>DDM3IO</sub> | GND            |

### 3.4.4 Ethernet Related Pins

### 3.4.4.1 Ethernet Controller 1 (GE1) Related Pins

**Note:** Table 57 and Table 58 assume that the alternate function of the specified pin is not used. If the alternate function is used, connect the pin as required to support that function.

#### 3.4.4.1.1 GE1 Interface Is Not Used

Table 57 assumes that the GE1 signals are not used for any purpose (including any multiplexed functions) and that  $V_{DDGE1}$  is tied to GND.

Table 57. Connectivity of GE1 Related Pins When the GE1 Interface Is Not Used

| Signal Name  | Pin Connection     |
|--------------|--------------------|
| GE1_COL      | NC                 |
| GE1_CRS      | NC                 |
| GE1_RD[0-4]  | NC                 |
| GE1_RX_ER    | NC                 |
| GE1_RX_CLK   | NC                 |
| GE1_RX_DV    | NC                 |
| GE1_SGMII_RX | GND <sub>SXC</sub> |
| GE1_SGMII_RX | GND <sub>SXC</sub> |
| GE1_SGMII_TX | NC                 |
| GE1_SGMII_TX | NC                 |
| GE1_TD[0-4]  | NC                 |
| GE1_TX_CLK   | NC                 |
| GE1_TX_EN    | NC                 |
| GE1_TX_ER    | NC                 |

#### 3.4.4.1.2 Subset of GE1 Pins Required

When only a subset of the whole GE1 interface is used, such as for RMII, the unused GE1 pins should be connected as described in Table 58. This table assumes that the unused GE1 pins are not used for any purpose (including any multiplexed function) and that  $V_{DDGE1}$  is tied to either 2.5 V or 3.3 V.

Table 58. Connectivity of GE1 Related Pins When only a subset of the GE1 Interface Is required

| Signal Name  | Pin Connection     |
|--------------|--------------------|
| GE1_COL      | GND                |
| GE1_CRS      | GND                |
| GE1_RD[0-3]  | GND                |
| GE1_RX_ER    | GND                |
| GE1_RX_CLK   | GND                |
| GE1_RX_DV    | GND                |
| GE1_SGMII_RX | GND <sub>SXC</sub> |
| GE1_SGMII_RX | GND <sub>SXC</sub> |
| GE1_SGMII_TX | NC                 |

MSC8144 Quad Core Digital Signal Processor Data Sheet, Rev. 16

Table 58. Connectivity of GE1 Related Pins When only a subset of the GE1 Interface Is required (continued)

| Signal Name  | Pin Connection |
|--------------|----------------|
| GE1_SGMII_TX | NC             |
| GE1_TD[0-3]  | NC             |
| GE1_TX_CLK   | GND            |
| GE1_TX_EN    | NC             |
| GE1_TX_ER    | NC             |

### 3.4.4.2 Ethernet Controller 2 (GE2) Related Pins

**Note:** Table 59 through Table 61 assume that the alternate function of the specified pin is not used. If the alternate function is used, connect the pin as required to support that function.

#### 3.4.4.2.1 GE2 interface Is Not Used

Table 59 assumes that the GE2 pins are not used for any purpose (including any multiplexed function) and that  $V_{DDGE2}$  is tied to GND.

Table 59. Connectivity of GE2 Related Pins When the GE2 Interface Is Not Used

| Signal Name  | Pin Connection     |
|--------------|--------------------|
| GE2_RD[0-3]  | NC                 |
| GE2_RX_CLK   | NC                 |
| GE2_RX_DV    | NC                 |
| GE2_RX_ER    | NC                 |
| GE2_SGMII_RX | GND <sub>SXC</sub> |
| GE2_SGMII_RX | GND <sub>SXC</sub> |
| GE2_SGMII_TX | NC                 |
| GE2_SGMII_TX | NC                 |
| GE2_TCK      | Nc                 |
| GE2_TD[0-3]  | Nc                 |
| GE2_TX_EN    | NC                 |

#### 3.4.4.2.2 Subset of GE2 Pins Required

When only a subset of the whole GE2 interface is used, such as for RMII, the unused GE2 pins should be connected as described in Table 60. The table assumes that the unused GE2 pins are not used for any purpose (including any multiplexed functions) and that  $V_{DDGE2}$  is tied to either 2.5 V or 3.3 V.

Table 60. Connectivity of GE1 Related Pins When only a subset of the GE1 Interface Is required

| Signal Name  | Pin Connection     |
|--------------|--------------------|
| GE2_RD[0-3]  | GND                |
| GE2_RX_CLK   | GND                |
| GE2_RX_DV    | GND                |
| GE2_RX_ER    | GND                |
| GE2_SGMII_RX | GND <sub>SXC</sub> |

Table 60. Connectivity of GE1 Related Pins When only a subset of the GE1 Interface Is required (continued)

| Signal Name  | Pin Connection     |
|--------------|--------------------|
| GE2_SGMII_RX | GND <sub>SXC</sub> |
| GE2_SGMII_TX | NC                 |
| GE2_SGMII_TX | NC                 |
| GE2_TCK      | NC                 |
| GE2_TD[0-3]  | NC                 |
| GE2_TX_EN    | NC                 |

### 3.4.4.3 GE1 and GE2 Management Pins

GE\_MDC and GE\_MDIO pins should be connected as required by the specified protocol. If neither GE1 nor GE2 is used (that is, V<sub>DDGE2</sub> is connected to GND), Table 61 lists the recommended management pin connections.

Table 61. Connectivity of GE Management Pins When GE1 and GE2 Are Not Used

| Signal Name | Pin Connection |
|-------------|----------------|
| GE_MDC      | NC             |
| GE_MDIO     | NC             |

#### 3.4.5 UTOPIA/POS Related Pins

Table 62 lists the board connections of the UTOPIA/POS pins when the entire UTOPIA/POS interface is not used or subset of UTOPIA/POS interface is used. For multiplexing options that select a subset of the UTOPIA/POS interface, use the connections described in Table 62 for those signals that are not selected. Table 62 assumes that the alternate function of the specified pin is not used. If the alternate function is used, connect that pin as required to support the selected function.

Table 62. Connectivity of UTOPIA/POS Related Pins When UTOPIA/POS Interface Is Not Used

| Signal Name       | Pin Connection    |  |
|-------------------|-------------------|--|
| UTP_IR            | GND               |  |
| UTP_RADDR[0-4]    | V <sub>DDIO</sub> |  |
| UTP_RCLAV_PDRPA   | NC                |  |
| UTP_RCLK          | GND               |  |
| UTP_RD[0-15]      | GND               |  |
| UTP_REN           | V <sub>DDIO</sub> |  |
| UTP_RPRTY         | GND               |  |
| UTP_RSOC          | GND               |  |
| UTP_TADDR[0-4]    | V <sub>DDIO</sub> |  |
| UTP_TCLAV         | NC                |  |
| UTP_TCLK          | GND               |  |
| UTP_TD[0-15]      | NC                |  |
| UTP_TEN           | V <sub>DDIO</sub> |  |
| UTP_TPRTY         | NC                |  |
| UTP_TSOC          | NC                |  |
| V <sub>DDIO</sub> | 3.3 V             |  |

### 3.4.6 TDM Interface Related Pins

Table 63 lists the board connections of the TDM pins when an entire specific TDM is not used. For multiplexing options that select a subset of a TDM interface, use the connections described in Table 63 for those signals that are not selected. Table 63 assumes that the alternate function of the specified pin is not used. If the alternate function is used, connect that pin as required to support the selected function.

Table 63. Connectivity of TDM Related Pins When TDM Interface Is Not Used

| Signal Name       | Pin Connection |
|-------------------|----------------|
| TDMxRCLK          | GND            |
| TDM <b>x</b> RDAT | GND            |
| TDMxRSYN          | GND            |
| TDMxTCLK          | GND            |
| TDMT <b>x</b> DAT | GND            |
| TDMxTSYN          | GND            |
| V <sub>DDIO</sub> | 3.3 V          |

Notes: 1.

#### 3.4.7 PCI Related Pins

Table 64 lists the board connections of the pins when PCI is not used. Table 64 assumes that the alternate function of the specified pin is not used. If the alternate function is used, connect that pin as required to support the selected function.

Table 64. Connectivity of PCI Related Pins When PCI Is Not Used

| Signal Name       | Pin Connection     |
|-------------------|--------------------|
| PCI_AD[0-31]      | GND                |
| PCI_CBE[0-3]      | GND                |
| PCI_CLK_IN        | GND                |
| PCI_DEVSEL        | V <sub>DDIO</sub>  |
| PCI_FRAME         | V <sub>DDIO</sub>  |
| PCI_GNT           | $V_{	extsf{DDIO}}$ |
| PCI_IDS           | GND                |
| PCI_IRDY          | V <sub>DDIO</sub>  |
| PCI_PAR           | GND                |
| PCI_PERR          | $V_{DDIO}$         |
| PCI_REQ           | NC                 |
| PCI_SERR          | V <sub>DDIO</sub>  |
| PCI_STOP          | V <sub>DDIO</sub>  |
| PCI_TRDY          | V <sub>DDIO</sub>  |
| V <sub>DDIO</sub> | 3.3 V              |

<sup>1.</sup>  $x = \{0, 1, 2, 3, 4, 5, 6, 7\}$ 

In case of subset of TDM interface usage please make sure to disable unused TDM modules. See Chapter 20, TDM, in the MSC8144 Reference Manual for details.

### 3.4.8 Miscellaneous Pins

Table 65 lists the board connections for the pins if they are not required by the system design. Table 65 assumes that the alternate function of the specified pin is not used. If the alternate function is used, connect that pin as required to support the selected function.

Table 65. Connectivity of Individual Pins When They Are Not Required

| Signal Name                                                   | Pin Connection                                      |
|---------------------------------------------------------------|-----------------------------------------------------|
| CLKOUT                                                        | NC                                                  |
| EE0                                                           | GND                                                 |
| EE1                                                           | NC                                                  |
| GPIO[0-31]                                                    | GND                                                 |
| SCL                                                           | See the GPIO connectivity guidelines in this table. |
| SDA                                                           | See the GPIO connectivity guidelines in this table. |
| ĪNT_OUT                                                       | NC                                                  |
| ĪRQ[0-15]                                                     | See the GPIO connectivity guidelines in this table. |
| NMI                                                           | $V_{\mathrm{DDIO}}$                                 |
| NMI_OUT                                                       | NC                                                  |
| RC[0-16]                                                      | GND                                                 |
| RC_LDF                                                        | NC                                                  |
| STOP_BS                                                       | GND                                                 |
| TCK                                                           | GND                                                 |
| TDI                                                           | GND                                                 |
| TDO                                                           | NC                                                  |
| TMR[0-4]                                                      | See the GPIO connectivity guidelines in this table. |
| TMS                                                           | GND                                                 |
| TRST                                                          | GND                                                 |
| URXD                                                          | See the GPIO connectivity guidelines in this table. |
| UTXD                                                          | See the GPIO connectivity guidelines in this table. |
| V <sub>DDIO</sub>                                             | 3.3 V                                               |
| Note: When using I/O multiplexing mode 5 or 6, tie the TDM7TS | /N/PCI_AD4 signal (ball number AC9) to GND.         |

**Note:** For details on configuration, see the *MSC8144 Reference Manual*. For additional information, refer to the *MSC8144 Design Checklist* (AN3202).

# 4 Ordering Information

Consult a Freescale Semiconductor sales office or authorized distributor to determine product availability and place an order.

| Part    | Package Type                                         | Spheres   | Mask # | Core Voltage | Operating<br>Temperature | Core<br>Frequency<br>(MHz) | Order Number    |
|---------|------------------------------------------------------|-----------|--------|--------------|--------------------------|----------------------------|-----------------|
| MSC8144 | Flip Chip Plastic Ball Grid Array                    | Lead-free | 0M31H  | 1.0 V        | 0° to 90°C               | 800                        | MSC8144VT800A   |
|         | (FC-PBGA)                                            |           |        |              | 0° to 105°C              | 800                        | MSC8144SVT800A  |
|         |                                                      |           |        |              | –40° to 105°C            | 800                        | MSC8144TVT800A  |
|         |                                                      |           |        |              | 0° to 90°C               | 1000                       | MSC8144VT1000A  |
|         |                                                      |           |        |              | 0° to 105°C              | 1000                       | MSC8144SVT1000A |
|         |                                                      |           |        |              | –40° to 105°C            | 1000                       | MSC8144TVT1000A |
|         |                                                      |           | 1M31H  | 1.0 V        | 0° to 90°C               | 800                        | MSC8144VT800B   |
|         |                                                      |           |        |              | 0° to 105°C              | 800                        | MSC8144SVT800B  |
|         |                                                      |           |        |              | –40° to 105°C            | 800                        | MSC8144TVT800B  |
|         |                                                      |           |        |              | 0° to 90°C               | 1000                       | MSC8144VT1000B  |
|         |                                                      |           |        |              | 0° to 105°C              | 1000                       | MSC8144SVT1000B |
|         |                                                      |           |        |              | –40° to 105°C            | 1000                       | MSC8144TVT1000B |
| Note: S | Note: See Table 3 for Core Voltage tolerance limits. |           |        |              |                          |                            |                 |

# 5 Package Information



Figure 44. MSC8144 Mechanical Information, 783-ball FC-PBGA Package

## 6 Product Documentation

- *MSC8144 Technical Data Sheet* (MSC8144). Details the signals, AC/DC characteristics, clock signal characteristics, package and pinout, and electrical design considerations of the MSC8144 device.
- *MSC8144 Reference Manual* (MSC8144RM). Includes functional descriptions of the extended cores and all the internal subsystems including configuration and programming information.
- Application Notes. Cover various programming topics related to the StarCore DSP core and the MSC8144 device.
- *SC3400 DSP Core Reference Manual*. Covers the SC3400 core architecture, control registers, clock registers, program control, and instruction set.
- MSC8144 SC3400 DSP Core Subsystem Reference Manual. Covers core subsystem architecture, functionality, and registers.

MSC8144 Quad Core Digital Signal Processor Data Sheet, Rev. 16

78

# 7 Revision History

Table 66 provides a revision history for this data sheet.

**Table 66. Document Revision History** 

| Rev. | Date      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | Feb. 2007 | Initial public release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 1    | Apr. 2007 | <ul> <li>Adds new I/O multiplexing mode 7 that supports POS functionality.</li> <li>Updates reference voltage supply for pins G5, H7, and H8 in Table 1.</li> <li>Updates start-up timing recommendations with regard to TRST and M3_RESET in Section 2.7.1.</li> <li>Adds input clock duty cycles in Table 20.</li> <li>Updates PCI AC timings in Table 41.</li> <li>Removes UTOPIA internal clock specifications in Table 52.</li> <li>Updates JTAG timings in Table 56.</li> <li>Clarifies connectivity guidelines for Ethernet pins in Section 3.3.4.</li> <li>Miscellaneous pin connectivity guidelines were updated in Table 71.</li> <li>Updates name of core subsystem reference manual.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 2    | June 2007 | <ul> <li>Corrected AA4 definition in Table 1. Changed TDM5TD3 to correct name TDM5TDAT.</li> <li>Removed Figure 35 because the device does not support UTOPIA using an internal clock. Renumbered subsequent figures.</li> <li>Removed Section 3.5 <i>Thermal Considerations</i>. To be replaced with an application note.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 3    | Sep 2007  | <ul> <li>Updated M3 voltage range in Table 3.</li> <li>Changed note in Table 7 for PLL power supplies.</li> <li>DDR voltage designator changed from V<sub>DD</sub> to V<sub>DDDDR</sub> in Table 8, Table 10, Section 2.7.4.1, Section 2.7.4.2, and Figure 11. Changed range on I<sub>OZ</sub> in Table 8 and Table 10.</li> <li>Deleted text before Table 13 and added note 2 to input pin capacitance.</li> <li>Deleted Section 2.6.5 on page 32 and renumbered subsequent subsections.</li> <li>Deleted text before new Section 2.6.5.1.</li> <li>Added a 1 to the note in Table 15 and added note 1 to input pin capacitance.</li> <li>Deleted ac voltage rows from Table 16. Added note 1 to input pin capacitance.</li> <li>Changed output high and low voltage levels in Table 17 and Table 18.</li> <li>Deleted text before Table 19.</li> <li>Added clock skew ranges in percent in Table 21.</li> <li>Changed V<sub>REF</sub> to MV<sub>REF</sub> in Table 26.</li> <li>Changed V<sub>DD</sub> to V<sub>DDIO</sub> in Table 41 Updated note 2.</li> <li>Added note 4 to Table 42. Changed t<sub>TDMSHOX</sub> value.</li> <li>Changed V<sub>DD</sub> to V<sub>DDGE</sub> in Figure 27 and Figure 30.</li> <li>Changed the value of the data to clock out skew in Table 51.</li> <li>Changed EE pin timing in Table 55.</li> <li>Changed the head for the JTAG timing section, now Section 2.7.15.</li> <li>Updated JTAG timing for TCK cycle time, TCK high phase, and boundary scan input data hold time in Table 56.</li> <li>Added new Section 3.3 with guidelines for board layout for clock and timing signals. Renumbered subsequent sections.</li> </ul> |
| 4    | Sep 2007  | <ul> <li>Changed leakage current values in Table 13, Table 14, Table 11, Table 16, Table 17, Table 18, and Table 19 from -10 and 10 μa to -30 and 30 μa.</li> <li>Change the minimum value of t<sub>MDDVKH</sub> in Table 45 from 5 ns to 7 ns.</li> <li>Updated note 1 in Table 45.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 5    | Oct 2007  | <ul> <li>Corrected column numbering in Figure 3 and Figure 4.</li> <li>Updated SPI signal names in Table 1.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 6    | Oct 2007  | Updated SPI signal names in Table 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

### Table 66. Document Revision History (continued)

| Rev. | Date     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7    | Dec 2007 | <ul> <li>Changed minimum voltage level for V<sub>DDM3</sub> to 1.213 (1.25 – 3%) in Table 3.</li> <li>Added POS to titles in Section 2.6.6.</li> <li>Added additional signals to titles in Section 2.6.8. Added high and low voltage ranges to Table 19.</li> <li>Added ATM and POS to headings in Section 2.7.11. Changed characteristics to generic input/output in Table 52, Figure 33, and Figure 34.</li> <li>Replaced Sections 2.7.13 and 2.7.14 with new Section 2.7.13, Asynchronous Signal Timing. Renumbered subsequent sections, tables, and figures.</li> <li>Added POS to all UTOPIA references in Section 3.4.5.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 8    | Dec 2007 | • Changed GCR4 program value to 0x0004C130 in Note 7 in Table 51.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 9    | Mar 2008 | <ul> <li>Changed description of Table 20 in Section 2.7.2.</li> <li>Added <sup>3</sup> to the PLL supply voltage row in Table 2.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 10   | Apr 2008 | <ul> <li>Added <sup>3</sup> to the PLL supply voltage row in Table 2.</li> <li>Changed the first sentence in Section 3.4.8 to reflect that Table 70 indicates what to do with pins if they are "not" required by the design. Changed the Pin Connection for GPIO[0–31] to GND.</li> <li>Updated ordering information in Section 4.</li> <li>Multiple corrections of minor punctuation errors.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 11   | Aug 2008 | <ul> <li>Removed the comment about preliminary estimates before Table 4 and removed non-DDR rows in the table.</li> <li>Table 9 and Table 11 for DDR and DDR2 SDRAM capacitance removed and subsequent tables renumbered.</li> <li>Changed units for I<sub>OH</sub> and I<sub>OL</sub> to mA in Table 9.</li> <li>Removed signal low and high input current from Table 12.</li> <li>Added a note to Table 15 to exclude TDM and TMS. Removed reference to overshoot and undershoot and associated figure.</li> <li>Changed minimum clock frequency to 33 MHz and maximum clock frequency to 133 MHz in Table 16.</li> <li>Deleted old Table 17 Clock Parameters.</li> <li>Changed minimum input clock frequency to 33 MHz in Table 19.</li> <li>Changed the t<sub>DDKHAX</sub> minimum value in Table 23 to 1.85 ns.</li> <li>Removed t<sub>REFPJ</sub> and t<sub>REFCJ</sub> from Table 24 because the specifications are not required or tested.</li> <li>Removed t<sub>DCKTCLK</sub>, t<sub>PCRSTOFF</sub> t<sub>PCRST</sub>, and t<sub>PCRHFA</sub> from Table 36 because the specifications are not required or tested.</li> <li>Removed t<sub>UAVKH</sub> and t<sub>UAVXH</sub> from Table 38 because the specifications are not required or tested.</li> <li>The parameters t<sub>MDCH</sub>, t<sub>MDCR</sub>, and t<sub>MDHF</sub> were removed from Table 40 because the specifications are not required or tested.</li> <li>The parameters t<sub>MTXH</sub>/t<sub>MTX</sub>, t<sub>MTXR</sub>, and t<sub>MTXF</sub> were removed from Table 41 because the specifications are not required or tested.</li> <li>The parameters t<sub>RMXH</sub>/t<sub>MRX</sub>, t<sub>RMXR</sub>, and t<sub>RMXF</sub> were removed from Table 42 because the specifications are not required or tested.</li> <li>The parameters t<sub>RMXH</sub>/t<sub>RMX</sub>, t<sub>RMXR</sub>, and t<sub>RMXF</sub> were removed from Table 43 because the specifications are not required or tested.</li> <li>Removed the parameters t<sub>RGT</sub>, t<sub>RGTH</sub>/t<sub>RGT</sub> (1000Base-T), t<sub>RGTH</sub>/t<sub>RGT</sub> (10Base-T), t<sub>RGTR</sub>, t<sub>RGTP</sub> t<sub>G12</sub>, and t<sub>G125H</sub>/t<sub>G125</sub> were removed from Table 45 and Table 46 because the specifications are not required or tested.</li> <li>Changed t<sub>UEKHOX</sub> to guaranteed by design in Table 47.</li> <li>Updated Figure 35 and Figure 36 SPI timing diagrams.</li> &lt;</ul> |
| 12   | Aug 2008 | <ul> <li>Changed b8t to bit in the M3 memory description on the first page.</li> <li>Changed maximum input high voltage (VIH) for SPI to 3.465 in the first row of Table 14.</li> <li>Changed packet processor to QUICC Engine Subsystem in the last row of Table 18.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 13   | Feb 2009 | <ul> <li>In Figure 31, for GTX_CLK, changed (at transmitter) to (at DSP) and for RX_CLK, changed (at PHY) to (at DSP).</li> <li>Updated package drawing to the latest revision, Case No. 1842-04 in Figure 44.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 14   | Jul 2009 | <ul> <li>Updated MV<sub>REF</sub> equations and temperature ranges in Table 3.</li> <li>Updated orderable part numbers to Section 4.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 15   | Nov 2009 | Updated Core and PLL input voltage tolerance in Table 3.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 16   | May 2010 | Corrected typo in Table 23. Changed MCLK minimum time to 5 ns.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

MSC8144 Quad Core Digital Signal Processor Data Sheet, Rev. 16

#### How to Reach Us:

#### **Home Page:**

www.freescale.com

#### Web Support:

http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc.
Technical Information Center, EL516
2100 East Elliot Road
Tempe, Arizona 85284
+1-800-521-6274 or
+1-480-768-2130
www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French)

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

www.freescale.com/support

#### Asia/Pacific:

Freescale Semiconductor China Ltd.
Exchange Building 23F
No. 118 Jianguo Road
Chaoyang District
Beijing 100022
China
+86 010 5879 8000
support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor
Literature Distribution Center
+1-800 441-2447 or
+1-303-675-2140
Fax: +1-303-675-2150
LDCForFreescaleSemiconductor
@hibbertgroup.com

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see <a href="http://www.freescale.com">http://www.freescale.com</a> or contact your Freescale sales representative.

For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp.

Freescale, the Freescale logo, CodeWarrior, and StarCore are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. QUICC Engine is a trademark of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.

© 2007-2010 Freescale Semiconductor, Inc.

Document Number: MSC8144

Rev. 16 5/2010

