

## **Precision Low Noise Operational Amplifier**

### ISL76627

The ISL76627 is a very high precision amplifier featuring very low noise, low offset voltage, low input bias current and low temperature drift making it the ideal choice for applications requiring both high DC accuracy and AC performance. The combination of precision, low noise, and small footprint provides the user with outstanding value and flexibility relative to similar competitive parts.

Applications for ISL76627 include precision active filters, precision power supply controls, data acquisition signal conditioning, sensor interface, instrumentation and high grade audio.

Of particular interest for automotive applications is the wide range operating voltage of this op-amp combined with the combination of precision and speed.

The ISL76627 is available in an 8 Ld SOIC package. The device is offered in standard pin configurations and operates over the extended temperature range of -40  $^{\circ}$  C to +125  $^{\circ}$  C.

The ISL76627 is fully TS16949 compliant and tested to AEC-Q100 specifications.

#### **Features**

| • very Low voltage Noise |                        |
|--------------------------|------------------------|
| Low Input Offset         | 70μV, Max              |
| Superb Offset Drift      | 0.5μV/°C, Max          |
| Input Bias Current       | <b>1</b> 0nA, Max      |
| Wide Supply Range        | 4.5V to 40V            |
| Gain-bandwidth Product 1 | OMHz Unity Gain Stable |

#### No Phase Reversal

### **Applications**

- · Precision Active Filters
- Instrumentation
- Sensor Interface
- · PLL Loop Filtering
- . Precision Signal Conditioning
- · High Grade Audio



SALLEN-KEY LOW PASS FILTER (1MHz)

FIGURE 1. TYPICAL APPLICATION



FIGURE 2. INPUT NOISE VOLTAGE SPECTRAL DENSITY

### **Ordering Information**

| PART NUMBER     | PART      | V <sub>OS</sub> (MAX) | TEMP RANGE  | PACKAGE   | PKG.   |
|-----------------|-----------|-----------------------|-------------|-----------|--------|
| (Notes 1, 2, 3) | MARKING   | (μV)                  | (°C)        | (Pb-Free) | DWG. # |
| ISL76627ABZ     | 76627 ABZ | 70                    | -40 to +125 | 8 Ld SOIC | M8.15  |

#### NOTES:

- 1. Add "-T\*" suffix for tape and reel. Please refer to TB347 for details on reel specifications.
- These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte
  tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pbfree products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
- 3. For Moisture Sensitivity Level (MSL), please see device information page for ISL76627. For more information on MSL please see techbrief IB363.

### **Pin Configuration**



### **Pin Descriptions**

| ISL76627<br>(8 LD SOIC) | PIN<br>NAME        | EQUIVALENT CIRCUIT | DESCRIPTION                                                        |
|-------------------------|--------------------|--------------------|--------------------------------------------------------------------|
| 3                       | +IN_A              | Circuit 1          | Amplifier A non-inverting input                                    |
| 4                       | V-                 | Circuit 3          | Negative power supply                                              |
| 7                       | V+                 | Circuit 3          | Positive power supply                                              |
| 6                       | V <sub>OUT</sub> A | Circuit 2          | Amplifier A output                                                 |
| 2                       | -IN_A              | Circuit 1          | Amplifier A inverting input                                        |
| 1, 5, 8                 | NC                 | -                  | Not Connected – This pin is not electrically connected internally. |







intersil

### **Absolute Maximum Ratings**

| Maximum Supply Voltage                              |
|-----------------------------------------------------|
| Maximum Differential Input Current                  |
| Maximum Differential Input Voltage                  |
| Min/Max Input Voltage V 0.5V to V+ + 0.5V           |
| Max/Min Input Current for                           |
| Input Voltage >V+ or <v< td=""></v<>                |
| Output Short-Circuit Duration                       |
| (1 Output at a Time) Indefinite                     |
| ESD Tolerance                                       |
| Human Body Model (Tested per JESD22-A114F)4.0kV     |
| Machine Model (Tested per EIA/JESD22-A115-A)500V    |
| Charged Device Model (Tested per JESD22-C101D)      |
| Di-electrically Isolated PR40 process Latch-up free |

### **Thermal Information**

| Thermal Resistance (Typical)             | $\theta_{JA}(^{\circ}C/W)$ | $\theta_{JC}$ (°C/W) |
|------------------------------------------|----------------------------|----------------------|
| 8 Ld SOIC (Note 4, 5)                    | 120                        | 60                   |
| Storage Temperature Range                | 6                          | 5°C to +150°C        |
| Pb-Free Reflow Profile                   |                            | see link below       |
| http://www.intersil.com/pbfree/Pb-FreeRe | eflow.asp                  |                      |

### **Operating Conditions**

| Ambient Operating Temperature Range    | 40°C to +125°C |
|----------------------------------------|----------------|
| Maximum Operating Junction Temperature | +150°C         |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

#### NOTES

- 4. θ<sub>IA</sub> is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details.
- 5. For  $\theta_{\mbox{\scriptsize JC}}\!,$  the "case temp" location is taken at the package top center.

IMPORTANT NOTE: All parameters having Min/Max specifications are guaranteed. Typical values are for information purposes only. Unless otherwise noted, all tests are at the specified temperature and are pulsed tests, therefore:  $T_{L} = T_{C} = T_{A}$ 

## **Electrical Specifications** $V_S \pm 15V$ , $V_{CM} = 0$ , $V_0 = 0V$ , $R_L = 0$ pen, $T_A = +25$ °C, unless otherwise noted. **Boldface limits apply over** the operating temperature range, -40°C to +125°C.

| PARAMETER         | DESCRIPTION                                                      | CONDITIONS                                                           | MIN<br>(Note 6) | TYP    | MAX<br>(Note 6) | UNIT  |
|-------------------|------------------------------------------------------------------|----------------------------------------------------------------------|-----------------|--------|-----------------|-------|
| V <sub>os</sub>   | Offset Voltage                                                   |                                                                      | -70             | 10     | 70              | μV    |
|                   |                                                                  |                                                                      | -120            | -      | 120             | μV    |
| TCV <sub>OS</sub> | Offset Voltage Drift                                             |                                                                      | -0.5            | 0.1    | 0.5             | μV/°C |
| Ios               | Input Offset Current                                             |                                                                      | -10             | 1      | 10              | nA    |
|                   |                                                                  |                                                                      | -12             | -      | 12              | nA    |
| I <sub>B</sub>    | Input Bias Current                                               |                                                                      | -10             | 1      | 10              | nA    |
|                   |                                                                  |                                                                      | -12             | -      | 12              | nA    |
| V <sub>CM</sub>   | Input Voltage Range                                              | Guaranteed by CMRR                                                   | -13             | -      | 13              | ٧     |
|                   |                                                                  |                                                                      | -12             | -      | 12              | ٧     |
| CMRR              | Common-Mode Rejection Ratio                                      | V <sub>CM</sub> = -13V to +13V                                       | 115             | 120    | -               | dB    |
|                   |                                                                  | V <sub>CM</sub> = -12V to +12V                                       | 115             | -      | -               | dB    |
| PSRR              | Power Supply Rejection Ratio                                     | $V_S = \pm 2.25 V \text{ to } \pm 20 V$                              | 115             | 125    | -               | dB    |
|                   |                                                                  | $V_S = \pm 3V \text{ to } \pm 20V$                                   | 115             | -      | -               | dB    |
| A <sub>VOL</sub>  | Open-Loop Gain                                                   | $V_0 = -13V \text{ to } +13V$<br>$R_L = 10k\Omega \text{ to ground}$ | 1000            | 1500   | -               | V/mV  |
| V <sub>OH</sub>   | $V_{OH}$ Output Voltage High $R_L = 10 \text{k}\Omega$ to ground | 13.5                                                                 | 13.65           | -      | ٧               |       |
|                   |                                                                  |                                                                      | 13.2            | -      | -               | ٧     |
|                   |                                                                  | $R_L = 2k\Omega$ to ground                                           | 13.4            | 13.5   | -               | ٧     |
|                   |                                                                  |                                                                      | 13.1            | -      | -               | ٧     |
| V <sub>OL</sub>   | Output Voltage Low                                               | $R_L = 10k\Omega$ to ground                                          | -               | -13.65 | -13.5           | ٧     |
|                   |                                                                  |                                                                      | -               | -      | -13.2           | ٧     |
|                   |                                                                  | $R_L = 2k\Omega$ to ground                                           | -               | -13.5  | -13.4           | ٧     |
|                   |                                                                  |                                                                      | -               | -      | -13.1           | ٧     |

### ISL76627

**Electrical Specifications**  $V_S \pm 15V$ ,  $V_{CM} = 0$ ,  $V_0 = 0V$ ,  $R_L = 0$ pen,  $T_A = +25$ °C, unless otherwise noted. Boldface limits apply over the operating temperature range, -40°C to +125°C. (Continued)

| PARAMETER                                         | DESCRIPTION                                                 | CONDITIONS                                                                                           | MIN<br>(Note 6) | ТҮР     | MAX<br>(Note 6) | UNIT              |
|---------------------------------------------------|-------------------------------------------------------------|------------------------------------------------------------------------------------------------------|-----------------|---------|-----------------|-------------------|
| I <sub>S</sub>                                    | Supply Current/Amplifier                                    |                                                                                                      | -               | 2.2     | 2.8             | mA                |
|                                                   |                                                             |                                                                                                      | -               | -       | 3.7             | mA                |
| I <sub>SC</sub>                                   | Short-Circuit                                               | $R_L = 0\Omega$ to ground                                                                            | -               | ±45     | -               | mA                |
| V <sub>SUPPLY</sub>                               | Supply Voltage Range                                        | Guaranteed by PSRR                                                                                   | ±2.25           | -       | ±20             | ٧                 |
| AC SPECIFICATI                                    | ONS                                                         |                                                                                                      | ·               |         |                 |                   |
| GBW                                               | Gain Bandwidth Product                                      |                                                                                                      | -               | 10      | -               | MHz               |
| e <sub>np-p</sub>                                 | Voltage Noise                                               | 0.1Hz to 10Hz                                                                                        | -               | 85      | -               | nV <sub>P-P</sub> |
| e <sub>n</sub>                                    | Voltage Noise Density                                       | f = 10Hz                                                                                             | -               | 3       | -               | nV/√Hz            |
| e <sub>n</sub>                                    | Voltage Noise Density                                       | f = 100Hz                                                                                            | -               | 2.8     | -               | nV/√Hz            |
| e <sub>n</sub>                                    | Voltage Noise Density                                       | f = 1kHz                                                                                             | -               | 2.5     | -               | nV/√Hz            |
| e <sub>n</sub>                                    | Voltage Noise Density                                       | f = 10kHz                                                                                            | -               | 2.5     | -               | nV/√Hz            |
| in                                                | <b>Current Noise Density</b>                                | f = 10kHz                                                                                            | -               | 0.4     | -               | pA/√Hz            |
| THD + N                                           | Total Harmonic Distortion + Noise                           | pise 1kHz, G = 1, $V_0$ = 3.5 $V_{RMS}$ , $R_L$ = 2k $\Omega$                                        |                 | 0.00022 | -               | %                 |
| TRANSIENT RES                                     | SPONSE                                                      |                                                                                                      | -               | 1       |                 |                   |
| SR                                                | Slew Rate                                                   | $A_V = 10, R_L = 2k\Omega, V_0 = 4V_{P-P}$                                                           | -               | ±3.6    | -               | V/µs              |
| t <sub>r</sub> , t <sub>f</sub> , Small<br>Signal | Rise Time<br>10% to 90% of V <sub>OUT</sub>                 | $A_V = -1, V_{OUT} = 100 \text{mV}_{P-P},$ $R_f = R_g = 2k\Omega, R_L = 2k\Omega \text{ to } V_{CM}$ | -               | 36      | -               | ns                |
|                                                   | Fall Time<br>90% to 10% of V <sub>OUT</sub>                 | $A_V = -1, V_{OUT} = 100 \text{mV}_{P-P},$ $R_f = R_g = 2k\Omega, R_L = 2k\Omega \text{ to } V_{CM}$ | -               | 38      | -               | ns                |
| t <sub>S</sub>                                    | Settling Time to 0.1%<br>10V Step; 10% to V <sub>OUT</sub>  | $A_V = -1 V_{OUT} = 10V_{P-P},$<br>$R_g = R_f = 10k, R_L = 2k\Omega \text{ to } V_{CM}$              | -               | 3.4     | -               | μs                |
|                                                   | Settling Time to 0.01%<br>10V Step; 10% to V <sub>OUT</sub> | $A_V = -1, V_{OUT} = 10V_{P-P},$ $R_L = 2k\Omega \text{ to } V_{CM}$                                 | -               | 3.8     | -               | μs                |
| t <sub>OL</sub>                                   | Output Overload Recovery Time                               | $A_V = 100, V_{IN} = 0.2V$<br>$R_L = 2k\Omega \text{ to } V_{CM}$                                    | -               | 1.7     | -               | μs                |

**Electrical Specifications**  $V_S \pm 5V$ ,  $V_{CM} = 0$ ,  $V_O = 0V$ ,  $T_A = +25$ °C, unless otherwise noted. Boldface limits apply over the operating temperature range, -40°C to +125°C.

| PARAMETER         | DESCRIPTION                     | CONDITIONS                   | MIN<br>(Note 6) | TYP | MAX<br>(Note 6) | UNIT  |
|-------------------|---------------------------------|------------------------------|-----------------|-----|-----------------|-------|
| V <sub>os</sub>   | Offset Voltage                  |                              | -70             | 10  | 70              | μV    |
|                   |                                 |                              | -120            | -   | 120             | μV    |
| TCV <sub>OS</sub> | Offset Voltage Drift            |                              | -0.5            | 0.1 | 0.5             | μV/°C |
| I <sub>os</sub>   | Input Offset Current            |                              | -10             | 1   | 10              | nA    |
|                   |                                 |                              | -12             | -   | 12              | nA    |
| I <sub>B</sub>    | Input Bias Current              |                              | 10              | 1   | 10              | nA    |
|                   |                                 |                              | -12             | -   | 12              | nA    |
| V <sub>CM</sub>   | Common Mode Input Voltage Range | Guaranteed by CMRR           | -3              | -   | 3               | V     |
|                   |                                 |                              | -2              | -   | 2               | V     |
| CMRR              | Common-Mode Rejection Ratio     | V <sub>CM</sub> = -3V to +3V | 115             | 120 | -               | dB    |
|                   |                                 | V <sub>CM</sub> = -2V to +2V | 115             | -   | -               | dB    |

### ISL76627

# **Electrical Specifications** $V_S \pm 5V$ , $V_{CM} = 0$ , $V_0 = 0V$ , $T_A = +25$ °C, unless otherwise noted. Boldface limits apply over the operating temperature range, -40°C to +125°C. (Continued)

| PARAMETER                                         | DESCRIPTION                                 | CONDITIONS                                                                                                                            | MIN<br>(Note 6) | TYP    | MAX<br>(Note 6) | UNIT |
|---------------------------------------------------|---------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------|-----------------|------|
| PSRR                                              | Power Supply Rejection Ratio                | $V_S = \pm 2.25 V \text{ to } \pm 5 V$                                                                                                | 115             | 125    | -               | dB   |
|                                                   |                                             | $V_S = \pm 3V$ to $\pm 5V$                                                                                                            | 115             | -      | -               | dB   |
| A <sub>VOL</sub>                                  | Open-Loop Gain                              | $V_0 = -3V \text{ to } +3V$<br>$R_L = 10k\Omega \text{ to ground}$                                                                    | 1000            | 1500   | -               | V/mV |
| V <sub>OH</sub>                                   | Output Voltage High                         | $R_L = 10k\Omega$ to ground                                                                                                           | 3.5             | 3.65   | -               | V    |
|                                                   |                                             |                                                                                                                                       | 3.2             | -      | -               | V    |
|                                                   |                                             | $R_L = 2k\Omega$ to ground                                                                                                            | 3.4             | 3.5    | -               |      |
|                                                   |                                             |                                                                                                                                       | 3.1             | -      | -               | V    |
| V <sub>OL</sub>                                   | Output Voltage Low                          | $R_L = 10k\Omega$ to ground                                                                                                           | -               | -3.65  | -3.5            | V    |
|                                                   |                                             | _                                                                                                                                     | -               | -      | -3.2            | V    |
|                                                   |                                             | $R_L = 2k\Omega$ to ground                                                                                                            | -               | -3.5   | -3.4            |      |
|                                                   |                                             |                                                                                                                                       | -               | -      | -3.1            | V    |
| I <sub>S</sub>                                    | Supply Current/Amplifier                    |                                                                                                                                       | -               | 2.2    | 2.8             | mA   |
|                                                   |                                             |                                                                                                                                       | -               | -      | 3.7             | mA   |
| I <sub>SC</sub>                                   | Short-Circuit                               |                                                                                                                                       | -               | ±45    | -               | mA   |
| AC SPECIFICAT                                     | IONS                                        |                                                                                                                                       |                 |        |                 |      |
| GBW                                               | Gain Bandwidth Product                      |                                                                                                                                       | -               | 10     | -               | MHz  |
| THD + N                                           | Total Harmonic Distortion + Noise           | Fotal Harmonic Distortion + Noise                                                                                                     |                 | 0.0034 | -               | %    |
| TRANSIENT RE                                      | SPONSE                                      |                                                                                                                                       |                 |        |                 |      |
| SR                                                | Slew Rate                                   | $A_V = 10$ , $R_L = 2k\Omega$                                                                                                         | -               | ±3.6   | -               | V/µs |
| t <sub>r</sub> , t <sub>f</sub> , Small<br>Signal | Rise Time<br>10% to 90% of V <sub>OUT</sub> | $A_V$ = -1, $V_{OUT}$ = 100m $V_{P-P}$ ,<br>$R_f = R_g = 2k\Omega$ , $R_L = 2k\Omega$ to $V_{CM}$                                     | -               | 36     | -               | ns   |
|                                                   | Fall Time<br>90% to 10% of V <sub>OUT</sub> | $\begin{aligned} & A_V = -1, \ V_{OUT} = \ 100 mV_{P-P}, \\ & R_f = R_g = \ 2k\Omega, \ R_L = \ 2k\Omega \ to \ V_{CM} \end{aligned}$ | -               | 38     | -               | ns   |
| t <sub>S</sub>                                    | Settling Time to 0.1%                       | $A_V = -1, V_{OUT} = 4V_{P-P},$ $R_f = R_g = 2k\Omega, R_L = 2k\Omega \text{ to } V_{CM}$                                             | -               | 1.6    | -               | μs   |
|                                                   | Settling Time to 0.01%                      | $A_V = -1$ , $V_{OUT} = 4V_{P-P}$ ,<br>$R_f = R_g = 2k\Omega$ , $R_L = 2k\Omega$ to $V_{CM}$                                          | -               | 4.2    | -               | μs   |

#### NOTE:

<sup>6.</sup> Compliance to datasheet limits is assured by one or more methods: production test, characterization and/or design.

## Typical Performance Curves $v_S = \pm 15$ V, $v_{CM} = 0$ V, $R_L = 0$ pen, unless otherwise specified.



FIGURE 3. INPUT NOISE VOLTAGE 0.1Hz TO 10Hz



FIGURE 4. INPUT NOISE VOLTAGE SPECTRAL DENSITY



FIGURE 5. INPUT NOISE CURRENT SPECTRAL DENSITY



FIGURE 6. PSRR vs FREQUENCY,  $V_S = \pm 5V$ ,  $\pm 15V$ 



FIGURE 7. CMRR vs FREQUENCY,  $V_S = \pm 2.25, \pm 5V, \pm 15V$ 



FIGURE 8. V<sub>OS</sub> vs TEMPERATURE vs V<sub>SUPPLY</sub>

## Typical Performance Curves $v_S = \pm 15V$ , $V_{CM} = 0V$ , $R_L = 0$ pen, unless otherwise specified. (Continued)



FIGURE 9.  $I_{IB}$  vs TEMPERATURE,  $V_S = \pm 15V$ 



FIGURE 10.  $I_{IB}$  vs TEMPERATURE,  $V_S = \pm 5V$ 



FIGURE 11. I<sub>OS</sub> vs TEMPERATURE vs SUPPLY



FIGURE 12. INPUT OFFSET VOLTAGE vs INPUT COMMON MODE VOLTAGE,  $V_S = \pm 15V$ 



FIGURE 13.  $V_{OH}$  vs TEMPERATURE,  $V_S = \pm 15V$ 



FIGURE 14.  $V_{OL}$  vs TEMPERATURE,  $V_{S} = \pm 15V$ 

## Typical Performance Curves $v_S = \pm 15 V$ , $V_{CM} = 0 V$ , $R_L = 0 pen$ , unless otherwise specified. (Continued)



FIGURE 15. OPEN-LOOP GAIN, PHASE vs FREQUENCY,  $R_L = 10 k \Omega, \ C_L = 10 pF$ 



FIGURE 16. OPEN-LOOP GAIN, PHASE vs FREQUENCY,  $\mathbf{R_L=10k}\Omega,\,\mathbf{C_L=100pF}$ 



FIGURE 17. FREQUENCY RESPONSE vs CLOSED LOOP GAIN



FIGURE 18. FREQUENCY RESPONSE vs FEEDBACK RESISTANCE  $R_{\rm f}/R_{\rm g}$ 



FIGURE 19. GAIN vs FREQUENCY vs R<sub>L</sub>



FIGURE 20. GAIN vs FREQUENCY vs CL

## Typical Performance Curves $v_S = \pm 15 V$ , $V_{CM} = 0 V$ , $R_L = 0 pen$ , unless otherwise specified. (Continued)



FIGURE 21. GAIN vs FREQUENCY vs SUPPLY VOLTAGE



FIGURE 22. LARGE SIGNAL 10V STEP RESPONSE,  $V_S = \pm 15V$ 



FIGURE 23. LARGE SIGNAL TRANSIENT RESPONSE vs  $R_L$ ,  $V_S = \pm 5V, \pm 15V$ 



FIGURE 24. SMALL SIGNAL TRANSIENT RESPONSE,  $V_S = \pm 5V$ , +15V



FIGURE 25. POSITIVE OUTPUT OVERLOAD RESPONSE TIME,  $\label{eq:VS} V_S = \pm 15 V$ 



FIGURE 26. NEGATIVE OUTPUT OVERLOAD RESPONSE TIME,  $V_S = \pm 15 V \label{eq:VS}$ 

### Typical Performance Curves $v_s = \pm 15V$ , $v_{CM} = 0V$ , $R_L = 0$ pen, unless otherwise specified. (Continued)



FIGURE 27. % OVERSHOOT vs LOAD CAPACITANCE,  $V_S = \pm 15V$ 

### **Applications Information**

### **Functional Description**

The ISL76627 is a single, low noise 10MHz BW precision op amp. The device is fabricated in a new precision 40V complementary bipolar DI process. A super-beta NPN input stage with input bias current cancellation provides low input bias current (1nA typical), low input offset voltage (10µV typ), low input noise voltage (3nV/ $\sqrt{\text{Hz}}$ ), and low 1/f noise corner frequency (5Hz). The amplifier also features high open loop gain (1500V/mV) for excellent CMRR (120dB) and THD+N performance (0.0002% @ 3.5V<sub>RMS</sub>, 1kHz into 2k $\Omega$ ). A complementary bipolar output stage enables high capacitive load drive without external compensation.

### **Operating Voltage Range**

The device is designed to operate over the 4.5V ( $\pm 2.25V$ ) to 40V ( $\pm 20V$ ) range and are fully characterized at 10V ( $\pm 5V$ ) and 30V ( $\pm 15V$ ). Parameter variation with operating voltage is shown in the "Typical Performance Curves" beginning on page 6.

#### **Input ESD Diode Protection**

The input terminals (IN+ and IN-) have internal ESD protection diodes to the positive and negative supply rails, and an additional anti-parallel diode pair across the inputs (see Figures 28 and 29).



FIGURE 28. INPUT ESD DIODE CURRENT LIMITING- UNITY GAIN

For unity gain applications (see Figure 28) where the output is connected directly to the non-inverting input, a current limiting resistor ( $R_{\text{IN}}$ ) will be needed under the following conditions to protect the anti-parallel differential input protection diodes.

- The amplifier input is supplied from a low impedance source.
- The input voltage rate-of-rise (dV/dt) exceeds the maximum slew rate of the amplifier (±3.6V/µs).

If the output lags far enough behind the input, the anti-parallel input diodes can conduct. For example, if an input pulse ramps from 0V to  $\pm 10$ V in 1µs, then the output of the ISL76627 will reach only  $\pm 3.6$ V (slew rate = 3.6V/µs), while the input is at 10V. The input differential voltage of 6.4V will force input ESD diodes to conduct, dumping the input current directly into the output stage and the load. The resulting current flow can cause permanent damage to the ESD diodes. The ESD diodes are rated to 20mA, and in the previous example, setting R $_{\rm IN}$  to 1k resistor (see Figure 28) would limit the current to < 6.4mA, and provide additional protection up to  $\pm 20$ V at the input.

In applications where one or both amplifier input terminals are at risk of exposure to high voltage, current limiting resistors may be needed at each input terminal (see Figure 29  $R_{IN}$ +,  $R_{IN}$ -) to limit current through the power supply ESD diodes to 20mA.



FIGURE 29. INPUT ESD DIODE CURRENT LIMITING - DIFFERENTIAL INPUT

#### **Output Current Limiting**

The output current is internally limited to approximately  $\pm 45$ mA at +25°C and can withstand a short circuit to either rail as long as the power dissipation limits are not exceeded. Continuous operation under these conditions may degrade long term reliability.

#### **Output Phase Reversal**

Output phase reversal is a change of polarity in the amplifier transfer function when the input voltage exceeds the supply voltage. The ISL76627 is immune to output phase reversal, even when the input voltage is 1V beyond the supplies.

### **Power Dissipation**

It is possible to exceed the  $\pm 150\,^{\circ}$  C maximum junction temperatures under certain load and power supply conditions. It is therefore important to calculate the maximum junction temperature ( $T_{JMAX}$ ) for all applications to determine if power supply voltages, load conditions, or package type need to be modified to remain in the safe operating area. These parameters are related using Equation 1:

$$T_{JMAX} = T_{MAX} + \theta_{JA} x PD_{MAX}$$
 (EQ. 1)

#### where:

 P<sub>DMAX</sub> is the maximum power dissipation of the amplifier in the package, and can be calculated using Equation 2:

$$PD_{MAX} = V_{S} \times I_{qMAX} + (V_{S} - V_{OUTMAX}) \times \frac{V_{OUTMAX}}{R_{I}}$$
(EQ. 2)

#### where:

- T<sub>MAX</sub> = Maximum ambient temperature
- $\theta_{JA}$  = Thermal resistance of the package
- V<sub>S</sub> = Total supply voltage
- I<sub>aMAX</sub> = Maximum quiescent supply current of the amplifier
- V<sub>OUTMAX</sub> = Maximum output voltage swing of the application
- R<sub>L</sub> = Load resistance

#### **ISL76627 SPICE Model**

Figure 30 shows the SPICE model schematic and Figure 31 shows the net list for the ISL76627 SPICE model. The model is a simplified version of the actual device and simulates important AC and DC parameters. AC parameters incorporated into the model are: 1/f and flatband noise, Slew Rate, CMRR, Gain and Phase. The DC parameters are  $V_{OS}$ ,  $I_{OS}$ , total supply current and output voltage swing. The model does not model input bias current. The model uses typical parameters given in the "Electrical Specifications" table beginning on page 3. The AVOL is adjusted for 128dB with the dominate pole at 5Hz. The CMRR is set higher than the "Electrical Specifications" table to better match design simulations (150dB,f = 50Hz). The input stage models the actual device to present an accurate AC representation. The model is configured for ambient temperature of +25°C.

Figures 32 through 47 show the characterization vs simulation results for the Noise Voltage, Closed Loop Gain vs Frequency, Closed Loop Gain vs Rf/Rg, Closed Loop Gain vs RL, Closed Loop Gain vs CL, Large Signal 10V Step Response, Open Loop Gain Phase and Simulated CMRR vs Frequency.

#### **LICENSE STATEMENT**

The information in this SPICE model is protected under the United States copyright laws. Intersil Corporation hereby grants users of this macro-model hereto referred to as "Licensee", a nonexclusive, nontransferable licence to use this model as long as the Licensee abides by the terms of this agreement. Before using this macro-model, the Licensee should read this license. If the Licensee does not accept these terms, permission to use the model is not granted.

The Licensee may not sell, loan, rent, or license the macro-model, in whole, in part, or in modified form, to anyone outside the Licensee's company. The Licensee may modify the macro-model to suit his/her specific applications, and the Licensee may make copies of this macro-model for use within their company only.

This macro-model is provided "AS IS, WHERE IS, AND WITH NO WARRANTY OF ANY KIND EITHER EXPRESSED OR IMPLIED, INCLUDING BUY NOT LIMITED TO ANY IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE."

In no event will Intersil be liable for special, collateral, incidental, or consequential damages in connection with or arising out of the use of this macro-model. Intersil reserves the right to make changes to the product and the macro-model without prior notice.



### ISL76627

```
* source ISL76627_SPICEmodel
                                                       R_R7
                                                                    VG V++ 572.958E6 TC=0,0
* Revision D, October 24 2011 LaFontaine
                                                                    V-- VG 572.958E6 TC=0,0
                                                       R R8
                                                       C_C2
                                                                    VG V++ 55.55e-12 TC=0,0
* Model for Noise, supply currents, 150dB f=50Hz
                                                                    V-- VG 55.55e-12 TC=0,0
CMRR, *128dB f=5Hz AOL
                                                       C_C3
*Copyright 2009 by Intersil Corporation
                                                       D_D4
                                                                    13 V++ DX
*Refer to data sheet "LICENSE STATEMENT" Use of
                                                                    V-- 14 DX
                                                       D_D5
                                                       V V3
                                                                    13 VG 1.86
*this model indicates your acceptance with the
                                                                    VG 14 1.86
*terms and provisions in the License Statement.
                                                       V_V4
* Connections: +input
                   -input
                                                       *Mid supply Ref
                        +Vsupply
                                                                   VMID V++ 1 TC=0,0
                                                       R_R9
                             -Vsupply
                                                       R_R10
                                                                    V-- VMID 1 TC=0,0
                                 output
                                                                V+ V- DC 2.2E-3
                                                       I_ISY
                                 V++ 0 V+ 0 1
                                                       E E2
.subckt ISL76627subckt Vin+ Vin- V+ V- VOUT
                                                       E_E3
                                                                    V-- 0 V- 0 1
* source ISL76627_SPICEMODEL_0_0
                                                       *Common Mode Gain Stage with Zero
*Voltage Noise
                                                                   V++ VC VCM VMID 31.6228e-9
                                                       G G5
            IN+ VIN+ 25 0 1
                                                       G_G6
                                                                   V-- VC VCM VMID 31.6228e-9
R_R17
            25 0 377.4 TC=0,0
                                                       R_R11
                                                                    VC 17 1 TC=0,0
D_D12
            24 25 DN
                                                       R_R12
                                                                    18 VC 1 TC=0,0
V_V7
            24 0 0.1
                                                       L_L1
                                                                   17 V++ 3.183e-3
                                                                   18 V-- 3.183e-3
                                                       L_L2
*Input Stage
I_IOS
            IN+ VIN- DC 1e-9
                                                       *Output Stage with Correction Current Sources
            IN+ VIN- 2E-12
C C6
                                                                  VOUT V++ V++ VG 1.11e-2
                                                       G G7
R R1
            VCM VIN- 5ell TC=0,0
                                                                    V-- VOUT VG V-- 1.11e-2
                                                       G G8
            IN+ VCM 5ell TC=0,0
R R2
                                                       G_G9
                                                                   22 V-- VOUT VG 1.11e-2
            2 VIN- 1 SuperB
Q_Q1
                                                                    23 V-- VG VOUT 1.11e-2
                                                       G_G10
            3 8 1 SuperB
Q_Q2
                                                                    VG 20 DX
                                                       D_D6
            V-- 1 7 Mirror
Q_Q3
                                                       D D7
                                                                   21 VG DX
0_04
            4 6 2 Cascode
                                                       D_D8
                                                                   V++ 22 DX
0 05
           5 6 3 Cascode
                                                       D D9
                                                                    V++ 23 DX
            4 V++ 4.45e3 TC=0,0
R R3
                                                                    V-- 22 DY
                                                       D D10
            5 V++ 4.45e3 TC=0,0
R R4
                                                                    V-- 23 DY
                                                       D_D11
C_C4 VIN- 0 2.5e-12
                                                       V_V5
                                                                    20 VOUT 1.12
C_C5 8 0 2.5e-12
                                                                    VOUT 21 1.12
                                                       V_V6
D D1
            6 7 DX
                                                       R R15
                                                                    VOUT V++ 9E1 TC=0,0
            1 V-- DC 200e-6
I_IEE
                                                       R R16
                                                                    V-- VOUT 9E1 TC=0,0
             V++ 6 DC 96e-6
I IEE1
V_VOS
             9 IN+ 10e-6
                                                       .model SuperB npn
E_EOS
             8 9 VC VMID 1
                                                       + is=184E-15 bf=30e3 va=15 ik=70E-3 rb=50
                                                       + re=0.065 rc=35 cje=1.5E-12 cjc=2E-12
*1st Gain Stage
                                                       + kf=0 af=0
            V++ 11 4 5 0.0487707
G G1
                                                       .model Cascode npn
G_G2
            V-- 11 4 5 0.0487707
                                                       + is=502E-18 bf=150 va=300 ik=17E-3 rb=140
R_R5
            11 V++ 1 TC=0,0
                                                       + re=0.011 rc=900 cje=0.2E-12 cjc=0.16E-12f
            V-- 11 1 TC=0,0
R_R6
                                                       + kf=0 af=0
D D2
            10 V++ DX
                                                       .model Mirror pnp
D D3
            V-- 12 DX
                                                       + is=4E-15 bf=150 va=50 ik=138E-3 rb=185
V_V1
            10 11 1.86
                                                       + re=0.101 rc=180 cje=1.34E-12 cjc=0.44E-12
V_V2
            11 12 1.86
                                                       + kf=0 af=0
                                                       .model DN D(KF=6.69e-9 AF=1)
*2nd Gain Stage
                                                       .MODEL DX D(IS=1E-12 Rs=0.1)
            V++ VG 11 VMID 4.60767E-3
G G3
                                                       .MODEL DY D(IS=1E-15 BV=50 Rs=1)
G_G4
            V-- VG 11 VMID 4.60767E-3
                                                       .ends ISL76627subckt
```

FIGURE 31. SPICE NET LIST

### **Characterization vs Simulation Results**



FIGURE 32. CHARACTERIZED INPUT NOISE VOLTAGE



FIGURE 33. SIMULATED INPUT NOISE VOLTAGE



FIGURE 34. CHARACTERIZED CLOSED LOOP GAIN vs FREQUENCY



FIGURE 35. SIMULATED CLOSED LOOP GAIN vs FREQUENCY



FIGURE 36. CHARACTERIZED CLOSED LOOP GAIN vs  $R_{f}/R_{g}$ 



FIGURE 37. SIMULATED CLOSED LOOP GAIN vs  $R_{\rm f}/R_{\rm g}$ 

### **Characterization vs Simulation Results (Continued)**



FIGURE 38. CHARACTERIZED CLOSED LOOP GAIN vs RL



FIGURE 39. SIMULATED CLOSED LOOP GAIN vs  $R_L$ 



FIGURE 40. CHARACTERIZED CLOSED LOOP GAIN vs CL



FIGURE 41. SIMULATED CLOSED LOOP GAIN vs CL



FIGURE 42. CHARACTERIZED LARGE SIGNAL 10V STEP RESPONSE



FIGURE 43. SIMULATED LARGE SIGNAL 10V STEP RESPONSE

### **Characterization vs Simulation Results (Continued)**



FIGURE 44. SIMULATED OPEN-LOOP GAIN, PHASE vs FREQUENCY



FIGURE 45. SIMULATED OPEN-LOOP GAIN, PHASE vs FREQUENCY



FIGURE 46. CHARACTERIZED CMRR vs FREQUENCY



FIGURE 47. SIMULATED CMRR vs FREQUENCY

### **Revision History**

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you have the latest revision.

| DATE     | REVISION | CHANGE                                                                                                  |  |  |
|----------|----------|---------------------------------------------------------------------------------------------------------|--|--|
| 10/18/11 | FN7725.1 | page 13 Figure 31 Netlist. Changed ISL28127 to ISL76627 and added space on line 15 between Vin- and V+. |  |  |
| 7/12/11  | FN7725.0 | Initial Release.                                                                                        |  |  |

### **Products**

Intersil Corporation is a leader in the design and manufacture of high-performance analog semiconductors. The Company's products address some of the industry's fastest growing markets, such as, flat panel displays, cell phones, handheld products, and notebooks. Intersil's product families address power management and analog signal processing functions. Go to <a href="https://www.intersil.com/products">www.intersil.com/products</a> for a complete list of Intersil product families.

For a complete listing of Applications, Related Documentation and Related Parts, please see the respective device information page on intersil.com: ISL76627

To report errors or suggestions for this datasheet, please go to www.intersil.com/askourstaff

FITs are available from our website at <a href="http://rel.intersil.com/reports/search.php">http://rel.intersil.com/reports/search.php</a>

For additional products, see  $\underline{\text{www.intersil.com/product tree}}$ 

Intersil products are manufactured, assembled and tested utilizing ISO9000 quality systems as noted in the quality certifications found at <a href="https://www.intersil.com/design/quality">www.intersil.com/design/quality</a>

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see <a href="www.intersil.com">www.intersil.com</a>

intersil

## **Package Outline Drawing**

#### M8.15

8 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE Rev 3, 3/11









#### NOTES:

- 1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
- Package length does not include mold flash, protrusions or gate burrs.
   Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side.
- 3. Package width does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm (0.010 inch) per side.
- 4. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area.
- ${\bf 5.} \ \ {\bf Terminal\ numbers\ are\ shown\ for\ reference\ only.}$
- The lead width as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch).
- Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact.
- 8. This outline conforms to JEDEC publication MS-012-AA ISSUE C.