### **Freescale Semiconductor**

Data Sheet: Technical Data

### Document Number: MC9S08SE8 Rev. 3, 4/2009

# RoHS

### MC9S08SE8 Series Covers: MC9S08SE8 MC9S08SE4

#### Features:

- 8-Bit HCS08 Central Processor Unit (CPU)
  - 20 MHz HCS08 CPU (central processor unit)
  - 10 MHz internal bus frequency
  - HC08 instruction set with added BGND
  - Support for up to 32 interrupt/reset sources
- On-Chip Memory
  - Up to 8 KB of on-chip in-circuit programmable flash memory with block protection and security options
     Up to 512 bytes of on-chip RAM
- · Power-Saving Modes
- Wait plus two stops
- Clock Source Options
  - Oscillator (XOSC) Loop-control Pierce oscillator; crystal or ceramic resonator range of 31.25 kHz to 38.4 kHz or 1 MHz to 16 MHz
  - Internal Clock Source (ICS) Internal clock source module containing a frequency-locked-loop (FLL) controlled by internal or external reference; precision trimming of internal reference allows 0.2% resolution and 2% deviation over temperature and voltage; supports bus frequencies from 1 MHz to 10 MHz.
- System Protection
  - Optional computer operating properly (COP) reset with option to run from independent 1 kHz internal clock source or the bus clock
  - Low voltage detection
  - Illegal opcode detection with reset
  - Illegal address detection with reset
- Development Support
  - Single-wire background debug interface
  - Breakpoint capability to allow single breakpoint setting during in-circuit debugging
- Peripherals

28-Pin SOIC Case 751F

**MC9S08SE8** 



16-Pin TSSOP Case 948F-01

- SCI Full duplex non-return to zero (NRZ); LIN master extended break generation; LIN slave extended break detection; wakeup on active edge
- ADC 10-channel, 10-bit resolution; 2.5 μs conversion time; automatic compare function; 1.7 mV/°C temperature sensor; internal bandgap reference channel; runs in stop3
- TPMx One 2-channel (TPM1) and one 1-channel (TPM2) 16-bit timer/pulse-width modulator (TPM) modules; selectable input capture, output compare, and edge-aligned PWM capability on each channel; timer module may be configured for buffered, centered PWM (CPWM) on all channels
- **KBI** 8-pin keyboard interrupt module
- RTC Real-time counter with binary- or decimal-based prescaler
- Input/Output
  - Software selectable pullups on ports when used as inputs
  - Software selectable slew rate control on ports when used as outputs
  - Software selectable drive strength on ports when used as outputs
  - Master reset pin and power-on reset (POR)
  - Internal pullup on RESET, IRQ, and BKGD/MS pins to reduce customer system cost
- Package Options
  - 28-pin PDIP
  - 28-pin SOIC
  - 16-pin TSSOP

This document contains information on a product under development. Freescale reserves the right to change or discontinue this product without notice.

© Freescale Semiconductor, Inc., 2008-2009. All rights reserved.



## **Table of Contents**

| 1<br>2<br>3 | Pin A | Block Diagram                                |
|-------------|-------|----------------------------------------------|
|             | 3.1   | Parameter Classification                     |
|             | 3.2   | Absolute Maximum Ratings                     |
|             | 3.3   | Thermal Characteristics7                     |
|             | 3.4   | ESD Protection and Latch-Up Immunity         |
|             | 3.5   | DC Characteristics                           |
|             | 3.6   | Supply Current Characteristics               |
|             | 3.7   | External Oscillator (XOSC) Characteristics19 |

|   |     | Internal Clock Source (ICS) Characteristics       20         ADC Characteristics       22         AC Characteristics       25         3.10.1 Control Timing       25         3.10.2 TPM/MTIM Module Timing       26         Elach Spacification       27 |
|---|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   |     | Flash Specifications                                                                                                                                                                                                                                     |
| 4 |     | ring Information                                                                                                                                                                                                                                         |
|   |     | Package Information 28                                                                                                                                                                                                                                   |
|   | 4.2 | Mechanical Drawings                                                                                                                                                                                                                                      |
|   |     |                                                                                                                                                                                                                                                          |

# **Revision History**

To provide the most up-to-date information, the revision of our documents on the World Wide Web will be the most current. Your printed copy may be an earlier revision. To verify you have the latest information available, refer to:

http://freescale.com/

The following revision history table summarizes changes contained in this document.

| Revision | Date      | Description of Changes                                                                                                                                                                                                                                              |
|----------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | 10/8/2008 | Initial public released.                                                                                                                                                                                                                                            |
| 2        | 1/16/2009 | In Table 8, added the Max. of S2I <sub>DD</sub> and S3I <sub>DD</sub> in 0–105 °C; changed the Max. of S2I <sub>DD</sub> and S3I <sub>DD</sub> in 0–85 °C; changed the typical of S2I <sub>DD</sub> and S3I <sub>DD</sub> ; changed the S23I <sub>DDRTI</sub> to P. |
| 3        | 4/7/2009  | Added $II_{OZTOT}I$ in the Table 7.<br>Changed $V_{DDAD}$ to $V_{DDA}$ , $V_{SSAD}$ to $V_{SSA}$ .<br>Updated Table 9, Table 10, Table 11, and Table 12.<br>Updated Figure 13 and Figure 14.                                                                        |

## **Related Documentation**

Find the most current versions of all documents at: http://www.freescale.com

Reference Manual (MC9S08SE8RM)

Contains extensive product information including modes of operation, memory, resets and interrupts, register definition, port pins, CPU, and all module information.

#### MC9S08SE8 Series MCU Data Sheet, Rev. 3

## 1 MCU Block Diagram

The block diagram, Figure 1, shows the structure of the MC9S08SE8 series MCUs.



pins not available on 16-pin package

Notes:

When PTA4 is configured as BKGD, pin is bi-directional.

For the 16-pin package: V<sub>SSA</sub>/V<sub>REFL</sub> and V<sub>DDA</sub>/V<sub>REFH</sub> are double bonded to V<sub>SS</sub> and V<sub>DD</sub> respectively.



# 2 Pin Assignments

This chapter shows the pin assignments in the packages available for the MC9S08SE8 series.

| Table 1. Pin Availability by Package Pin-Count |
|------------------------------------------------|
|------------------------------------------------|

| Pin Number<br>(Package) |               | < Lowest <b>Priority</b> > Highest |       |                      |                   |
|-------------------------|---------------|------------------------------------|-------|----------------------|-------------------|
| 28<br>(SOIC/PDIP)       | 16<br>(TSSOP) | Port Pin                           | Alt 1 | Alt 2                | Alt 3             |
| 1                       |               | PTC5                               |       |                      |                   |
| 2                       |               | PTC4                               |       |                      |                   |
| 3                       | 1             | PTA5                               | IRQ   | TCLK                 | RESET             |
| 4                       | 2             | PTA4                               |       | BKGD                 | MS                |
| 5                       | 3             |                                    |       |                      | V <sub>DD</sub>   |
| 6                       |               |                                    |       | V <sub>DDA</sub>     | V <sub>REFH</sub> |
| 7                       |               |                                    |       | V <sub>SSA</sub>     | V <sub>REFL</sub> |
| 8                       | 4             |                                    |       |                      | V <sub>SS</sub>   |
| 9                       | 5             | PTB7                               | EXTAL |                      |                   |
| 10                      | 6             | PTB6                               | XTAL  |                      |                   |
| 11                      | 7             | PTB5                               |       |                      |                   |
| 12                      | 8             | PTB4                               |       | TPM2CH0              |                   |
| 13                      |               | PTC3                               |       |                      |                   |
| 14                      |               | PTC2                               |       |                      |                   |
| 15                      |               | PTC1                               |       |                      |                   |
| 16                      | _             | PTC0                               |       |                      |                   |
| 17                      | 9             | PTB3                               | KBIP7 |                      | ADP9              |
| 18                      | 10            | PTB2                               | KBIP6 |                      | ADP8              |
| 19                      | 11            | PTB1                               | KBIP5 | TxD                  | ADP7              |
| 20                      | 12            | PTB0                               | KBIP4 | RxD                  | ADP6              |
| 21                      | _             | PTA7                               |       | TPM1CH1 <sup>1</sup> | ADP5              |
| 22                      | _             | PTA6                               |       | TPM1CH0 <sup>1</sup> | ADP4              |
| 23                      | 13            | PTA3                               | KBIP3 |                      | ADP3              |
| 24                      | 14            | PTA2                               | KBIP2 |                      | ADP2              |
| 25                      | 15            | PTA1                               | KBIP1 | TPM1CH1 <sup>1</sup> | ADP1              |
| 26                      | 16            | PTA0                               | KBIP0 | TPM1CH0 <sup>1</sup> | ADP0              |
| 27                      | _             | PTC7                               |       |                      |                   |
| 28                      | —             | PTC6                               |       |                      |                   |

<sup>1</sup> TPM1 pins can be remapped to PTA7, PTA6 and PTA1, PTA0

#### **Pin Assignments**



Pins in **bold** are lost in the next lower pin count package.







# 3 Electrical Characteristics

This chapter contains electrical and timing specifications.

### 3.1 Parameter Classification

The electrical parameters shown in this supplement are guaranteed by various methods. To give the customer a better understanding, the following classification is used and the parameters are tagged accordingly in the tables where appropriate:

| Table 2. | Parameter | Classifications |
|----------|-----------|-----------------|
|----------|-----------|-----------------|

| Р | Those parameters are guaranteed during production testing on each individual device.                                                                                                                                   |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| с | Those parameters are achieved by the design characterization by measuring a statistically relevant sample size across process variations.                                                                              |
| Т | Those parameters are achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted. All values shown in the typical column are within this category. |
| D | Those parameters are derived mainly from simulations.                                                                                                                                                                  |

### NOTE

The classification is shown in the column labeled "C" in the parameter tables where appropriate.

### 3.2 Absolute Maximum Ratings

Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the limits specified in Table 3 may affect device reliability or cause permanent damage to the device. For functional operating conditions, refer to the remaining tables in this section.

This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for instance, either  $V_{SS}$  or  $V_{DD}$ ) or the programmable pull-up resistor associated with the pin is enabled.

| Rating                                                                                          | Symbol           | Value                         | Unit |
|-------------------------------------------------------------------------------------------------|------------------|-------------------------------|------|
| Supply voltage                                                                                  | V <sub>DD</sub>  | –0.3 to 5.8                   | V    |
| Maximum current into V <sub>DD</sub>                                                            | I <sub>DD</sub>  | 120                           | mA   |
| Digital input voltage                                                                           | V <sub>In</sub>  | –0.3 to V <sub>DD</sub> + 0.3 | V    |
| Instantaneous maximum current<br>Single pin limit (applies to all port pins) <sup>1, 2, 3</sup> | Ι <sub>D</sub>   | ±25                           | mA   |
| Storage temperature range                                                                       | T <sub>stg</sub> | –55 to 150                    | °C   |

#### **Table 3. Absolute Maximum Ratings**

Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive ( $V_{DD}$ ) and negative ( $V_{SS}$ ) clamp voltages, then use the larger of the two resistance values.

 $^2\,$  All functional non-supply pins are internally clamped to V\_{SS} and V\_{DD}

<sup>3</sup> Power supply must maintain regulation within operating V<sub>DD</sub> range during instantaneous and operating maximum current conditions. If positive injection current (V<sub>In</sub> > V<sub>DD</sub>) is greater than I<sub>DD</sub>, the injection current may flow out of V<sub>DD</sub> and could result in external power supply going out of regulation. Ensure external V<sub>DD</sub> load will shunt current greater than maximum injection current. This will be the greatest risk when the MCU is not consuming power. Examples are: if no system clock is present, or if the clock rate is very low (which would reduce overall power consumption).

### 3.3 Thermal Characteristics

This section provides information about operating temperature range, power dissipation, and package thermal resistance. Power dissipation on I/O pins is usually small compared to the power dissipation in on-chip logic and voltage regulator circuits, and it is user-determined rather than being controlled by the MCU design. To take  $P_{I/O}$  into account in power calculations, determine the difference between actual pin voltage and  $V_{SS}$  or  $V_{DD}$  and multiply by the pin current for each I/O pin. Except in cases of unusually high pin current (heavy loads), the difference between pin voltage and  $V_{SS}$  or  $V_{DD}$  will be very small.

| Rating                                   | Symbol                       | Value                                                                  | Unit |      |
|------------------------------------------|------------------------------|------------------------------------------------------------------------|------|------|
| Operating temperature range (            | T <sub>A</sub>               | T <sub>L</sub> to T <sub>H</sub><br>40 to 85<br>40 to 105<br>40 to 125 | ٥c   |      |
| Maximum junction temperature             | Maximum junction temperature |                                                                        |      | °C   |
|                                          | 28-pin SOIC                  | θ <sub>JA</sub>                                                        | 70   | °C/W |
| Thermal resistance<br>single-layer board | 28-pin PDIP                  |                                                                        | 68   |      |
|                                          | 16-pin TSSOP                 |                                                                        | 129  |      |
| -                                        | 28-pin SOIC                  |                                                                        | 48   |      |
| Thermal resistance four-layer board      | 28-pin PDIP                  |                                                                        | 49   |      |
|                                          | 16-pin TSSOP                 |                                                                        | 85   |      |

| Table 4. 1 | Thermal | Characteristics |
|------------|---------|-----------------|
|------------|---------|-----------------|

The average chip-junction temperature  $(T_J)$  in °C can be obtained from:

$$\Gamma_{J} = T_{A} + (P_{D} \times \theta_{JA})$$
 Eqn. 1

where:

 $T_{A} = \text{Ambient temperature, °C}$   $\theta_{JA} = \text{Package thermal resistance, junction-to-ambient, °C/W}$   $P_{D} = P_{int} + P_{I/O}$   $P_{int} = I_{DD} \times V_{DD}, \text{Watts } - \text{chip internal power}$  $P_{I/O} = \text{Power dissipation on input and output pins } - \text{user-determined}$ 

For most applications,  $P_{I/O} \ll P_{int}$  and can be neglected. An approximate relationship between  $P_D$  and  $T_J$  (if  $P_{I/O}$  is neglected) is:

$$P_{D} = K \div (T_{J} + 273^{\circ}C)$$
 Eqn. 2

Solving Equation 1 and Equation 2 for K gives:

$$K = P_D \times (T_A + 273^{\circ}C) + \theta_{JA} \times (P_D)^2$$
 Eqn. 3

where K is a constant pertaining to the particular part. K can be determined from Equation 3 by measuring  $P_D$  (at equilibrium) for a known  $T_A$ . Using this value of K, the values of  $P_D$  and  $T_J$  can be obtained by solving Equation 1 and Equation 2 iteratively for any value of  $T_A$ .

### 3.4 ESD Protection and Latch-Up Immunity

Although damage from electrostatic discharge (ESD) is much less common on these devices than on early CMOS circuits, normal handling precautions should be used to avoid exposure to static discharge. Qualification tests are performed to ensure that these devices can withstand exposure to reasonable levels of static without suffering any permanent damage.

During the device qualification ESD stresses were performed for the human body model (HBM), the machine model (MM) and the charge device model (CDM).

A device is defined as a failure if after exposure to ESD pulses the device no longer meets the device specification. Complete DC parametric and functional testing is performed per the applicable device specification at room temperature followed by hot temperature, unless specified otherwise in the device specification.

| Model         | Description              | Symbol | Value | Unit |
|---------------|--------------------------|--------|-------|------|
|               | Series resistance        | R1     | 1500  | Ω    |
| Human<br>body | Storage capacitance      | С      | 100   | pF   |
|               | Number of pulses per pin | —      | 3     | —    |
|               | Series resistance        | R1     | 0     | Ω    |
| Machine       | Storage capacitance      | С      | 200   | pF   |
|               | Number of pulses per pin | —      | 3     | —    |

Table 5. ESD and Latch-up Test Conditions

| Model    | Description                 | Symbol | Value | Unit |
|----------|-----------------------------|--------|-------|------|
| Lateb up | Minimum input voltage limit | _      | -2.5  | V    |
| Latch-up | Maximum input voltage limit | _      | 7.5   | V    |

| Table 5. ESD and Latch-u | p Test Conditions | (continued) |
|--------------------------|-------------------|-------------|
|--------------------------|-------------------|-------------|

#### Table 6. ESD and Latch-up Protection Characteristics

| No. | Rating <sup>1</sup>                         | Symbol           | Min   | Max | Unit |
|-----|---------------------------------------------|------------------|-------|-----|------|
| 1   | Human body model (HBM)                      | V <sub>HBM</sub> | ±2000 | _   | V    |
| 2   | Machine model (MM)                          | V <sub>MM</sub>  | ±200  |     | V    |
| 3   | Charge device model (CDM)                   | V <sub>CDM</sub> | ±500  | _   | V    |
| 4   | Latch-up current at T <sub>A</sub> = 125 °C | I <sub>LAT</sub> | ±100  | _   | mA   |

<sup>1</sup> Parameter is achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted.

### 3.5 DC Characteristics

This section includes information about power supply requirements and I/O pin characteristics. Table 7. DC Characteristics

| Num | С | Parameter                                                                                                                                                                                                                                                                                                                                                                                                               | Symbol           | Min                                                                                                      | Typical <sup>1</sup> | Max       | Unit |
|-----|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------------------------------------------------------------------------------------------------|----------------------|-----------|------|
| 1   |   | Operating voltage                                                                                                                                                                                                                                                                                                                                                                                                       | —                | 2.7                                                                                                      |                      | 5.5       | V    |
| 2   | Ρ | Output high voltage — Low drive (PTxDSn = 0)<br>$5 \text{ V}, \text{ I}_{Load} = -2 \text{ mA}$<br>$3 \text{ V}, \text{ I}_{Load} = -0.6 \text{ mA}$<br>$5 \text{ V}, \text{ I}_{Load} = -0.4 \text{ mA}$<br>$3 \text{ V}, \text{ I}_{Load} = -0.24 \text{ mA}$<br>Output high voltage — High drive (PTxDSn = 1)<br>$5 \text{ V}, \text{ I}_{Load} = -10 \text{ mA}$<br>$3 \text{ V}, \text{ I}_{Load} = -3 \text{ mA}$ | V <sub>OH</sub>  | $V_{DD} - 1.5$<br>$V_{DD} - 1.5$<br>$V_{DD} - 0.8$<br>$V_{DD} - 0.8$<br>$V_{DD} - 1.5$<br>$V_{DD} - 1.5$ |                      |           | - v  |
|     |   | 5 V, I <sub>Load</sub> = -2 mA<br>3 V, I <sub>Load</sub> = -0.4 mA                                                                                                                                                                                                                                                                                                                                                      |                  | $\begin{array}{c} V_{DD}-0.8\\ V_{DD}-0.8\end{array}$                                                    |                      |           |      |
|     |   | Output low voltage — Low drive (PTxDSn = 0)<br>5  V, I <sub>Load</sub> = 2 mA<br>3  V, I <sub>Load</sub> = 0.6 mA<br>5  V, I <sub>Load</sub> = 0.4 mA<br>3  V, I <sub>Load</sub> = 0.24 mA                                                                                                                                                                                                                              |                  | 1.5<br>1.5<br>0.8<br>0.8                                                                                 |                      | <br>      | v    |
| 3   | Р | Output low voltage — High drive (PTxDSn = 1)<br>5 V, $I_{Load}$ = 10 mA<br>3 V, $I_{Load}$ = 3 mA<br>5 V, $I_{Load}$ = 2 mA<br>3 V, $I_{Load}$ = 0.4 mA                                                                                                                                                                                                                                                                 |                  | 1.5<br>1.5<br>0.8<br>0.8                                                                                 |                      |           |      |
| 4   | Ρ | Output high current — Max total I <sub>OH</sub> for all ports<br>5 V<br>3 V                                                                                                                                                                                                                                                                                                                                             | I <sub>OHT</sub> |                                                                                                          |                      | 100<br>60 | mA   |

| Num | С | Parameter                                                                                                                                                                                  | Symbol             | Min                  | Typical <sup>1</sup> | Мах                  | Unit |
|-----|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|----------------------|----------------------|----------------------|------|
| 5   | Р | Output low current — Max total I <sub>OL</sub> for all ports<br>5 V<br>3 V                                                                                                                 | I <sub>OLT</sub>   | _                    | _                    | 100<br>60            | mA   |
| 6   | Ρ | Input high voltage; all digital inputs                                                                                                                                                     | V <sub>IH</sub>    | $0.65 \times V_{DD}$ |                      | —                    | v    |
| 7   | Ρ | Input low voltage; all digital inputs                                                                                                                                                      | V <sub>IL</sub>    |                      |                      | $0.35 \times V_{DD}$ | v    |
| 8   | Ρ | Input hysteresis; all digital inputs                                                                                                                                                       | V <sub>hys</sub>   | $0.06 \times V_{DD}$ |                      | —                    | mV   |
| 9   | С | Input leakage current; input only pins <sup>2</sup>                                                                                                                                        | ll <sub>ln</sub> l | —                    | 0.1                  | 1                    | μA   |
| 10  | Ρ | High impedance (off-state) leakage current <sup>2</sup>                                                                                                                                    | ll <sub>oz</sub> l | —                    | 0.1                  | 1                    | μA   |
| 11  | С | Total leakage combined for all inputs and Hi-Z pins<br>— All input only and I/O <sup>2</sup>                                                                                               | I <sub>OZTOT</sub> | _                    |                      | 2                    | μA   |
| 12  | Ρ | Internal pullup resistors <sup>3</sup>                                                                                                                                                     | R <sub>PU</sub>    | 20                   | 45                   | 65                   | kΩ   |
| 13  | Ρ | Internal pulldown resistors <sup>4</sup>                                                                                                                                                   | R <sub>PD</sub>    | 20                   | 45                   | 65                   | kΩ   |
| 14  | D | DC injection current <sup>5, 6, 7</sup><br>V <sub>IN</sub> < V <sub>SS</sub> , V <sub>IN</sub> > V <sub>DD</sub><br>Single pin limit<br>Total MCU limit, includes sum of all stressed pins | I <sub>IC</sub>    | -0.2<br>-5           |                      | 0.2<br>5             | mA   |
| 15  | С | Input capacitance; all non-supply pins                                                                                                                                                     | C <sub>In</sub>    | —                    | _                    | 8                    | pF   |
| 16  | С | RAM retention voltage                                                                                                                                                                      | V <sub>RAM</sub>   | 0.6                  | 1.0                  | —                    | V    |
| 17  | Ρ | POR re-arm voltage <sup>8</sup>                                                                                                                                                            | V <sub>POR</sub>   | 0.9                  | 1.4                  | 2.0                  | V    |
| 18  | D | POR re-arm time                                                                                                                                                                            | t <sub>POR</sub>   | 10                   | _                    | —                    | μs   |
| 19  | Р | Low-voltage detection threshold —<br>high range<br>V <sub>DD</sub> falling<br>V <sub>DD</sub> rising                                                                                       | V <sub>LVD1</sub>  | 3.9<br>4.0           | 4.0<br>4.1           | 4.1<br>4.2           | V    |
| 20  | Р | Low-voltage detection threshold —<br>low range<br>V <sub>DD</sub> falling<br>V <sub>DD</sub> rising                                                                                        | V <sub>LVD0</sub>  | 2.48<br>2.54         | 2.56<br>2.62         | 2.64<br>2.70         | V    |
| 21  | с | Low-voltage warning threshold —<br>high range 1<br>V <sub>DD</sub> falling<br>V <sub>DD</sub> rising                                                                                       | V <sub>LVW3</sub>  | 4.5<br>4.6           | 4.6<br>4.7           | 4.7<br>4.8           | V    |
| 22  | Ρ | Low-voltage warning threshold —<br>high range 0<br>V <sub>DD</sub> falling<br>V <sub>DD</sub> rising                                                                                       | V <sub>LVW2</sub>  | 4.2<br>4.3           | 4.3<br>4.4           | 4.4<br>4.5           | V    |
| 23  | Р | Low-voltage warning threshold<br>low range 1<br>V <sub>DD</sub> falling<br>V <sub>DD</sub> rising                                                                                          | V <sub>LVW1</sub>  | 2.84<br>2.90         | 2.92<br>2.98         | 3.00<br>3.06         | V    |
| 24  | с | Low-voltage warning threshold —<br>low range 0<br>V <sub>DD</sub> falling<br>V <sub>DD</sub> rising                                                                                        | V <sub>LVW0</sub>  | 2.66<br>2.72         | 2.74<br>2.80         | 2.82<br>2.88         | V    |

### Table 7. DC Characteristics (continued)

| Num | С | Parameter                                    | S   | ymbol            | Min  | Typical <sup>1</sup> | Max  | Unit |
|-----|---|----------------------------------------------|-----|------------------|------|----------------------|------|------|
|     |   | Low-voltage inhibit reset/recover hysteresis |     |                  |      |                      |      |      |
| 25  | Т | 5                                            | 5 V | V <sub>hys</sub> | _    | 100                  | —    | mV   |
|     |   | 3                                            | 3 V | <b>y</b> -       | —    | 60                   | —    |      |
| 26  | Ρ | Bandgap voltage reference <sup>9</sup>       |     | V <sub>BG</sub>  | 1.18 | 1.20                 | 1.21 | V    |

#### Table 7. DC Characteristics (continued)

Typical values are measured at 25 °C. Characterized, not tested.

<sup>2</sup> Measured with  $V_{In} = V_{DD}$  or  $V_{SS}$ .

<sup>3</sup> Measured with V<sub>In</sub> = V<sub>SS</sub>.

1

<sup>4</sup> Measured with  $V_{In} = V_{DD}$ .

 $^{5}$  All functional non-supply pins are internally clamped to V<sub>SS</sub> and V<sub>DD</sub>.

<sup>6</sup> Input must be current-limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive and negative clamp voltages, then use the larger of the two values.

- <sup>7</sup> Power supply must maintain regulation within operating  $V_{DD}$  range during instantaneous and operating maximum current conditions. If positive injection current ( $V_{In} > V_{DD}$ ) is greater than  $I_{DD}$ , the injection current may flow out of  $V_{DD}$  and could result in external power supply going out of regulation. Ensure external  $V_{DD}$  load will shunt current greater than maximum injection current. This will be the greatest risk when the MCU is not consuming power. Examples are: if no system clock is present, or if clock rate is very low (which would reduce overall power consumption).
- <sup>8</sup> Maximum is highest voltage that POR is guaranteed.
- <sup>9</sup> Factory trimmed at  $V_{DD}$  = 5.0 V, Temp = 25 °C.



Figure 4. Typical V<sub>OL</sub> vs. I<sub>OL</sub> for High Drive Enabled Pad (V<sub>DD</sub> = 5 V)



Figure 5. Typical V<sub>OL</sub> vs. I<sub>OL</sub> for High Drive Enabled Pad (V<sub>DD</sub> = 3 V)



Figure 6. Typical V<sub>OL</sub> vs.  $I_{OL}$  for Low Drive Enabled Pad (V<sub>DD</sub> = 5 V)



Figure 7. Typical V<sub>OL</sub> vs. I<sub>OL</sub> for Low Drive Enabled Pad (V<sub>DD</sub> = 3 V)



Figure 8. Typical V<sub>OH</sub> vs. I<sub>OH</sub> for High Drive Enabled Pad (V<sub>DD</sub> = 5 V)



Figure 9. Typical V<sub>OH</sub> vs. I<sub>OH</sub> for High Drive Enabled Pad (V<sub>DD</sub> = 3 V)



Figure 10. Typical V<sub>OH</sub> vs.  $I_{OH}$  for Low Drive Enabled Pad (V<sub>DD</sub> = 5 V)



Figure 11. Typical V<sub>OH</sub> vs.  $I_{OH}$  for Low Drive Enabled Pad (V<sub>DD</sub> = 3 V)

## 3.6 Supply Current Characteristics

This section includes information about power supply current in various operating modes.

| Num      | с | Parameter                                                          | Symbol                                  | V <sub>DD</sub><br>(V) | Typical <sup>1</sup> | Max              | Unit  | <b>Тетр</b><br><b>(</b> °С)           |
|----------|---|--------------------------------------------------------------------|-----------------------------------------|------------------------|----------------------|------------------|-------|---------------------------------------|
| 1        | с | Run supply current <sup>2</sup> measured at                        | RI <sub>DD</sub>                        | 5                      | 2.4                  | 2.72             | mA    | -40 to 125                            |
|          | Ŭ | (CPU clock = 4 MHz, $f_{Bus}$ = 2 MHz)                             | טטייי                                   | 3                      | 2.18                 | 2.26             | 110.1 | 4010120                               |
| 2        | Р | Run supply current <sup>2</sup> measured at                        | RI <sub>DD</sub>                        | 5                      | 6.35                 | 7.29             | mA    | -40 to 125                            |
|          | · | (CPU clock = 20 MHz, f <sub>Bus</sub> = 10 MHz)                    | טטייי                                   | 3                      | 5.79                 | 6.42             |       | 10 10 120                             |
| 3        | Р | Wait supply current <sup>2</sup> measured at                       | WI <sub>DD</sub>                        | 5                      | 1.4                  | 1.56             | mA    | -40 to 125                            |
| Ŭ        | · | f <sub>Bus</sub> = 2 MHz                                           | 00                                      | 3                      | 1.36                 | 1.53             |       | 40 10 120                             |
| 4        | Р | Ston2 mode supply surrent                                          | e mode supply current S2I <sub>DD</sub> | 5                      | 1.4                  | 19<br>28<br>45.8 | μA    | –40 to 85<br>–40 to 105<br>–40 to 125 |
| -        |   |                                                                    |                                         | 3                      | 1.3                  | 15<br>22<br>37.2 | μΑ    | -40 to 85<br>-40 to 105<br>-40 to 125 |
| 5        | Р | Stop3 mode supply current                                          |                                         | 5                      | 1.61                 | 23<br>43<br>76.1 | μA    | -40 to 85<br>-40 to 105<br>-40 to 125 |
| 5        |   | Stops mode supply current                                          | S3I <sub>DD</sub>                       | 3                      | 1.44                 | 19<br>38<br>66.4 | μA    | -40 to 85<br>-40 to 105<br>-40 to 125 |
| 6        | Р | RTC adder to stop2 or stop3 <sup>3</sup>                           | 5231                                    | 5                      | 300                  | 500<br>500       | nA    | -40 to 85<br>-40 to 125               |
| 0        |   |                                                                    | S23I <sub>DDRTI</sub>                   | 3                      | 300                  | 500<br>500       | nA    | -40 to 85<br>-40 to 125               |
| 7        | с | LVD adder to stop3 (LVDE = LVDSE = 1)                              | S3I <sub>DDLVD</sub>                    | 5                      | 122                  | 180              | μA    | -40 to 125                            |
| <i>'</i> |   |                                                                    |                                         | 3                      | 110                  | 160              | μA    | -40 to 125                            |
| 8        | с | Adder to stop3 for oscillator enabled <sup>4</sup><br>(OSCSTEN =1) | S3I <sub>DDOSC</sub>                    | 5,3                    | 5                    | 8                | μA    | -40 to 125                            |

 Table 8. Supply Current Characteristics

<sup>1</sup> Typical values are based on characterization data at 25 °C unless otherwise stated. See Figure 12 through Figure 13 for typical curves across voltage/temperature.

<sup>2</sup> All modules except ADC active, ICS configured for FBE, and does not include any dc loads on port pins.

<sup>3</sup> Most customers are expected to find that auto-wakeup from stop2 or stop3 can be used instead of the higher current wait mode. Wait mode typical is 220  $\mu$ A at 5 V with f<sub>Bus</sub> = 1 MHz.

<sup>4</sup> Values given under the following conditions: low range operation (RANGE = 0) with a 32.768 kHz crystal and low power mode (HGO = 0).



Figure 12. Typical Run I<sub>DD</sub> Curves



Figure 13. Typical Stop2 I<sub>DD</sub> Curves



Figure 14. Typical Stop3 I<sub>DD</sub> Curves

### 3.7 External Oscillator (XOSC) Characteristics

| Num | С | Characteristic                                                                                                                                                                                                                                                 | Symbol                                                | Min.                                           | Typical <sup>1</sup>        | Max.             | Unit              |
|-----|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|------------------------------------------------|-----------------------------|------------------|-------------------|
| 1   | С | Oscillator crystal or resonator (EREFS = 1, ERCLKEN = 1)<br>Low range (RANGE = 0)<br>High range (RANGE = 1), high gain (HGO = 1), FBELP mode<br>High range (RANGE = 1), low power (HGO = 0), FBELP mode                                                        | f <sub>lo</sub><br>f <sub>hi</sub><br>f <sub>hi</sub> | 32<br>1<br>1                                   |                             | 38.4<br>16<br>8  | kHz<br>MHz<br>MHz |
| 2   | D | Load capacitors<br>Low range (RANGE=0), low power (HGO = 0)<br>Other oscillator settings                                                                                                                                                                       | C <sub>1,</sub> C <sub>2</sub>                        | See Note <sup>2</sup><br>See Note <sup>3</sup> |                             |                  |                   |
| 3   | D | Feedback resistor<br>Low range, low power (RANGE = 0, HGO = 0) <sup>2</sup><br>Low range, high gain (RANGE = 0, HGO = 1)<br>High range (RANGE = 1, HGO = X)                                                                                                    |                                                       |                                                | —<br>10<br>1                |                  | MΩ                |
| 4   | D | Series resistor —<br>Low range, low power (RANGE = 0, HGO = 0) <sup>2</sup><br>Low range, high gain (RANGE = 0, HGO = 1)<br>High range, low power (RANGE = 1, HGO = 0)<br>High range, high gain (RANGE = 1, HGO = 1)<br>$\geq 8 \text{ MHz}$<br>4 MHz<br>1 MHz |                                                       | <br> <br> <br>                                 | <br>100<br>0<br>0<br>0<br>0 | <br><br>10<br>20 | kΩ                |
| 5   | С | Crystal start-up time <sup>4</sup><br>Low range, low power<br>Low range, high gain<br>High range, low power<br>High range, high gain                                                                                                                           | <sup>t</sup> CSTL<br>t<br>CSTH                        |                                                | 600<br>400<br>5<br>15       |                  | ms                |
| 6   | D | Square wave input clock frequency (EREFS = 0, ERCLKEN = 1)<br>FEE mode<br>FBE or FBELP mode                                                                                                                                                                    | f <sub>extal</sub>                                    | 0.03125<br>0                                   | _                           | 20<br>20         | MHz<br>MHz        |

<sup>1</sup> Data in Typical column was characterized at 3.0 V, 25 °C or is typical recommended value.

<sup>2</sup> Load capacitors ( $C_1, C_2$ ), feedback resistor ( $R_F$ ) and series resistor ( $R_S$ ) are incorporated internally when RANGE = HGO = 0.

<sup>3</sup> See crystal or resonator manufacturer's recommendation.

<sup>4</sup> Proper PC board layout procedures must be followed to achieve specifications.



Figure 15. Typical Crystal or Resonator Circuit: High Range and Low Range/High Gain



### Figure 16. Typical Crystal or Resonator Circuit: Low Range/Low Power

### 3.8 Internal Clock Source (ICS) Characteristics

Table 10. ICS Frequency Specifications (Temperature Range = -40 to 85°C Ambient)

| Num | С | Characteristic                                                                                   |                         | Symbol                   | Min.  | Typical <sup>1</sup> | Max.  | Unit              |
|-----|---|--------------------------------------------------------------------------------------------------|-------------------------|--------------------------|-------|----------------------|-------|-------------------|
| 1   | Ρ | Average internal reference frequency — factory trimmed at $V_{DD}$ = 5 V and temperature = 25 °C |                         | f <sub>int_t</sub>       |       | 39.0625              |       | kHz               |
| 2   | Ρ | Internal reference frequency — user trimmed                                                      |                         | f <sub>int_ut</sub>      | 31.25 |                      | 39.06 | kHz               |
| 3   | Т | Internal reference start-up time                                                                 |                         | t <sub>IRST</sub>        | _     | 60                   | 100   | μS                |
| 4   | D | DCO output frequency range — trimmed <sup>2</sup>                                                | Low range<br>(DRS = 00) | f <sub>dco_t</sub>       | 16    |                      | 20    | MHz               |
| 5   | D | DCO output frequency <sup>2</sup><br>Reference = 32768 Hz and DMX32 = 1                          |                         | f <sub>dco_DMX32</sub>   | _     | 59.77                | _     | MHz               |
| 6   | С | Resolution of trimmed DCO output fre<br>voltage and temperature (using FTRI                      |                         | $\Delta f_{dco\_res\_t}$ |       | ±0.1                 | ±0.2  | %f <sub>dco</sub> |

| Num | С | Characteristic                                                                                                                                                         | Symbol                   | Min. | Typical <sup>1</sup> | Max.     | Unit              |
|-----|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------|----------------------|----------|-------------------|
| 7   | С | Resolution of trimmed DCO output frequency at fixed voltage and temperature (not using FTRIM)                                                                          | $\Delta f_{dco\_res\_t}$ |      | ± 0.2                | ±0.4     | %f <sub>dco</sub> |
| 8   | С | Total deviation of DCO output from trimmed frequency <sup>3</sup><br>Over full voltage and temperature range<br>Over fixed voltage and temperature range of 0 to 70 °C | $\Delta f_{dco_t}$       | _    | −1.0 to 0.5<br>±0.5  | ±2<br>±1 | %f <sub>dco</sub> |
| 10  | С | FLL acquisition time <sup>4</sup>                                                                                                                                      | t <sub>Acquire</sub>     | _    | —                    | 1        | ms                |
| 11  | С | Long term jitter of DCO output clock (averaged over 2-ms interval) <sup>5</sup>                                                                                        | C <sub>Jitter</sub>      | _    | 0.02                 | 0.2      | %f <sub>dco</sub> |

Table 10. ICS Frequency Specifications (Temperature Range = -40 to 85°C Ambient) (continued)

<sup>1</sup> Data in Typical column was characterized at 3.0 V, 25 °C or is typical recommended value.

<sup>2</sup> The resulting bus clock frequency should not exceed the maximum specified bus clock frequency of the device.

<sup>3</sup> This parameter is characterized and not tested on each device.

<sup>4</sup> This specification applies to any time the FLL reference source or reference divider is changed, trim value changed or changing from FLL disabled (FBELP, FBILP) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running.

<sup>5</sup> Jitter is the average deviation from the programmed frequency measured over the specified interval at maximum f<sub>Bus</sub>. Measurements are made with the device powered by filtered supplies and clocked by a stable external clock signal. Noise injected into the FLL circuitry via V<sub>DD</sub> and V<sub>SS</sub> and variation in crystal oscillator frequency increase the C<sub>Jitter</sub> percentage for a given interval.



Figure 17. Deviation of DCO Output from Trimmed Frequency (20 MHz, 3.0 V)

### **3.9 ADC Characteristics**

| Characteristic              | Conditions                                                          | Symb              | Min               | Typ <sup>1</sup> | Max               | Unit | Comment            |
|-----------------------------|---------------------------------------------------------------------|-------------------|-------------------|------------------|-------------------|------|--------------------|
| Supply voltage              | Absolute                                                            | V <sub>DDA</sub>  | 2.7               | —                | 5.5               | V    |                    |
| Supply voltage              | Delta to $V_{DD} (V_{DD} - V_{DDA})^2$                              | $\Delta V_{DDA}$  | -100              | 0                | 100               | mV   |                    |
| Ground voltage              | Delta to $V_{SS} (V_{SS} - V_{SSA})^2$                              | $\Delta V_{SSA}$  | -100              | 0                | 100               | mV   |                    |
| Input voltage               |                                                                     | V <sub>ADIN</sub> | V <sub>REFL</sub> | —                | V <sub>REFH</sub> | V    |                    |
| Input capacitance           |                                                                     | C <sub>ADIN</sub> |                   | 4.5              | 5.5               | pF   |                    |
| Input resistance            |                                                                     | R <sub>ADIN</sub> | _                 | 3                | 5                 | kΩ   |                    |
| Analog source<br>resistance | 10-bit mode<br>f <sub>ADCK</sub> > 4MHz<br>f <sub>ADCK</sub> < 4MHz | R <sub>AS</sub>   |                   |                  | 5<br>10           | kΩ   | External to<br>MCU |
|                             | 8-bit mode (all valid f <sub>ADCK</sub> )                           |                   | _                 | —                | 10                |      |                    |
| ADC conversion              | High speed (ADLPC = 0)                                              | f                 | 0.4               | _                | 8.0               | MHz  |                    |
| clock frequency             | Low power (ADLPC = 1)                                               | f <sub>ADCK</sub> | 0.4               | _                | 4.0               |      |                    |

Table 11. 10-Bit ADC Operating Conditions

<sup>1</sup> Typical values assume V<sub>DDA</sub> = 5.0 V, Temp = 25 °C, f<sub>ADCK</sub> = 1.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production.

<sup>2</sup> DC potential difference.



Figure 18. ADC Input Impedance Equivalency Diagram

MC9S08SE8 Series MCU Data Sheet, Rev. 3

|                                                       |                           |   |                     |      |                  |      |                  | 0                            |                         |
|-------------------------------------------------------|---------------------------|---|---------------------|------|------------------|------|------------------|------------------------------|-------------------------|
| Characteristic                                        | Conditions                | С | Symb                | Min  | Typ <sup>1</sup> | Max  | Unit             | Comment                      |                         |
| Supply Current<br>ADLPC = 1<br>ADLSMP = 1<br>ADCO = 1 |                           | т | I <sub>DDA</sub>    | _    | 133              | _    | μA               |                              |                         |
| Supply Current<br>ADLPC = 1<br>ADLSMP = 0<br>ADCO = 1 |                           | Т | I <sub>DDA</sub>    | _    | 218              | _    | μΑ               |                              |                         |
| Supply Current<br>ADLPC = 0<br>ADLSMP = 1<br>ADCO = 1 |                           | т | I <sub>DDA</sub>    | _    | 327              | _    | μΑ               |                              |                         |
| Supply Current<br>ADLPC = 0<br>ADLSMP = 0<br>ADCO = 1 |                           | D | I <sub>DDA</sub>    |      | 0.582            | 1    | mA               |                              |                         |
| Supply Current                                        | Stop, Reset, Module Off   | D | I <sub>DDA</sub>    | _    | 0.011            | 1    | μA               |                              |                         |
| ADC                                                   | High Speed (ADLPC = 0)    | ( |                     | 2    | 3.3              | 5    |                  | t <sub>ADACK</sub> =         |                         |
| Asynchronous<br>Clock Source                          | Low Power (ADLPC = 1)     | D | f <sub>ADACK</sub>  | 1.25 | 2                | 3.3  | MHz              | 1/f <sub>ADACK</sub>         |                         |
| Conversion<br>Time (Including                         | Short Sample (ADLSMP = 0) | D | t <sub>ADC</sub>    | _    | 20               | _    | ADCK<br>cycles   | See SE8                      |                         |
| sample time)                                          | Long Sample (ADLSMP = 1)  |   |                     |      |                  | 40   |                  | Cycles                       | reference<br>manual for |
| Sample Time                                           | Short Sample (ADLSMP = 0) | D | t <sub>ADS</sub>    | _    | 3.5              | _    | ADCK<br>cycles   | conversion<br>time variances |                         |
|                                                       | Long Sample (ADLSMP = 1)  |   |                     |      | 23.5             |      | Cycles           |                              |                         |
| Temp Sensor                                           | –40°C– 25°C               | D | m                   |      | 3.266            |      | mV/°C            |                              |                         |
| Slope                                                 | 25°C– 125°C               | D |                     |      | 3.638            |      |                  |                              |                         |
| Temp Sensor<br>Voltage                                | 25°C                      | D | V <sub>TEMP25</sub> |      | 1.396            |      | mV               |                              |                         |
| Characteristics                                       | for 28-pin packages only  |   |                     |      |                  |      |                  |                              |                         |
| Total                                                 | 10-bit mode               | Р | _                   | _    | ±1               | ±2.5 |                  | Includes                     |                         |
| Unadjusted<br>Error                                   | 8-bit mode                | Ρ | E <sub>TUE</sub>    | _    | ±0.5             | ±1.0 | LSB <sup>3</sup> | quantization                 |                         |
| Differential                                          | 10-bit mode <sup>2</sup>  | Р |                     | _    | ±0.5             | ±1.0 | LSB <sup>3</sup> |                              |                         |
| Non-Linearity                                         | 8-bit mode <sup>3</sup>   | Р | DNL                 |      | ±0.3             | ±0.5 | LOR              |                              |                         |
| ntegral                                               | 10-bit mode               | Т | INU                 |      | ±0.5             | ±1.0 | LSB <sup>3</sup> |                              |                         |
| Non-Linearity                                         | 8-bit mode                | Т | INL                 | —    | ±0.3             | ±0.5 | LOB              |                              |                         |

MC9S08SE8 Series MCU Data Sheet, Rev. 3

| Characteristic      | Conditions               | С | Symb              | Min | Typ <sup>1</sup> | Max  | Unit             | Comment                    |
|---------------------|--------------------------|---|-------------------|-----|------------------|------|------------------|----------------------------|
| Zero-Scale          | 10-bit mode              | Р | _                 | _   | ±0.5             | ±1.5 | 1.003            |                            |
| Error               | 8-bit mode               | Р | E <sub>ZS</sub>   |     | ±0.5             | ±0.5 | LSB <sup>3</sup> | $V_{ADIN} = V_{SSA}$       |
| Full-Scale          | 10-bit mode              | Т | E <sub>FS</sub> - |     | ±0.5             | ±1   | LSB <sup>3</sup> |                            |
| Error               | 8-bit mode               | Т |                   | _   | ±0.5             | ±0.5 | LOD              | $V_{ADIN} = V_{DDA}$       |
| Quantization        | 10-bit mode              | D | E                 | _   | —                | ±0.5 | LSB <sup>3</sup> |                            |
| Error               | 8-bit mode               |   | EQ                | _   | —                | ±0.5 | LOD              |                            |
| Input Leakage       | 10-bit mode              | D | E                 | _   | ±0.2             | ±2.5 | LSB <sup>3</sup> | Pad leakage <sup>4</sup> * |
| Error               | 8-bit mode               |   | E <sub>IL</sub>   | —   | ±0.1             | ±1   | 130              | R <sub>AS</sub>            |
| Characteristics     | for 16-pin package only  |   |                   |     |                  |      |                  |                            |
| Total               | 10-bit mode              | Р | E <sub>TUE</sub>  | _   | ±1.5             | ±3.5 | LSB <sup>3</sup> | Includes                   |
| Unadjusted<br>Error | 8-bit mode               | Р |                   | _   | ±0.7             | ±1.5 |                  | quantization               |
| Differential        | 10-bit mode <sup>3</sup> | Р | DNL               | _   | ±0.5             | ±1.0 | 1.003            |                            |
| Non-Linearity       | 8-bit mode <sup>3</sup>  | Р |                   |     | ±0.3             | ±0.5 | LSB <sup>3</sup> |                            |
| Integral            | 10-bit mode              | Т | INL               | _   | ±0.5             | ±1.0 | LSB <sup>3</sup> |                            |
| Non-Linearity       | 8-bit mode               | Т |                   | _   | ±0.3             | ±0.5 | LOD              |                            |
| Zero-Scale          | 10-bit mode              | Р | E                 | _   | ±1.5             | ±2.1 | LSB <sup>3</sup> | V – V                      |
| Error               | 8-bit mode               | Р | E <sub>ZS</sub>   | _   | ±0.5             | ±0.7 | LOD              | $V_{ADIN} = V_{SSA}$       |
| Full-Scale          | 10-bit mode              | Т | E                 | —   | ±1               | ±1.5 | LSB <sup>3</sup> | V – V                      |
| Error               | 8-bit mode               | Т | E <sub>FS</sub>   | _   | ±0.5             | ±0.5 | LOD              | $V_{ADIN} = V_{DDA}$       |
| Quantization        | 10-bit mode              | D | E                 | —   | —                | ±0.5 | LSB <sup>3</sup> |                            |
| Error               | 8-bit mode               |   | EQ                | —   | —                | ±0.5 | LOD              |                            |
| Input Leakage       | 10-bit mode              | D | E                 | —   | ±0.2             | ±2.5 | LSB <sup>3</sup> | Pad leakage <sup>4</sup> * |
| Error               | 8-bit mode               |   | E <sub>IL</sub>   | _   | ±0.1             | ±1   | LOD              | R <sub>AS</sub>            |

### Table 12. 10-Bit ADC Characteristics ( $V_{REFH} = V_{DDA}$ , $V_{REFL} = V_{SSA}$ ) (continued)

<sup>1</sup> Typical values assume V<sub>DDA</sub> = 5.0 V, Temp = 25 °C, f<sub>ADCK</sub> = 1.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production.

<sup>2</sup> Monotonicity and No-Missing-Codes guaranteed in 10-bit and 8-bit modes

<sup>3</sup> 1 LSB =  $(V_{\text{REFH}} - V_{\text{REFL}})/2^N$ 

<sup>4</sup> Based on input pad leakage current. Refer to pad electricals.

### 3.10 AC Characteristics

This section describes ac timing characteristics for each peripheral system.

### 3.10.1 Control Timing

| Num | С | Rating                                                                                                                                                                   | Symbol                                                                                                                                                                                                                                                                                                                                       | Min                           | Typical <sup>1</sup> | Max  | Unit |
|-----|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|----------------------|------|------|
| 1   | D | Bus frequency (t <sub>cyc</sub> = 1/f <sub>Bus</sub> )                                                                                                                   | f <sub>Bus</sub>                                                                                                                                                                                                                                                                                                                             | DC                            | —                    | 10   | MHz  |
| 2   | D | Internal low power oscillator period                                                                                                                                     | t <sub>LPO</sub>                                                                                                                                                                                                                                                                                                                             | 700                           | —                    | 1300 | μs   |
| 3   | D | External reset pulse width <sup>2</sup>                                                                                                                                  | t <sub>extrst</sub>                                                                                                                                                                                                                                                                                                                          | 100                           | _                    |      | ns   |
| 4   | D | Reset low drive <sup>3</sup>                                                                                                                                             | t <sub>rstdrv</sub>                                                                                                                                                                                                                                                                                                                          | $34 \times t_{\text{cyc}}$    | —                    | _    | ns   |
| 5   | D | BKGD/MS setup time after issuing background<br>debug force reset to enter user or BDM modes                                                                              | t <sub>MSSU</sub>                                                                                                                                                                                                                                                                                                                            | 500                           | _                    | _    | ns   |
| 6   | D | BKGD/MS hold time after issuing background debug force reset to enter user or BDM modes <sup>4</sup>                                                                     | t <sub>MSH</sub>                                                                                                                                                                                                                                                                                                                             | 100                           | _                    | _    | μS   |
| 7   | D | IRQ pulse width<br>Asynchronous path <sup>2</sup><br>Synchronous path <sup>5</sup>                                                                                       | t <sub>ILIH,</sub> t <sub>IHIL</sub>                                                                                                                                                                                                                                                                                                         | 100<br>1.5 × t <sub>cyc</sub> | _                    | _    | ns   |
| 8   | D | Pin interrupt pulse width<br>Asynchronous path <sup>2</sup><br>Synchronous path <sup>5</sup>                                                                             | t <sub>ILIH,</sub> t <sub>IHIL</sub>                                                                                                                                                                                                                                                                                                         | 100<br>1.5 × t <sub>cyc</sub> | _                    | _    | ns   |
| 9   | с | Port rise and fall time —<br>Low output drive (PTxDS = 0) (load = 50 pF) <sup>6</sup><br>Slew rate control disabled (PTxSE = 0)<br>Slew rate control enabled (PTxSE = 1) | ronous path <sup>5</sup> $t_{ILIH}$ , $t_{IHIL}$ $1.5 \times t_{cyc}$ rupt pulse width<br>horonous path <sup>2</sup><br>ronous path <sup>5</sup> $t_{ILIH}$ , $t_{IHIL}$ $100$<br>$1.5 \times t_{cyc}$ and fall time —<br>but drive (PTxDS = 0) (load = 50 pF) <sup>6</sup><br>rate control disabled (PTxSE = 0) $t_{Rise}$ , $t_{Fall}$ —40 | _                             | ns                   |      |      |
| 5   | U | Port rise and fall time —<br>High output drive (PTxDS = 1) (load = 50 pF)<br>Slew rate control disabled (PTxSE = 0)<br>Slew rate control enabled (PTxSE = 1)             | t <sub>Rise</sub> , t <sub>Fall</sub>                                                                                                                                                                                                                                                                                                        | _                             | 11<br>35             | _    | ns   |

### Table 13. Control Timing

<sup>1</sup> Typical values are based on characterization data at  $V_{DD}$  = 5.0 V, 25 °C unless otherwise stated.

<sup>2</sup> This is the shortest pulse that is guaranteed to be recognized as a reset pin request. Shorter pulses are not guaranteed to override reset requests from internal sources.

<sup>3</sup> When any reset is initiated, internal circuitry drives the reset pin (if enabled, RSTPE = 1) low for about 34 cycles of  $t_{cyc}$ .

<sup>4</sup> To enter BDM mode following a POR, BKGD/MS should be held low during the power-up and for a hold time of t<sub>MSH</sub> after V<sub>DD</sub> rises above V<sub>LVD</sub>.

<sup>5</sup> This is the minimum pulse width that is guaranteed to pass through the pin synchronization circuitry. Shorter pulses may or may not be recognized. In stop mode, the synchronizer is bypassed so shorter pulses can be recognized in that case.

 $^{6}$  Timing is shown with respect to 20% V<sub>DD</sub> and 80% V<sub>DD</sub> levels. Temperature range –40 °C to 125 °C.



Figure 19. Reset Timing

#### MC9S08SE8 Series MCU Data Sheet, Rev. 3



Figure 20. IRQ/Pin Interrupt Timing

### 3.10.2 TPM/MTIM Module Timing

Synchronizer circuits determine the shortest input pulses that can be recognized or the fastest clock that can be used as the optional external source to the timer counter. These synchronizers operate from the current bus rate clock.

| Num | С | Rating                    | Symbol              | Min | Мах                 | Unit             |
|-----|---|---------------------------|---------------------|-----|---------------------|------------------|
| 1   | D | External clock frequency  | f <sub>TPMext</sub> | DC  | f <sub>Bus</sub> /4 | MHz              |
| 2   | D | External clock period     | t <sub>TPMext</sub> | 4   | _                   | t <sub>cyc</sub> |
| 3   | D | External clock high time  | t <sub>clkh</sub>   | 1.5 | _                   | t <sub>cyc</sub> |
| 4   | D | External clock low time   | t <sub>clkl</sub>   | 1.5 | _                   | t <sub>cyc</sub> |
| 5   | D | Input capture pulse width | t <sub>ICPW</sub>   | 1.5 | _                   | t <sub>cyc</sub> |

Table 14. TPM Input Timing



Figure 21. Timer External Clock



Figure 22. Timer Input Capture Pulse

MC9S08SE8 Series MCU Data Sheet, Rev. 3

## 3.11 Flash Specifications

This section provides details about program/erase times and program-erase endurance for the flash memory.

Program and erase operations do not require any special power sources other than the normal  $V_{DD}$  supply. For more detailed information about program/erase operations, see the Memory section in the reference manual.

| Num | С | Characteristic                                                                                           | Symbol                  | Min    | Typical     | Max  | Unit              |
|-----|---|----------------------------------------------------------------------------------------------------------|-------------------------|--------|-------------|------|-------------------|
| 1   | D | Supply voltage for program/erase                                                                         | V <sub>prog/erase</sub> | 2.7    | —           | 5.5  | V                 |
| 2   | D | Supply voltage for read operation                                                                        | V <sub>Read</sub>       | 2.7    | —           | 5.5  | V                 |
| 3   | D | Internal FCLK frequency <sup>1</sup>                                                                     | f <sub>FCLK</sub>       | 150    | _           | 200  | kHz               |
| 4   | D | Internal FCLK period (1/FCLK)                                                                            | t <sub>Fcyc</sub>       | 5      | —           | 6.67 | μS                |
| 5   | Р | Byte program time (random location) <sup>2</sup>                                                         | t <sub>prog</sub>       | 9      |             |      | t <sub>Fcyc</sub> |
| 6   | Р | Byte program time (burst mode) <sup>2</sup>                                                              | t <sub>Burst</sub>      | 4      |             |      | t <sub>Fcyc</sub> |
| 7   | Р | Page erase time <sup>2</sup>                                                                             | t <sub>Page</sub>       |        | 4000        |      | t <sub>Fcyc</sub> |
| 8   | Р | Mass erase time <sup>2</sup>                                                                             | t <sub>Mass</sub>       |        | 20,000      |      | t <sub>Fcyc</sub> |
| 9   | С | Program/erase endurance <sup>3</sup><br>T <sub>L</sub> to T <sub>H</sub> = -40 °C to 125 °C<br>T = 25 °C | n <sub>FLPE</sub>       | 10,000 | <br>100,000 | _    | cycles            |
| 10  | С | Data retention <sup>4</sup>                                                                              | t <sub>D_ret</sub>      | 15     | 100         | _    | years             |

Table 15. Flash Characteristics

<sup>1</sup> The frequency of this clock is controlled by a software setting.

<sup>2</sup> These values are hardware state machine controlled. User code does not need to count cycles. This information supplied for calculating approximate time to program and erase.

<sup>3</sup> **Typical endurance for flash** was evaluated for this product family on the 9S12Dx64. For additional information on how Freescale defines typical endurance, please refer to Engineering Bulletin EB619/D, *Typical Endurance for Nonvolatile Memory*.

<sup>4</sup> Typical data retention values are based on intrinsic capability of the technology measured at high temperature and de-rated to 25 °C using the Arrhenius equation. For additional information on how Freescale defines typical data retention, please refer to Engineering Bulletin EB618/D, *Typical Data Retention for Nonvolatile Memory.* 

# 4 Ordering Information

This chapter contains ordering information for the device numbering system.

Example of the device numbering system:



## 4.1 Package Information

| Pin Count | Package Type                      | Abbreviation | Designator | Case No. | Document No. |
|-----------|-----------------------------------|--------------|------------|----------|--------------|
| 28        | Plastic Dual In-line Pin          | PDIP         | RL         | 710      | 98ASB42390B  |
| 28        | Small Outline Integrated Circuit  | SOIC         | WL         | 751F     | 98ASB42345B  |
| 16        | Thin Shrink Small Outline Package | TSSOP        | TG         | 948F     | 98ASH70247A  |

Table 16. Package Descriptions

## 4.2 Mechanical Drawings

The following pages are mechanical drawings for the packages described in Table 16.



| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICAL OUTLINE | PRINT VERSION NO                | DT TO SCALE |  |  |
|---------------------------------------------------------|--------------------|---------------------------------|-------------|--|--|
| TITLE: SOIC, WIDE BOD                                   | DOCUMENT NO        | D: 98ASB42345B                  | REV: G      |  |  |
| 28 LEAD                                                 |                    | CASE NUMBER: 751F-05 10 MAR 200 |             |  |  |
| CASEOUTLINE                                             | STANDARD: MS       | STANDARD: MS-013AE              |             |  |  |



| © FREESCALE SEMICONDUCTOR, INC.<br>All RIGHTS RESERVED. | MECHANICAL OUTLINE | PRINT VERSION NO   | DT TO SCALE |  |
|---------------------------------------------------------|--------------------|--------------------|-------------|--|
| TITLE: SOIC, WIDE BOD                                   | DOCUMENT N         | 0: 98ASB42345B     | REV: G      |  |
| 28 LEAD                                                 | · ·                | R: 751F-05         | 10 MAR 2005 |  |
| CASEOUTLINE                                             | STANDARD:          | STANDARD: MS-013AE |             |  |

NOTES:

- 1. DIMENSIONS ARE IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- A. THIS DIMENSION DOES NOT INCLUDE MOLD PROTRUSION. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE.
- 4. 751F-01 THRU -04 OBSOLETE. NEW STANDARD: 751F-05
- A. THIS DIMENSION DOES NOT INCLUDE DAM BAR PROTRUSION ALLOWABLE DAM BAR PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF THIS DIMENSION AT MAXIMUM MATERIAL CONDITION.

| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICA                        | LOUTLINE     | PRINT VERSION NO | DT TO SCALE |
|---------------------------------------------------------|----------------------------------|--------------|------------------|-------------|
| TITLE: SOIC, WIDE BOD                                   | )Υ.                              | DOCUMENT NO  | ): 98ASB42345B   | REV: G      |
| 28 LEAD                                                 | CASE NUMBER: 751F-05 10 MAR 2005 |              |                  |             |
| CASEOUTLINE                                             |                                  | STANDARD: MS | S-013AE          |             |





| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICA | L OUTLINE    | PRINT VERSION NO | IT TO SCALE |
|---------------------------------------------------------|-----------|--------------|------------------|-------------|
| TITLE:                                                  |           | DOCUMENT NE  | ]: 98ASB42390B   | RE∨: D      |
| 28 LD PDIP                                              |           | CASE NUMBER  | 8: 710-02        | 24 MAY 2005 |
|                                                         |           | STANDARD: NE | IN-JEDEC         |             |

NOTES:

A. POSITIONAL TOLERANCE OF LEADS, SHALL BE WITHIN 0.25 MM (0.010) AT MAXIMUM MATERIAL CONDITION, IN RELATION TO SEATING PLANE AND EACH OTHER.

DIMENSION TO CENTER OF LEADS WHEN FORMED PARALLEL.

A DIMENSION DOES NOT INCLUDE MOLD FLASH.

4. 710-01 OBSOLETE, NEW STD 710-02.

5. CONTROLLING DIMENSION: INCH

|       | IN    | СН          | MILL  | IMETER    |                     | INCH    |               | MIL     | LIMETER     |
|-------|-------|-------------|-------|-----------|---------------------|---------|---------------|---------|-------------|
| DIM   | MIN   | MAX         | MIN   | МАХ       | DIM                 | MIN     | МАХ           | MIN     | MAX         |
| А     | 1.435 | 1.465       | 36.45 | 37.21     |                     |         |               |         |             |
| В     | 0.540 | 0.560       | 13.72 | 14.22     |                     |         |               |         |             |
| С     | 0.155 | 0.200       | 3.94  | 5.08      |                     |         |               |         |             |
| D     | 0.014 | 0.022       | 0.36  | 0.56      |                     |         |               |         |             |
| F     | 0.040 | 0.060       | 1.02  | 1.52      |                     |         |               |         |             |
| G     | 0.100 | BSC         | 2.5   | 4 BSC     |                     |         |               |         |             |
| н     | 0.065 | 0.085       | 1.65  | 2.16      |                     |         |               |         |             |
| J     | 0.008 | 0.015       | 0.20  | 0.38      |                     |         |               |         |             |
| К     | 0.115 | 0.135       | 2.92  | 3.43      |                     |         |               |         |             |
| L     | 0.600 | BSC         | 15.2  | 24 BSC    |                     |         |               |         |             |
| М     | 0*    | 15°         | 0°    | 15*       |                     |         |               |         |             |
| N     | 0.020 | 0.040       | 0.51  | 1.02      |                     |         |               |         |             |
|       |       |             |       |           |                     |         |               |         |             |
| © FF  |       | ICONDUCTOR, | INC.  | MECHANICA | L OUT               | LINE    | PRINT VER     | SION NE | IT TO SCALE |
| TITLE | ]     |             | I     |           | DOCU                | Ment ne | ]: 98ASB4239( | ЭВ      | REV: D      |
|       | 28    | LD PDIP     |       |           | CASE                | NUMBER  | 2: 710-02     |         | 24 MAY 2005 |
|       |       |             |       |           | STANDARD: NON-JEDEC |         |               |         |             |



| © FREESCALE SEMICONDUCTOR, INC.<br>All RIGHTS RESERVED. | MECHANICA                 | L OUTLINE    | PRINT VERSION NE | IT TO SCALE |
|---------------------------------------------------------|---------------------------|--------------|------------------|-------------|
| TITLE:                                                  |                           | DOCUMENT N   | ]: 98ASH70247A   | RE∨: B      |
| 16 LD TSSOP, PITCH 0.6                                  | 16 LD TSSOP, PITCH 0.65MM |              |                  | 19 MAY 2005 |
|                                                         |                           | STANDARD: JE | EDEC             |             |





| © FREESCALE SEMICONDUCTOR, INC.<br>All RIGHTS RESERVED. |  | L OUTLINE                | PRINT VERSION NOT TO SCALE |             |
|---------------------------------------------------------|--|--------------------------|----------------------------|-------------|
| 16 LD ISSOP, PIICH 0.65MM                               |  | DOCUMENT NO: 98ASH70247A |                            | RE∨: B      |
|                                                         |  | CASE NUMBER: 948F-01     |                            | 19 MAY 2005 |
|                                                         |  | STANDARD: JEDEC          |                            |             |

NOTES:

1. CONTROLLING DIMENSION: MILLIMETER

2. DIMENSIONS AND TOLERANCES PER ANSI Y14.5M-1982.

<u>/</u>3 DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 PER SIDE.

4 DIMENSION DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 PER SIDE

5 DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 TOTAL IN EXCESS OF THE DIMENSION AT MAXIMUM MATERIAL CONDITION.

6. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY.

 $\overline{7}$  dimensions are to be determined at datum plane  $\overline{-W}$ 

| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICAL OUTLINE |                          | PRINT VERSION NOT TO SCALE |             |
|---------------------------------------------------------|--------------------|--------------------------|----------------------------|-------------|
| TITLE:<br>16 LD TSSOP, PITCH 0.65MM                     |                    | DOCUMENT NO: 98ASH70247A |                            | RE∨: B      |
|                                                         |                    | CASE NUMBER: 948F-01     |                            | 19 MAY 2005 |
|                                                         |                    | STANDARD: JEDEC          |                            |             |

#### How to Reach Us:

Home Page: www.freescale.com

Web Support: http://www.freescale.com/support

#### USA/Europe or Locations Not Listed:

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com

Document Number: MC9S08SE8 Rev. 3 4/2009 Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor does not convey any incense not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative.

For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.

© Freescale Semiconductor, Inc. 2008-2009. All rights reserved.

