Power LDMOS transistor

Rev. 1 — 17 August 2012

**Product data sheet** 

### 1. Product profile

#### 1.1 General description

270 W LDMOS power transistor for base station applications at frequencies from 820 MHz to 960 MHz.

#### Table 1. Typical performance

Typical RF performance at  $T_{case} = 25$  °C in a common source class-AB production test circuit, tested on straight lead device.

| Test signal      | f          | I <sub>Dq</sub> | $V_{\text{DS}}$ | P <sub>L(AV)</sub> | Gp   | $\eta_D$ | ACPR <sub>5M</sub>   |
|------------------|------------|-----------------|-----------------|--------------------|------|----------|----------------------|
|                  | (MHz)      | (mA)            | (V)             | (W)                | (dB) | (%)      | (dBc)                |
| 2-carrier W-CDMA | 920 to 960 | 2000            | 28              | 67                 | 18.5 | 33       | -35 <mark>[1]</mark> |

[1] 3GPP test model 1; 64 DPCH; PAR = 8.4 dB at 0.01 % probability on CCDF; 10 MHz spacing.

#### **1.2 Features and benefits**

- Excellent ruggedness
- High efficiency
- Low R<sub>th</sub> providing excellent thermal stability
- Designed for broadband operation (820 MHz to 960 MHz)
- Lower output capacitance for improved performance in Doherty applications
- Designed for low memory effects providing excellent pre-distortability
- Internally matched for ease of use
- Integrated ESD protection
- Compliant to Directive 2002/95/EC, regarding Restriction of Hazardous Substances (RoHS)

#### **1.3 Applications**

 RF power amplifiers for W-CDMA base stations and multi carrier applications in the 820 MHz to 960 MHz frequency range



## 2. Pinning information

| Pin | Description |            | Simplified outline | Graphic symbol |
|-----|-------------|------------|--------------------|----------------|
| 1   | drain       |            |                    | _              |
| 2   | gate        |            |                    | 1<br>لـــا     |
| 3   | source      | <u>[1]</u> |                    | 2              |

[1] Connected to flange.

## 3. Ordering information

| Table 3. Ordering information |      |                                          |         |  |
|-------------------------------|------|------------------------------------------|---------|--|
| Type number Package           |      |                                          |         |  |
|                               | Name | Description                              | Version |  |
| BLF8G10LS-270                 | -    | earless flanged ceramic package; 2 leads | SOT502B |  |

## 4. Limiting values

| Table 4. | Limiting v | alues |
|----------|------------|-------|
|----------|------------|-------|

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Parameter            | Conditions                                                         | Min                                                                | Max                                                                | Unit                                                                        |
|----------------------|--------------------------------------------------------------------|--------------------------------------------------------------------|--------------------------------------------------------------------|-----------------------------------------------------------------------------|
| drain-source voltage |                                                                    | -                                                                  | 65                                                                 | V                                                                           |
| gate-source voltage  |                                                                    | -0.5                                                               | +11                                                                | V                                                                           |
| storage temperature  |                                                                    | -65                                                                | +150                                                               | °C                                                                          |
| junction temperature |                                                                    | -                                                                  | 225                                                                | °C                                                                          |
|                      | drain-source voltage<br>gate-source voltage<br>storage temperature | drain-source voltage<br>gate-source voltage<br>storage temperature | drain-source voltage-gate-source voltage-0.5storage temperature-65 | drain-source voltage-65gate-source voltage-0.5+11storage temperature-65+150 |

## 5. Thermal characteristics

| Table 5.             | Thermal characteristics                  |                                          |       |      |
|----------------------|------------------------------------------|------------------------------------------|-------|------|
| Symbol               | Parameter                                | Conditions                               | Тур   | Unit |
| R <sub>th(j-c)</sub> | thermal resistance from junction to case | $T_{case} = 80 \circ C; P_L = 67 W (CW)$ | 0.264 | K/W  |

#### 6. Characteristics

| <b>Table 6.</b> $T_j = 25 \ ^{\circ}C$ | <b>DC characteristics</b><br>; per section unless otherwise spe | ecified.                                                                                                                |     |        |     |      |
|----------------------------------------|-----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-----|--------|-----|------|
| Symbol                                 | Parameter                                                       | Conditions                                                                                                              | Min | Тур    | Max | Unit |
| V <sub>(BR)DSS</sub>                   | drain-source breakdown voltage                                  | $V_{GS}$ = 0 V; $I_D$ = 4.5 mA                                                                                          | 65  | -      | -   | V    |
| V <sub>GS(th)</sub>                    | gate-source threshold voltage                                   | $V_{DS} = 10 \text{ V}; I_D = 450 \text{ mA}$                                                                           | 1.5 | 1.8    | 2.3 | V    |
| I <sub>DSS</sub>                       | drain leakage current                                           | $V_{GS}$ = 0 V; $V_{DS}$ = 28 V                                                                                         | -   | -      | 4.2 | μΑ   |
| I <sub>DSX</sub>                       | drain cut-off current                                           | $\label{eq:VGS} \begin{array}{l} V_{\text{GS}} = V_{\text{GS(th)}} + 3.75 \; V; \\ V_{\text{DS}} = 10 \; V \end{array}$ | -   | 81.3   | -   | А    |
| I <sub>GSS</sub>                       | gate leakage current                                            | $V_{GS}$ = 11 V; $V_{DS}$ = 0 V                                                                                         | -   | -      | 420 | nA   |
| <b>g</b> fs                            | forward transconductance                                        | V <sub>DS</sub> = 10 V;<br>I <sub>D</sub> = 450 mA                                                                      | -   | 3.91   | -   | S    |
| R <sub>DS(on)</sub>                    | drain-source on-state resistance                                | $V_{GS} = V_{GS(th)} + 3.75 V;$<br>$I_D = 15.75 A$                                                                      | -   | 0.0418 | -   | Ω    |

#### Table 7. RF characteristics

Test signal: 2-carrier W-CDMA; PAR = 8.4 dB at 0.01 % probability on the CCDF; carrier spacing 10 MHz; 3GPP test model 1; 1-64 DPCH;  $f_1 = 922.5$  MHz;  $f_2 = 932.5$  MHz;  $f_3 = 947.5$  MHz;  $f_4 = 957.5$  MHz; RF performance at  $V_{DS} = 28$  V;  $I_{Dq} = 2000$  mA;  $T_{case} = 25$  °C; unless otherwise specified; in a class-AB production test circuit.

| Symbol           | Parameter                            | Conditions                 | Min  | Тур  | Max | Unit |
|------------------|--------------------------------------|----------------------------|------|------|-----|------|
| Gp               | power gain                           | $P_{L(AV)} = 67 \text{ W}$ | 17.3 | 18.5 | -   | dB   |
| RL <sub>in</sub> | input return loss                    | $P_{L(AV)} = 67 \text{ W}$ | -    | -14  | -10 | dB   |
| $\eta_D$         | drain efficiency                     | $P_{L(AV)} = 67 \text{ W}$ | 28.0 | 33   | -   | %    |
| $ACPR_{5M}$      | adjacent channel power ratio (5 MHz) | $P_{L(AV)} = 67 \text{ W}$ | -    | -35  | -30 | dBc  |

### 7. Test information

#### 7.1 Ruggedness in class-AB operation

The BLF8G10LS-270 is capable to withstand a load mismatch corresponding to VSWR = 10 : 1 through all phases under the following conditions:  $V_{DS}$  = 28 V;  $I_{Dq}$  = 2000 mA;  $P_L$  = 270 W; f = 820 MHz; f = 869 MHz; f = 920 MHz; f = 960 MHz.

Product data sheet

#### 7.2 Impedance information

#### Table 8. Typical impedance

| $I_{Dq} = 2700 \text{ mA}; \text{ main transistor}$ | $V_{DS} = 28 V.$ |
|-----------------------------------------------------|------------------|
|-----------------------------------------------------|------------------|

| •     |                    | 7 [1]              |
|-------|--------------------|--------------------|
| 1     | Z <sub>S</sub> [1] | Z <sub>L</sub> [1] |
| (MHz) | (Ω)                | (Ω)                |
| 820   | 1.58 – j1.96       | 1.29 – j1.95       |
| 869   | 1.84 – j2.70       | 1.12 – j1.83       |
| 881   | 1.78 – j2.94       | 1.12 – j1.84       |
| 894   | 1.90 – j3.08       | 1.12 – j1.84       |
| 920   | 2.06 - j2.50       | 1.04 – j1.13       |
| 940   | 2.10 – j2.90       | 1.04 – j1.13       |
| 960   | 2.56 – j2.65       | 1.00 – j1.22       |

[1]  $Z_S$  and  $Z_L$  defined in Figure 1.



#### 7.3 Test circuit information



**Power LDMOS transistor** 

## Table 9.List of componentsFor test circuit see Figure 2.

| For test circuit see Figu | <u>ile 2</u> .                    |              |     |                  |
|---------------------------|-----------------------------------|--------------|-----|------------------|
| Component                 | Description                       | Value        |     | Remarks          |
| C1, C4                    | multilayer ceramic chip capacitor | 47 pF        | [1] | ATC100B          |
| C2, C3, C5, C6            | multilayer ceramic chip capacitor | 45 pF        | [1] | ATC100B          |
| C7, C11, C15, C19         | multilayer ceramic chip capacitor | 0.01 μF      | [2] | Murata           |
| C8, C12, C16, C20         | multilayer ceramic chip capacitor | 0.1 μF       | [2] | Murata           |
| C9, C13, C17, C21         | multilayer ceramic chip capacitor | 1 μF         | [2] | Murata           |
| C10, C14, C18, C22        | multilayer ceramic chip capacitor | 4.7 μF       | [2] | Murata           |
| C23, C24                  | electrolytic capacitor            | 470 μF, 63 V |     |                  |
| R1, R2                    | chip resistor                     | 9.1 Ω        | [3] | Vishay Dale 0805 |
|                           |                                   |              |     |                  |

[1] American Technical Ceramics type 100B or capacitor of same quality.

[2] Murata or capacitor of same quality.

[3] Vishay Dale resistor of same quality.

#### 7.4 Graphical data

#### 7.4.1 CW



**Power LDMOS transistor** 

#### 7.4.2 CW pulsed



#### 7.4.3 1-Carrier W-CDMA



#### Power LDMOS transistor



#### 7.4.4 2-Carrier W-CDMA



**Power LDMOS transistor** 

### 8. Package outline



Fig 10. Package outline SOT502B

All information provided in this document is subject to legal disclaimers.

BLF8G10LS-270

**Power LDMOS transistor** 

## 9. Handling information

#### CAUTION



This device is sensitive to ElectroStatic Discharge (ESD). Observe precautions for handling electrostatic sensitive devices.

Such precautions are described in the ANSI/ESD S20.20, IEC/ST 61340-5, JESD625-A or equivalent standards.

## **10. Abbreviations**

| Table 10. Abl | breviations                                    |
|---------------|------------------------------------------------|
| Acronym       | Description                                    |
| 3GPP          | 3rd Generation Partnership Project             |
| CCDF          | Complementary Cumulative Distribution Function |
| CW            | Continuous Wave                                |
| DPCH          | Dedicated Physical Channel                     |
| ESD           | ElectroStatic Discharge                        |
| LDMOS         | Laterally Diffused Metal Oxide Semiconductor   |
| PAR           | Peak-to-Average Ratio                          |
| VSWR          | Voltage Standing Wave Ratio                    |
| W-CDMA        | Wideband Code Division Multiple Access         |
|               |                                                |

## 11. Revision history

| Table 11. Revision history |              |                    |               |            |
|----------------------------|--------------|--------------------|---------------|------------|
| Document ID                | Release date | Data sheet status  | Change notice | Supersedes |
| BLF8G10LS-270 v.1          | 20120817     | Product data sheet | -             | -          |

### 12. Legal information

#### 12.1 Data sheet status

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

#### 12.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 12.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

BLF8G10LS-270

#### **Power LDMOS transistor**

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond

NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### 12.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

### 13. Contact information

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

#### 14. Contents

| 1     | Product profile 1                |
|-------|----------------------------------|
| 1.1   | General description 1            |
| 1.2   | Features and benefits 1          |
| 1.3   | Applications 1                   |
| 2     | Pinning information 2            |
| 3     | Ordering information 2           |
| 4     | Limiting values 2                |
| 5     | Thermal characteristics 2        |
| 6     | Characteristics 3                |
| 7     | Test information 3               |
| 7.1   | Ruggedness in class-AB operation |
| 7.2   | Impedance information            |
| 7.3   | Test circuit information 4       |
| 7.4   | Graphical data 5                 |
| 7.4.1 | CW 5                             |
| 7.4.2 | CW pulsed 6                      |
| 7.4.3 | 1-Carrier W-CDMA 6               |
| 7.4.4 | 2-Carrier W-CDMA 7               |
| 8     | Package outline 8                |
| 9     | Handling information 9           |
| 10    | Abbreviations9                   |
| 11    | Revision history                 |
| 12    | Legal information 10             |
| 12.1  | Data sheet status 10             |
| 12.2  | Definitions 10                   |
| 12.3  | Disclaimers                      |
| 12.4  | Trademarks 11                    |
| 13    | Contact information 11           |
| 14    | Contents 12                      |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

#### © NXP B.V. 2012.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 17 August 2012 Document identifier: BLF8G10LS-270