# 74LVC594A

# 8-bit shift register with output register

Rev. 2 — 21 October 2013

**Product data sheet** 

### 1. General description

The 74LVC594A is an 8-bit serial-in/serial or parallel-out shift register with a storage register. Separate clock and reset inputs are provided on both shift and storage registers.

The input can be driven from either 3.3 V or 5 V devices. This feature allows the use of this device in a mixed 3.3 V and 5 V environment.

This device is fully specified for partial Power-down applications using  $I_{OFF}$ . The  $I_{OFF}$  circuitry disables the output, preventing the damaging backflow current through the device when it is powered down.

The shift register has a serial input (DS) and a serial output (Q7S) for cascading purposes. Data is shifted on the positive-going transitions of the SHCP input. The data in the shift register is transferred to the storage register on a positive-going transition of the STCP input. If both clocks are connected together, the shift register will always be one clock <u>pulse</u> ahead of the storage register. A LOW level on one of the two register reset pins (SHR and STR) will clear the corresponding register.

#### 2. Features and benefits

- 5 V tolerant inputs/outputs for interfacing with 5 V logic
- Wide supply voltage range from 1.2 V to 3.6 V
- CMOS low-power consumption
- Direct interface with TTL levels
- Balanced propagation delays
- All inputs have Schmitt-trigger action
- Complies with JEDEC standard:
  - ◆ JESD8-7A (1.65 V to 1.95 V)
  - ◆ JESD8-5A (2.3 V to 2.7 V)
  - ◆ JESD8-C/JESD36 (2.7 V to 3.6 V)
- ESD protection:
  - ◆ HBM JESD22-A114F exceeds 2000 V
  - CDM JESD22-C101E exceeds 1000 V
- Specified from -40 °C to +85 °C and -40 °C to +125 °C

## 3. Applications

- Serial-to-parallel data conversion
- Remote control holding register



8-bit shift register with output register

## 4. Ordering information

Table 1. Ordering information

| Type number | Package           | Package  |                                                                                                                                            |          |  |  |  |  |  |
|-------------|-------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------|----------|--|--|--|--|--|
|             | Temperature range | Name     | Description                                                                                                                                | Version  |  |  |  |  |  |
| 74LVC594AD  | –40 °C to +125 °C | SO16     | plastic small outline package; 16 leads;<br>body width 3.9 mm                                                                              | SOT109-1 |  |  |  |  |  |
| 74LVC594APW | –40 °C to +125 °C | TSSOP16  | plastic thin shrink small outline package; 16 leads; body width 4.4 mm                                                                     | SOT403-1 |  |  |  |  |  |
| 74LVC594ABQ | –40 °C to +125 °C | DHVQFN16 | plastic dual in-line compatible thermal enhanced very thin quad flat package; no leads; 16 terminals; body $2.5 \times 3.5 \times 0.85$ mm | SOT763-1 |  |  |  |  |  |

## 5. Functional diagram



### 8-bit shift register with output register





#### 8-bit shift register with output register

## 6. Pinning information

### 6.1 Pinning



### 6.2 Pin description

Table 2. Pin description

| Symbol                         | Pin                     | Description                         |
|--------------------------------|-------------------------|-------------------------------------|
| Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7 | 15, 1, 2, 3, 4, 5, 6, 7 | parallel data output                |
| GND                            | 8                       | ground (0 V)                        |
| Q7S                            | 9                       | serial data output                  |
| SHR                            | 10                      | shift register reset (active LOW)   |
| SHCP                           | 11                      | shift register clock input          |
| STCP                           | 12                      | storage register clock input        |
| STR                            | 13                      | storage register reset (active LOW) |
| DS                             | 14                      | serial data input                   |
| V <sub>CC</sub>                | 16                      | supply voltage                      |

#### 8-bit shift register with output register

## 7. Functional description

Table 3. Function table[1]

| Input    |            |     |     |    | Outpu | t   | Function                                                                                                                                                                                       |
|----------|------------|-----|-----|----|-------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SHCP     | STCP       | SHR | STR | DS | Q7S   | Qn  |                                                                                                                                                                                                |
| Χ        | Χ          | L   | Χ   | Χ  | L     | NC  | a LOW-state on SHR only affects the shift register                                                                                                                                             |
| Χ        | Χ          | Χ   | L   | Χ  | NC    | L   | a LOW-state on STR only affects the storage register                                                                                                                                           |
| Χ        | <b>↑</b>   | L   | Н   | Χ  | L     | L   | empty shift register loaded into storage register                                                                                                                                              |
| <b>↑</b> | X          | Н   | X   | Н  | Q6S   | NC  | logic HIGH level shifted into shift register stage 0. Contents of all shift register stages shifted through, e.g. previous state of stage 6 (internal Q6S) appears on the serial output (Q7S). |
| X        | $\uparrow$ | Н   | Н   | Χ  | NC    | QnS | contents of shift register stages (internal QnS) are transferred to the storage register and parallel output stages                                                                            |
| <b>↑</b> | 1          | Н   | Н   | Х  | Q6S   | QnS | contents of shift register shifted through; previous contents of the shift register is transferred to the storage register and the parallel output stages                                      |

<sup>[1]</sup> H = HIGH voltage state;

### 8. Limiting values

Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).

| Symbol           | Parameter               | Conditions                                                           | Min             | Max            | Unit |
|------------------|-------------------------|----------------------------------------------------------------------|-----------------|----------------|------|
| $V_{CC}$         | supply voltage          |                                                                      | -0.5            | +6.5           | V    |
| $I_{IK}$         | input clamping current  | $V_{l} < 0 V$                                                        | -50             | -              | mA   |
| $V_{I}$          | input voltage           |                                                                      | <u>[1]</u> –0.5 | +6.5           | V    |
| I <sub>OK</sub>  | output clamping current | $V_O > V_{CC}$ or $V_O < 0 \text{ V}$                                | -               | ±50            | mA   |
| $V_{O}$          | output voltage          | 3-state                                                              | <u>[1]</u> –0.5 | 6.5            | V    |
|                  |                         | output HIGH or LOW state                                             | <u>[1]</u> –0.5 | $V_{CC} + 0.5$ | V    |
| I <sub>O</sub>   | output current          | $V_O = 0 V \text{ to } V_{CC}$                                       | -               | ±50            | mA   |
| I <sub>CC</sub>  | supply current          |                                                                      | -               | 100            | mA   |
| $I_{GND}$        | ground current          |                                                                      | -100            | -              | mA   |
| T <sub>stg</sub> | storage temperature     |                                                                      | -65             | +150           | °C   |
| P <sub>tot</sub> | total power dissipation | $T_{amb} = -40  ^{\circ}\text{C} \text{ to } +125  ^{\circ}\text{C}$ | [2] _           | 500            | mW   |

<sup>[1]</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

L = LOW voltage state;

<sup>↑ =</sup> LOW-to-HIGH transition;

X = don't care;

NC = no change;

<sup>[2]</sup> For SO16 packages: above 70 °C the value of  $P_{tot}$  derates linearly with 8 mW/K. For TSSOP16 packages: above 60 °C the value of  $P_{tot}$  derates linearly with 5.5 mW/K. For DHVQFN16 packages: above 60 °C the value of  $P_{tot}$  derates linearly with 4.5 mW/K.

### 8-bit shift register with output register

## 9. Recommended operating conditions

Table 5. Recommended operating conditions

| Symbol           | Parameter                           | Conditions                        | Min  | Тур | Max      | Unit |
|------------------|-------------------------------------|-----------------------------------|------|-----|----------|------|
| $V_{CC}$         | supply voltage                      |                                   | 1.65 | -   | 3.6      | V    |
|                  |                                     | functional                        | 1.2  | -   | -        | V    |
| $V_{I}$          | input voltage                       |                                   | 0    | -   | 5.5      | V    |
| Vo               | output voltage                      | 3-state                           | 0    | -   | 5.5      | V    |
|                  |                                     | output HIGH or LOW state          | 0    | -   | $V_{CC}$ | V    |
| T <sub>amb</sub> | ambient temperature                 |                                   | -40  | -   | +125     | °C   |
| Δt/ΔV            | input transition rise and fall rate | V <sub>CC</sub> = 1.65 V to 2.7 V | -    | -   | 20       | ns/V |
|                  |                                     | V <sub>CC</sub> = 2.7 V to 3.6 V  | -    | -   | 10       | ns/V |

### 10. Static characteristics

Table 6. Static characteristics

At recommended operating conditions. Voltages are referenced to GND (ground = 0 V).

| Symbol          | Parameter                | Conditions                                                         | -40                   | °C to +8 | 5 °C                 | -40 °C to            | +125 °C              | Unit |
|-----------------|--------------------------|--------------------------------------------------------------------|-----------------------|----------|----------------------|----------------------|----------------------|------|
|                 |                          |                                                                    | Min                   | Typ[1]   | Max                  | Min                  | Max                  |      |
| $V_{IH}$        | HIGH-level               | V <sub>CC</sub> = 1.2 V                                            | 1.08                  | -        | -                    | 1.08                 | -                    | V    |
|                 | input voltage            | V <sub>CC</sub> = 1.65 V to 1.95 V                                 | $0.65 \times V_{CC}$  | -        | -                    | $0.65 \times V_{CC}$ | -                    | V    |
|                 |                          | V <sub>CC</sub> = 2.3 V to 2.7 V                                   | 1.7                   | -        | -                    | 1.7                  | -                    | V    |
|                 |                          | V <sub>CC</sub> = 2.7 V to 3.6 V                                   | 2.0                   | -        | -                    | 2.0                  | -                    | V    |
| $V_{IL}$        | LOW-level                | V <sub>CC</sub> = 1.2 V                                            | -                     | -        | 0.12                 | -                    | 0.12                 | V    |
|                 | input voltage            | V <sub>CC</sub> = 1.65 V to 1.95 V                                 | -                     | -        | $0.35 \times V_{CC}$ | -                    | $0.35 \times V_{CC}$ | V    |
|                 |                          | V <sub>CC</sub> = 2.3 V to 2.7 V                                   | -                     | -        | 0.7                  | -                    | 0.7                  | V    |
|                 |                          | V <sub>CC</sub> = 2.7 V to 3.6 V                                   | -                     | -        | 0.8                  | -                    | 0.8                  | V    |
| V <sub>OH</sub> | HIGH-level               | $V_I = V_{IH}$ or $V_{IL}$                                         |                       |          |                      |                      |                      |      |
|                 | output<br>voltage        | $I_O = -100 \mu A;$<br>$V_{CC} = 1.65 \text{ V to } 3.6 \text{ V}$ | V <sub>CC</sub> – 0.2 | -        | -                    | $V_{CC}-0.3$         | -                    | V    |
|                 |                          | $I_O = -4 \text{ mA}; V_{CC} = 1.65 \text{ V}$                     | 1.2                   | -        | -                    | 1.05                 | -                    | V    |
|                 |                          | $I_{O} = -8 \text{ mA}; V_{CC} = 2.3 \text{ V}$                    | 1.8                   | -        | -                    | 1.65                 | -                    | V    |
|                 |                          | $I_{O} = -12 \text{ mA}; V_{CC} = 2.7 \text{ V}$                   | 2.2                   | -        | -                    | 2.05                 | -                    | V    |
|                 |                          | $I_{O} = -18 \text{ mA}; V_{CC} = 3.0 \text{ V}$                   | 2.4                   | -        | -                    | 2.25                 | -                    | V    |
|                 |                          | $I_{O} = -24 \text{ mA}; V_{CC} = 3.0 \text{ V}$                   | 2.2                   | -        | -                    | 2.0                  | -                    | V    |
| $V_{OL}$        | LOW-level                | $V_I = V_{IH}$ or $V_{IL}$                                         |                       |          |                      |                      |                      |      |
|                 | output<br>voltage        | $I_O = 100 \mu A;$<br>$V_{CC} = 1.65 \text{ V to } 3.6 \text{ V}$  | -                     | -        | 0.2                  | -                    | 0.3                  | V    |
|                 |                          | $I_O = 4 \text{ mA}$ ; $V_{CC} = 1.65 \text{ V}$                   | -                     | -        | 0.45                 | -                    | 0.65                 | V    |
|                 |                          | $I_{O} = 8 \text{ mA}; V_{CC} = 2.3 \text{ V}$                     | -                     | -        | 0.6                  | -                    | 0.8                  | V    |
|                 |                          | $I_O = 12 \text{ mA}; V_{CC} = 2.7 \text{ V}$                      | -                     | -        | 0.4                  | -                    | 0.6                  | V    |
|                 |                          | $I_O = 24 \text{ mA}; V_{CC} = 3.0 \text{ V}$                      | -                     | -        | 0.55                 | -                    | 0.8                  | V    |
| II              | input leakage<br>current | $V_{CC}$ = 3.6 V; $V_I$ = 5.5 V or GND                             | -                     | ±0.1     | ±5                   | -                    | ±20                  | μΑ   |

#### 8-bit shift register with output register

 Table 6.
 Static characteristics ...continued

At recommended operating conditions. Voltages are referenced to GND (ground = 0 V).

| Symbol           | Parameter                       | Conditions                                                                                                              | -40 | °C to +85 | °C  | -40 °C to | –40 °C to +125 °C |    |  |
|------------------|---------------------------------|-------------------------------------------------------------------------------------------------------------------------|-----|-----------|-----|-----------|-------------------|----|--|
|                  |                                 |                                                                                                                         | Min | Typ[1]    | Max | Min       | Max               |    |  |
| I <sub>OFF</sub> | power-off<br>leakage<br>current | $V_{CC} = 0 \text{ V}$ ; $V_I \text{ or } V_O = 5.5 \text{ V}$                                                          | -   | 0.1       | 10  | -         | 20                | μΑ |  |
| I <sub>CC</sub>  | supply<br>current               | $V_{CC} = 3.6 \text{ V}; V_I = V_{CC} \text{ or GND};$<br>$I_O = 0 \text{ A}$                                           | -   | 0.1       | 10  | -         | 40                | μА |  |
| $\Delta I_{CC}$  | additional<br>supply<br>current | per input pin;<br>$V_{CC} = 1.65 \text{ V to } 3.6 \text{ V};$<br>$V_{I} = V_{CC} - 0.6 \text{ V}; I_{O} = 0 \text{ A}$ | -   | 5         | 500 | -         | 5000              | μА |  |
| Cı               | input<br>capacitance            | $V_{CC} = 0 \text{ V to } 3.6 \text{ V};$<br>$V_{I} = \text{GND to } V_{CC}$                                            | -   | 5.0       | -   | -         | -                 | pF |  |

<sup>[1]</sup> All typical values are measured at  $V_{CC}$  = 3.3 V (unless stated otherwise) and  $T_{amb}$  = 25 °C.

# 11. Dynamic characteristics

Table 7. Dynamic characteristics

Voltages are referenced to GND (ground = 0 V). For test circuit see Figure 13.

| Symbol          | Parameter                                    | Conditions                                   |     | -40  | °C to +85 | 5 °C | -40 °C to | Unit |    |
|-----------------|----------------------------------------------|----------------------------------------------|-----|------|-----------|------|-----------|------|----|
|                 |                                              |                                              |     | Min  | Typ[1]    | Max  | Min       | Max  |    |
| t <sub>pd</sub> | propagation delay                            | SHCP to Q7S; see Figure 7                    | [2] |      |           | •    | •         | •    |    |
|                 | V <sub>CC</sub> = 1.2 V                      |                                              | -   | 17.5 | -         | -    | -         | ns   |    |
|                 | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ |                                              | 2.0 | 5.2  | 15.8      | 2.0  | 18.2      | ns   |    |
|                 | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$   |                                              | 1.5 | 3.2  | 8.1       | 1.5  | 9.3       | ns   |    |
|                 |                                              | $V_{CC} = 2.7 \text{ V}$                     |     | 1.5  | 3.5       | 7.6  | 1.5       | 8.7  | ns |
|                 |                                              | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$   |     | 1.5  | 3.1       | 6.7  | 1.5       | 7.7  | ns |
|                 |                                              | STCP to Qn; see Figure 8                     | [2] |      |           |      |           |      |    |
|                 |                                              | V <sub>CC</sub> = 1.2 V                      |     | -    | 19.3      | -    | -         | -    | ns |
|                 |                                              | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ |     | 2.0  | 7.6       | 15.8 | 2.0       | 18.2 | ns |
|                 |                                              | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$   |     | 1.5  | 4.8       | 8.1  | 1.5       | 9.3  | ns |
|                 |                                              | $V_{CC} = 2.7 \text{ V}$                     |     | 1.5  | 5.2       | 7.6  | 1.5       | 8.7  | ns |
|                 | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$   |                                              | 1.2 | 4.5  | 6.7       | 1.2  | 7.7       | ns   |    |

### 8-bit shift register with output register

**Table 7. Dynamic characteristics** ...continued Voltages are referenced to GND (ground = 0 V). For test circuit see <u>Figure 13</u>.

| Symbol           | Parameter         | Conditions                                        | -40 | °C to +8 | 5 °C | -40 °C to +125 °C |      | Unit |
|------------------|-------------------|---------------------------------------------------|-----|----------|------|-------------------|------|------|
|                  |                   |                                                   | Min | Typ[1]   | Max  | Min               | Max  |      |
| t <sub>PHL</sub> | HIGH to LOW       | SHR to Q7S; see Figure 11                         | '   |          |      |                   |      |      |
|                  | propagation delay | V <sub>CC</sub> = 1.2 V                           | -   | 12.0     | -    | -                 | -    | ns   |
|                  |                   | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$      | 2.0 | 5.0      | 15.8 | 2.0               | 18.2 | ns   |
|                  |                   | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$        | 1.5 | 3.8      | 8.1  | 1.5               | 9.3  | ns   |
|                  |                   | $V_{CC} = 2.7 \text{ V}$                          | 1.2 | 3.9      | 7.6  | 1.2               | 8.7  | ns   |
|                  |                   | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$        | 1.2 | 3.3      | 6.7  | 1.2               | 7.7  | ns   |
|                  |                   | STR to Qn; see Figure 12                          |     |          |      |                   |      |      |
|                  |                   | V <sub>CC</sub> = 1.2 V                           | -   | 20.0     | -    | -                 | -    | ns   |
|                  |                   | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$      | 2.0 | 7.7      | 15.8 | 2.0               | 18.2 | ns   |
|                  |                   | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$        | 1.5 | 5.0      | 8.1  | 1.5               | 9.3  | ns   |
|                  |                   | $V_{CC} = 2.7 \text{ V}$                          | 1.2 | 5.3      | 7.6  | 1.2               | 8.7  | ns   |
|                  |                   | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$        | 1.2 | 4.4      | 6.7  | 1.2               | 7.7  | ns   |
| $t_{W}$          | pulse width       | SHCP, STCP HIGH or LOW; see Figure 7 and Figure 8 |     |          |      |                   |      |      |
|                  |                   | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$      | 6.0 | 2.5      | -    | 7.0               | -    | ns   |
|                  |                   | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$        | 5.0 | 2.0      | -    | 5.5               | -    | ns   |
|                  |                   | $V_{CC} = 2.7 \text{ V}$                          | 4.5 | 1.5      | -    | 5.0               | -    | ns   |
|                  |                   | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$        | 4.0 | 1.5      | -    | 4.5               | -    | ns   |
|                  |                   | SHR, STR LOW; see<br>Figure 11 and Figure 12      |     |          |      |                   |      |      |
|                  |                   | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$      | 6.0 | 2.5      | -    | 5.5               | -    | ns   |
|                  |                   | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$        | 4.0 | 2.0      | -    | 4.5               | -    | ns   |
|                  |                   | $V_{CC} = 2.7 \text{ V}$                          | 2.5 | 1.5      | -    | 3.0               | -    | ns   |
|                  |                   | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$        | 2.5 | 1.5      | -    | 3.0               | -    | ns   |
| t <sub>su</sub>  | set-up time       | DS to SHCP; see Figure 9                          |     |          |      |                   |      |      |
|                  |                   | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$      | 5.0 | 1.0      | -    | 5.5               | -    | ns   |
|                  |                   | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$        | 4.0 | 0.8      | -    | 4.5               | -    | ns   |
|                  |                   | $V_{CC} = 2.7 \text{ V}$                          | 2.0 | 0.6      | -    | 2.5               | -    | ns   |
|                  |                   | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$        | 2.0 | 0.6      | -    | 2.5               | -    | ns   |
|                  |                   | SHR to STCP; see Figure 10                        |     |          |      |                   |      |      |
|                  |                   | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$      | 8.0 | 3.5      | -    | 8.5               | -    | ns   |
|                  |                   | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$        | 5.0 | 2.1      | -    | 5.5               | -    | ns   |
|                  |                   | V <sub>CC</sub> = 2.7 V                           | 4.0 | 1.8      | -    | 4.5               | -    | ns   |
|                  |                   | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$        | 4.0 | 1.7      | -    | 4.5               | -    | ns   |
|                  |                   | SHCP to STCP; see Figure 8                        |     |          |      |                   |      |      |
|                  |                   | V <sub>CC</sub> = 1.65 V to 1.95 V                | 8.0 | 3.5      | -    | 8.5               | -    | ns   |
|                  |                   | V <sub>CC</sub> = 2.3 V to 2.7 V                  | 5.0 | 2.1      | -    | 5.5               | -    | ns   |
|                  |                   | V <sub>CC</sub> = 2.7 V                           | 4.0 | 1.8      | -    | 4.5               | -    | ns   |
|                  |                   | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$        | 4.0 | 1.7      | -    | 4.5               | -    | ns   |

#### 8-bit shift register with output register

 Table 7.
 Dynamic characteristics ...continued

Voltages are referenced to GND (ground = 0 V). For test circuit see Figure 13.

| Symbol             | Parameter            | Conditions                                            |     | -40 | °C to +8 | 5 °C | -40 °C to +125 °C |     | Unit |
|--------------------|----------------------|-------------------------------------------------------|-----|-----|----------|------|-------------------|-----|------|
|                    |                      |                                                       |     | Min | Typ[1]   | Max  | Min               | Max |      |
| t <sub>h</sub>     | hold time            | DS to SHCP; see Figure 9                              | ·   |     | •        |      | •                 |     |      |
|                    |                      | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$          |     | 1.5 | 0.2      | -    | 2.0               | -   | ns   |
|                    |                      | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$            |     | 1.5 | 0.1      | -    | 2.0               | -   | ns   |
|                    |                      | $V_{CC} = 2.7 \text{ V}$                              |     | 1.5 | -0.1     | -    | 2.0               | -   | ns   |
|                    |                      | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$            |     | 1.0 | -0.2     | -    | 1.5               | -   | ns   |
| t <sub>rec</sub>   | recovery time        | SHR to SHCP, STR to STCP; see Figure 11 and Figure 12 |     |     |          |      |                   |     |      |
|                    |                      | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$          |     | 5.0 | -2.7     | -    | 5.5               | -   | ns   |
|                    |                      | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$            |     | 4.0 | -1.5     | -    | 4.5               | -   | ns   |
|                    |                      | $V_{CC} = 2.7 \text{ V}$                              |     | 2.0 | -1.0     | -    | 2.5               | -   | ns   |
|                    |                      | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$            |     | 2.0 | -1.0     | -    | 2.5               | -   | ns   |
| f <sub>max</sub>   | maximum<br>frequency | SHCP or STCP; see Figure 7 and Figure 8               |     |     |          |      |                   |     |      |
|                    |                      | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$          |     | 80  | 130      | -    | 70                | -   | MHz  |
|                    |                      | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$            |     | 100 | 140      | -    | 90                | -   | MHz  |
|                    |                      | $V_{CC} = 2.7 \text{ V}$                              |     | 110 | 150      | -    | 100               | -   | MHz  |
|                    |                      | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$            |     | 130 | 180      | -    | 115               | -   | MHz  |
| t <sub>sk(o)</sub> | output skew time     | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$            | [3] | -   | -        | 1.0  | -                 | 1.5 | ns   |
| $C_{PD}$           | power dissipation    | $V_I = GND$ to $V_{CC}$                               | [4] |     |          |      |                   |     |      |
|                    | capacitance          | $V_{CC}$ = 1.65 V to 1.95 V                           |     | -   | 50       | -    | -                 | -   | pF   |
|                    |                      | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$            |     | -   | 45       | -    | -                 | -   | pF   |
|                    |                      | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$            |     | -   | 44       | -    | -                 | -   | pF   |

<sup>[1]</sup> Typical values are measured at  $T_{amb}$  = 25 °C and  $V_{CC}$  = 1.8 V, 2.5 V, 2.7 V, and 3.3 V respectively.

$$P_D = C_{PD} \times V_{CC}{}^2 \times f_i \times N + \sum (C_L \times V_{CC}{}^2 \times f_o)$$
 where:

 $f_i$  = input frequency in MHz;

f<sub>o</sub> = output frequency in MHz;

 $C_L$  = output load capacitance in pF;

 $V_{CC}$  = supply voltage in V;

N = number of inputs switching;

 $\sum (C_L \times V_{CC}^2 \times f_o) = \text{sum of outputs.}$ 

<sup>[2]</sup>  $t_{pd}$  is the same as  $t_{PLH}$  and  $t_{PHL}$ .

<sup>[3]</sup> Skew between any two outputs of the same package switching in the same direction. This parameter is guaranteed by design.

<sup>[4]</sup>  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ ).

8-bit shift register with output register

#### 12. Waveforms



Measurement points are given in Table 8.

 $V_{\text{OL}}$  and  $V_{\text{OH}}$  are typical output voltage drops that occur with the output load.

Fig 7. The shift clock (SHCP) to serial data output (Q7S) propagation delays, the shift clock pulse width and maximum shift clock frequency



Measurement points are given in Table 8.

 $V_{\text{OL}}$  and  $V_{\text{OH}}$  are typical output voltage drops that occur with the output load.

Fig 8. The storage clock (STCP) to parallel data output (Qn) propagation delays, the storage clock pulse width and the shift clock to storage clock set-up time

#### 8-bit shift register with output register





#### 8-bit shift register with output register



Measurement points are given in Table 8.

 $V_{OL}$  and  $V_{OH}$  are typical output voltage drops that occur with the output load.

Fig 11. The shift reset (SHR) pulse width, the shift reset to serial data output (Q7S) propagation delays and the shift reset to shift clock (SHCP) recovery time



Measurement points are given in Table 8.

 $V_{\text{OL}}$  and  $V_{\text{OH}}$  are typical output voltage drops that occur with the output load.

Fig 12. The storage reset (STR) pulse width, the storage reset to parallel data output (Qn) propagation delays and the storage reset to storage clock (STCP) recovery time

Table 8. Measurement points

| Supply voltage             | Input               | Output              |
|----------------------------|---------------------|---------------------|
| V <sub>CC</sub>            | V <sub>M</sub>      | V <sub>M</sub>      |
| V <sub>CC</sub> < 2.7 V    | $0.5 \times V_{CC}$ | $0.5 \times V_{CC}$ |
| $V_{CC} \ge 2.7 \text{ V}$ | 1.5 V               | 1.5 V               |

#### 8-bit shift register with output register





Test data is given in Table 9. Definitions for test circuit:

 $R_L$  = Load resistance.

 $C_L$  = Load capacitance including jig and probe capacitance.

 $R_T$  = Termination resistance should be equal to output impedance  $Z_o$  of the pulse generator.

 $V_{EXT}$  = External voltage for measuring switching times.

Fig 13. Test circuit for measuring switching times

Table 9. Test data

| Supply voltage   | Input    | Input                           |       | Load           |                                     | V <sub>EXT</sub>   |                       |  |
|------------------|----------|---------------------------------|-------|----------------|-------------------------------------|--------------------|-----------------------|--|
|                  | VI       | t <sub>r</sub> , t <sub>f</sub> | CL    | R <sub>L</sub> | t <sub>PLH</sub> , t <sub>PHL</sub> | $t_{PLZ}, t_{PZL}$ | $t_{PHZ}$ , $t_{PZH}$ |  |
| 1.2 V            | $V_{CC}$ | $\leq$ 2 ns                     | 30 pF | 1 kΩ           | open                                | $2\times V_{CC}$   | GND                   |  |
| 1.65 V to 1.95 V | $V_{CC}$ | $\leq$ 2 ns                     | 30 pF | 1 k $\Omega$   | open                                | $2\times V_{CC}$   | GND                   |  |
| 2.3 V to 2.7 V   | $V_{CC}$ | $\leq$ 2 ns                     | 30 pF | $500\Omega$    | open                                | $2\times V_{CC}$   | GND                   |  |
| 2.7 V            | 2.7 V    | ≤ 2.5 ns                        | 50 pF | $500 \Omega$   | open                                | $2\times V_{CC}$   | GND                   |  |
| 3.0 V to 3.6 V   | 2.7 V    | ≤ 2.5 ns                        | 50 pF | $500 \Omega$   | open                                | $2\times V_{CC}$   | GND                   |  |

74LVC594A

## 13. Package outline

#### SO16: plastic small outline package; 16 leads; body width 3.9 mm

SOT109-1



| UN   | IIT | A<br>max. | <b>A</b> <sub>1</sub> | A <sub>2</sub> | <b>A</b> <sub>3</sub> | b <sub>p</sub> | С                | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | HE             | L     | Lp             | Q              | v    | w    | У     | Z <sup>(1)</sup> | θ  |
|------|-----|-----------|-----------------------|----------------|-----------------------|----------------|------------------|------------------|------------------|------|----------------|-------|----------------|----------------|------|------|-------|------------------|----|
| mı   | m   | 1.75      | 0.25<br>0.10          | 1.45<br>1.25   | 0.25                  | 0.49<br>0.36   | 0.25<br>0.19     | 10.0<br>9.8      | 4.0<br>3.8       | 1.27 | 6.2<br>5.8     | 1.05  | 1.0<br>0.4     | 0.7<br>0.6     | 0.25 | 0.25 | 0.1   | 0.7<br>0.3       | 8° |
| inch | nes | 0.069     | 0.010<br>0.004        | 0.057<br>0.049 | 0.01                  |                | 0.0100<br>0.0075 | 0.39<br>0.38     | 0.16<br>0.15     | 0.05 | 0.244<br>0.228 | 0.041 | 0.039<br>0.016 | 0.028<br>0.020 | 0.01 | 0.01 | 0.004 | 0.028<br>0.012   | 0° |

#### Note

1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included.

| OUTLINE  |        | REFER     | EUROPEAN | ISSUE DATE |  |                                 |
|----------|--------|-----------|----------|------------|--|---------------------------------|
| VERSION  | IEC    | IEC JEDEC |          |            |  | JEITA                           |
| SOT109-1 | 076E07 | MS-012    |          |            |  | <del>99-12-27</del><br>03-02-19 |

Fig 14. Package outline SOT109-1 (SO16)

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2013. All rights reserved.

74LVC594A **NXP Semiconductors** 

#### 8-bit shift register with output register

TSSOP16: plastic thin shrink small outline package; 16 leads; body width 4.4 mm

SOT403-1



| UN | IIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | <b>A</b> <sub>3</sub> | bp           | С          | D <sup>(1)</sup> | E (2)      | е    | HE         | L | Lp           | Q          | ٧   | w    | у   | Z <sup>(1)</sup> | θ        |
|----|-----|-----------|----------------|----------------|-----------------------|--------------|------------|------------------|------------|------|------------|---|--------------|------------|-----|------|-----|------------------|----------|
| mı | m   | 1.1       | 0.15<br>0.05   | 0.95<br>0.80   | 0.25                  | 0.30<br>0.19 | 0.2<br>0.1 | 5.1<br>4.9       | 4.5<br>4.3 | 0.65 | 6.6<br>6.2 | 1 | 0.75<br>0.50 | 0.4<br>0.3 | 0.2 | 0.13 | 0.1 | 0.40<br>0.06     | 8°<br>0° |

#### Notes

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | REFER  | EUROPEAN | ISSUE DATE |            |                                  |  |  |
|----------|-----|--------|----------|------------|------------|----------------------------------|--|--|
| VERSION  | IEC | JEDEC  | JEITA    |            | PROJECTION | ISSUE DATE                       |  |  |
| SOT403-1 |     | MO-153 |          |            |            | <del>-99-12-27</del><br>03-02-18 |  |  |

Fig 15. Package outline SOT403-1 (TSSOP16)

74LVC594A

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2013. All rights reserved.

74LVC594A

DHVQFN16: plastic dual in-line compatible thermal enhanced very thin quad flat package; no leads; 16 terminals; body 2.5 x 3.5 x 0.85 mm SOT763-1



Fig 16. Package outline SOT763-1 (DHVQFN16)

74LVC594A All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2013. All rights reserved.

### 8-bit shift register with output register

### 14. Abbreviations

#### Table 10. Abbreviations

| Acronym | Description                             |
|---------|-----------------------------------------|
| CDM     | Charged Device Model                    |
| CMOS    | Complementary Metal Oxide Semiconductor |
| DUT     | Device Under Test                       |
| ESD     | ElectroStatic Discharge                 |
| НВМ     | Human Body Model                        |
| TTL     | Transistor-Transistor Logic             |

## 15. Revision history

#### Table 11. Revision history

| Release date                    | Data sheet status                              | Change notice                                                                                                                                                                   | Supersedes                                                                                                                                                                                                            |
|---------------------------------|------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 20131021                        | Product data sheet                             | -                                                                                                                                                                               | 74LVC594A v.1                                                                                                                                                                                                         |
|                                 |                                                | n redesigned to comply v                                                                                                                                                        | vith the new identity                                                                                                                                                                                                 |
| <ul> <li>Legal texts</li> </ul> | have been adapted to the                       | new company name whe                                                                                                                                                            | ere appropriate.                                                                                                                                                                                                      |
| 20070524                        | Product data sheet                             | -                                                                                                                                                                               | -                                                                                                                                                                                                                     |
|                                 | 20131021  The format guidelines of Legal texts | <ul> <li>20131021 Product data sheet</li> <li>The format of this data sheet has beer guidelines of NXP Semiconductors.</li> <li>Legal texts have been adapted to the</li> </ul> | Product data sheet     The format of this data sheet has been redesigned to comply we guidelines of NXP Semiconductors.      Legal texts have been adapted to the new company name wheelegal texts have been adapted. |

#### 8-bit shift register with output register

### 16. Legal information

#### 16.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

#### 16.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 16.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

74LVC594A

#### 8-bit shift register with output register

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond

NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### 16.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

#### 17. Contact information

For more information, please visit: <a href="http://www.nxp.com">http://www.nxp.com</a>

For sales office addresses, please send an email to: salesaddresses@nxp.com

74LVC594A **NXP Semiconductors** 

### 8-bit shift register with output register

### 18. Contents

| 1    | General description 1              |
|------|------------------------------------|
| 2    | Features and benefits              |
| 3    | Applications                       |
| 4    | Ordering information               |
| 5    | Functional diagram 2               |
| 6    | Pinning information 4              |
| 6.1  | Pinning                            |
| 6.2  | Pin description 4                  |
| 7    | Functional description 5           |
| 8    | Limiting values 5                  |
| 9    | Recommended operating conditions 6 |
| 10   | Static characteristics 6           |
| 11   | Dynamic characteristics            |
| 12   | Waveforms                          |
| 13   | Package outline                    |
| 14   | Abbreviations                      |
| 15   | Revision history                   |
| 16   | Legal information                  |
| 16.1 | Data sheet status                  |
| 16.2 | Definitions                        |
| 16.3 | Disclaimers                        |
| 16.4 | Trademarks 19                      |
| 17   | Contact information 19             |
| 12   | Contents 20                        |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.