# Dual Intelligent High-current Self-protected Silicon High Side Switch ( 4.0 mOhm ) 

The 33984 is a dual self-protected $4.0 \mathrm{~m} \Omega$ silicon switch used to replace electromechanical relays, fuses, and discrete devices in power management applications. The 33984 is designed for harsh environments, and it includes self-recovery features. The device is suitable for loads with high inrush current, as well as motors and all types of resistive and inductive loads.

Programming, control and diagnostics are implemented via the serial peripheral interface (SPI). A dedicated parallel input is available for alternate and pulse-width modulation (PWM) control of each output. SPI-programmable fault trip thresholds allow the device to be adjusted for optimal performance in the application.

The 33984 is packaged in a power-enhanced $12 \times 12 \mathrm{~mm}$ nonleaded PQFN package with exposed tabs.

## Features

- Dual $4.0 \mathrm{~m} \Omega$ max high side switch with parallel input or SPI control
- 6.0 V to 27 V operating voltage with standby currents $<5.0 \mu \mathrm{~A}$
- Output current monitoring with two SPI-selectable current ratios
- SPI control of over-current limit, over-current fault blanking time, output OFF open load detection, output ON/OFF control, watchdog timeout, slew-rates, and fault status reporting
- SPI status reporting of over-current, open and shorted loads, overtemperature, under-voltage and over-voltage shutdown, fail-safe pin status, and program status

HIGH SIDE SWITCH


| ORDERING INFORMATION |  |  |
| :---: | :---: | :---: |
| Device <br> (Add R2 Suffix for <br> Tape and Reel) | Temperature <br> Range $\left(T_{A}\right)$ | Package |
| MC33984CHFK | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | 16 PQFN |

- Enhanced -16 V reverse polarity $\mathrm{V}_{\mathrm{PWR}}$ protection


Figure 1. 33984 Simplified Application Diagram

Freescale Semiconductor, Inc. reserves the right to change the detail specifications, as may be required, to permit improvements in the design of its products.
© Freescale Semiconductor, Inc., 2007-2012. All rights reserved.

## DEVICE VARIATION

Table 1. Device Variation

| Freescale Part No. | Output Clamp Energy | Reference <br> Location | OD3 bit for X111 address | Reference <br> Location |
| :---: | :---: | :---: | :---: | :---: |
| MC33984C | 0.5J | Table 3 | 1 | Table 16 |

INTERNAL BLOCK DIAGRAM


Figure 2. 33984 Simplified Internal Block Diagram

## PIN CONNECTIONS

## PIN CONNECTIONS



Figure 3. 33984 Pin Connections (Transparent Top View)
Functional descriptions of many of these pins can be found in the Functional Pin Description section beginning on page 17.
Table 2. Pin Definitions

| Pin | Pin Name | Pin <br> Function | Formal Name | Definition |
| :---: | :---: | :---: | :---: | :--- |
| 1 | CSNS | Output | Output Current Monitoring | This pin is used to output a current proportional to the designated <br> HSO-1 output. |
| 2 | WAKE | Input | Wake | This pin is used to input a Logic [1] signal so as to enable the <br> watchdog timer function. |
| 3 | $\overline{\text { RST }}$ | Input | Reset (Active Low) | This input pin is used to initialize the device configuration and fault <br> registers, as well as place the device in a low current Sleep mode. |
| 4 | INO | Input | Direct Input 0 | This input pin is used to directly control the output HSO. |
| 5 | $\overline{\text { FS }}$ | Output | Fault Status (Active Low) | This is an open drain configured output requiring an external pull-up <br> resistor to VDD for fault reporting. |
| 6 | FSI | Input | Fail-safe Input | The value of the resistance connected between this pin and ground <br> determines the state of the outputs after a watchdog timeout occurs. |
| 7 | $\overline{\mathrm{CS}}$ | Input | Chip Select (Active Low) | This input pin is connected to a chip select output of a master <br> microcontroller (MCU). |
| 8 | SCLK | Input | Serial Clock | This input pin is connected to the MCU providing the required bit shift <br> clock for SPI communication. |
| 9 | SI | Input | Serial Input | This is a command data input pin connected to the SPI Serial Data <br> Output of the MCU or to the SO pin of the previous device of a daisy <br> chain of devices. |
| 10 | VDD | Input | Digital Drain Voltage |  |
| (Power) | This is an external voltage input pin used to supply power to the SPI <br> circuit. |  |  |  |

Table 2. Pin Definitions (continued)

| Pin | Pin Name | Pin <br> Function | Formal Name | Definition |
| :---: | :---: | :---: | :---: | :--- |
| 11 | SO | Output | Serial Output | This output pin is connected to the SPI serial data input pin of the MCU <br> or to the SI pin of the next device of a daisy chain of devices. |
| 12 | IN1 | Input | Direct Input 1 | This input pin is used to directly control the output HS1. |
| 13 | GND | Ground | Ground | This pin is the ground for the logic and analog circuitry of the device. |
| 14 | VPWR | Input | Positive Power Supply | This pin connects to the positive power supply and is the source input <br> of operational power for the device. |
| 15 | HS1 | Output | High Side Output 1 | Protected $4.0 \mathrm{~m} \Omega$ high side power output to the load. |
| 16 | HS0 | Output | High Side Output 0 | Protected $4.0 \mathrm{~m} \Omega$ high side power output to the load. |

## ELECTRICAL CHARACTERISTICS

## MAXIMUM RATINGS

## Table 3. Maximum Ratings

All voltages are with respect to ground unless otherwise noted.

| Rating | Symbol | Value | Unit |
| :---: | :---: | :---: | :---: |

ELECTRICAL RATINGS

| Operating Voltage Range Steady-state | $\mathrm{V}_{\text {PWR }}$ | -16 to 41 | V |
| :---: | :---: | :---: | :---: |
| VDD Supply Voltage | $\mathrm{V}_{\mathrm{DD}}$ | -0.3 to 5.5 | V |
| Input/Output Voltage ${ }^{(1)}$ | $\mathrm{V}_{\text {IN }[0: 1]}, \overline{\mathrm{RST}}, \mathrm{FSI}$ CSNS, SI, SCLK, $\overline{C S}, \overline{F S}$ | -0.3 to 7.0 | V |
| SO Output Voltage ${ }^{(1)}$ | $\mathrm{V}_{\text {So }}$ | -0.3 to $\mathrm{V}_{\mathrm{DD}}+0.3$ | V |
| WAKE Input Clamp Current | ICL(WAKE) | 2.5 | mA |
| CSNS Input Clamp Current | $\mathrm{I}_{\text {CL(CSNS }}$ | 10 | mA |
| Output Voltage <br> Positive <br> Negative | $\mathrm{V}_{\mathrm{HS}}$ | $\begin{gathered} 41 \\ -15 \end{gathered}$ | V |
| Output Current ${ }^{(2)}$ | $\mathrm{I}_{\mathrm{HS}[0: 1]}$ | 30 | A |
| $\begin{aligned} & \text { Output Clamp Energy }{ }^{(3)} \\ & \text { 33984B } \\ & 33984 \text { C } \end{aligned}$ | $\mathrm{E}_{\mathrm{CL}[0: 1]}$ | $\begin{gathered} 0.75 \\ 0.5 \end{gathered}$ | J |
| ESD Voltage ${ }^{(4)}$ <br> Human Body Model (HBM) <br> Charge Device Model (CDM) <br> Corner Pins (1, 12, 15, 16) <br> All Other Pins (2, 11, 13, 14) | $\begin{aligned} & \mathrm{V}_{\mathrm{ESD} 1} \\ & \mathrm{~V}_{\mathrm{ESD} 3} \end{aligned}$ | $\begin{aligned} & \pm 2000 \\ & \pm 750 \\ & \pm 500 \end{aligned}$ | V |

## Notes

1. Exceeding this voltage limit may cause permanent damage to the device.
2. Continuous high side output current rating so long as maximum junction temperature is not exceeded. Calculation of maximum output current using package thermal resistance is required.
3. Active clamp energy using single-pulse method ( $L=16 \mathrm{mH}, R_{L}=0, \mathrm{~V}_{\mathrm{PWR}}=12 \mathrm{~V}, \mathrm{~T}_{\mathrm{J}}=150^{\circ} \mathrm{C}$ ).
4. ESD1 testing is performed in accordance with the Human Body Model (HBM) $\left(C_{Z A P}=100 \mathrm{pF}, \mathrm{R}_{\mathrm{ZAP}}=1500 \Omega\right)$; ESD3 testing is performed in accordance with the Charge Device Model (CDM), Robotic (Czap $=4.0 \mathrm{pF}$ ).

## Table 3. Maximum Ratings

All voltages are with respect to ground unless otherwise noted.

| Rating | Symbol | Value | Unit |
| :---: | :---: | :---: | :---: |

THERMAL RATINGS

| Operating Temperature <br> Ambient <br> Junction | $\mathrm{T}_{\mathrm{A}}$ |  | ${ }^{\circ} \mathrm{C}$ |
| :--- | :---: | :---: | :---: |
| Storage Temperature | $\mathrm{T}_{\mathrm{J}}$ | -40 to 125 | -40 to 150 |

## Notes

5. Device mounted on a 2 s 2 p test board according to JEDEC JESD51-2.
6. Pin soldering temperature limit is for 40 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause malfunction or permanent damage to the device.
7. Freescale's Package Reflow capability meets Pb-free requirements for JEDEC standard J-STD-020. For Peak Package Reflow Temperature and Moisture Sensitivity Levels (MSL), Go to www.freescale.com, search by part number [e.g. remove prefixes/suffixes and enter the core ID to view all orderable parts. (i.e. MC33xxxD enter 33xxx), and review parametrics.

## Table 4. Static Electrical Characteristics

Characteristics noted under conditions $4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 5.5 \mathrm{~V}, 6.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{PWR}} \leq 27 \mathrm{~V},-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 125^{\circ} \mathrm{C}$, unless otherwise noted. Typical values noted reflect the approximate parameter mean at $T_{A}=25^{\circ} \mathrm{C}$ under nominal conditions, unless otherwise noted.

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- |

## POWER INPUT

| Battery Supply Voltage Range Full Operational | $\mathrm{V}_{\text {PWR }}$ | 6.0 | - | 27 | V |
| :---: | :---: | :---: | :---: | :---: | :---: |
| VPWR Operating Supply Current Output $\mathrm{ON}, \mathrm{I}_{\mathrm{HS} 0}$ and $\mathrm{I}_{\mathrm{HS} 1}=0 \mathrm{~A}$ | IPWR (ON) $^{\text {a }}$ | - | - | 20 | mA |
| VPWR Supply Current Output OFF, Open Load Detection Disabled, WAKE $>0.7 \times V_{D D}$, $\overline{\text { RST }}=$ V LOGIC HIGH $^{\text {L }}$ | IPWR (SBY) | - | - | 5.0 | mA |
| Sleep State Supply Current $\left(\mathrm{V}_{\mathrm{PWR}}<14 \mathrm{~V}, \overline{\mathrm{RST}}<0.5 \mathrm{~V}\right.$, WAKE $<0.5 \mathrm{~V}$ ) $\begin{aligned} & T_{J}=25^{\circ} \mathrm{C} \\ & T_{J}=85^{\circ} \mathrm{C} \end{aligned}$ | $\mathrm{I}_{\text {PWR(SLEEP) }}$ |  |  | $\begin{aligned} & 10 \\ & 50 \end{aligned}$ | $\mu \mathrm{A}$ |
| VDD Supply Voltage | $\mathrm{V}_{\mathrm{DD} \text { (ON) }}$ | 4.5 | 5.0 | 5.5 | V |
| VDD Supply Current <br> No SPI Communication <br> 3.0 MHz SPI Communication | $\mathrm{I}_{\mathrm{DD}(\mathrm{ON})}$ |  |  | $\begin{aligned} & 1.0 \\ & 5.0 \end{aligned}$ | mA |
| VDD Sleep State Current | $\mathrm{I}_{\text {DD(SLEEP) }}$ | - | - | 5.0 | $\mu \mathrm{A}$ |
| Over-voltage Shutdown Threshold | $\mathrm{V}_{\text {PWR(OV) }}$ | 28 | 32 | 36 | V |
| Over-voltage Shutdown Hysteresis | $\mathrm{V}_{\text {PWR(OVHYS }}$ | 0.2 | 0.8 | 1.5 | V |
| Under-voltage Output Shutdown Threshold ${ }^{(8)}$ | $\mathrm{V}_{\text {PWR(UV) }}$ | 5.0 | 5.5 | 6.0 | V |
| Under-voltage Hysteresis ${ }^{(9)}$ | $\mathrm{V}_{\text {PWR(UVHYS) }}$ | - | 0.25 | - | V |
| Under-voltage Power-ON Reset | $\mathrm{V}_{\text {PWR(UVPOR) }}$ | - | - | 5.0 | V |

## Notes

8. This applies to all internal device logic supplied by $\mathrm{V}_{\mathrm{PWR}}$ and assumes the external $\mathrm{V}_{\mathrm{DD}}$ supply is within specification.
9. This applies when the under-voltage fault is not latched ( $\operatorname{IN}[0: 1]=0)$.

## Table 4. Static Electrical Characteristics (continued)

Characteristics noted under conditions $4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 5.5 \mathrm{~V}, 6.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{PWR}} \leq 27 \mathrm{~V},-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 125^{\circ} \mathrm{C}$, unless otherwise noted. Typical values noted reflect the approximate parameter mean at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ under nominal conditions, unless otherwise noted.

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- |

POWER OUTPUT

| Output Drain-to-Source ON Resistance ( $\mathrm{I}_{\mathrm{HS}[0: 1]}=15 \mathrm{~A}, \mathrm{~T}_{J}=25^{\circ} \mathrm{C}$ ) $\begin{aligned} & \mathrm{V}_{\mathrm{PWR}}=6.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{PWR}}=10 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{PWR}}=13 \mathrm{~V} \end{aligned}$ | $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ |  | - | $\begin{aligned} & 6.0 \\ & 4.0 \\ & 4.0 \end{aligned}$ | $\mathrm{m} \Omega$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Output Drain-to-Source ON Resistance ( $\mathrm{l}_{\mathrm{HS}[0: 1]}=15 \mathrm{~A}, \mathrm{~T}_{J}=150^{\circ} \mathrm{C}$ ) $\begin{aligned} & V_{P W R}=6.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{PWR}}=10 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{PWR}}=13 \mathrm{~V} \end{aligned}$ | $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ |  |  | $\begin{gathered} 10.2 \\ 6.8 \\ 6.8 \end{gathered}$ | $\mathrm{m} \Omega$ |
| $\begin{aligned} & \text { Output Source-to-Drain ON Resistance } I_{\mathrm{HS}[0: 1]}=15 \mathrm{~A}, \mathrm{~T}_{\mathrm{J}}=25^{\circ} \mathrm{C}^{(10)} \\ & \mathrm{V}_{\mathrm{PWR}}=-12 \mathrm{~V} \end{aligned}$ | $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ | - | - | 8.0 | $\mathrm{m} \Omega$ |
| Output Over-current High Detection Levels (9.0 V $\leq \mathrm{V}_{\mathrm{PWR}} \leq 16 \mathrm{~V}$ ) $\begin{aligned} & \mathrm{SOCH}=0 \\ & \mathrm{SOCH}=1 \end{aligned}$ | Іосно <br> loch1 | 80 60 | $\begin{gathered} 100 \\ 75 \end{gathered}$ | $\begin{gathered} 120 \\ 90 \end{gathered}$ | A |
| Over-current Low Detection Levels (SOCL[2:0]) 000 001 010 011 100 101 110 111 | loclo <br> locl1 <br> $l_{\text {OCL2 }}$ <br> locl3 <br> ${ }^{\text {loCL4 }}$ <br> locL5 <br> locl6 <br> IOCL7 | $\begin{aligned} & 21 \\ & 18 \\ & 16 \\ & 14 \\ & 12 \\ & 10 \\ & 8.0 \\ & 6.0 \end{aligned}$ | $\begin{gathered} 25 \\ 22.5 \\ 20 \\ 17.5 \\ 15 \\ 12.5 \\ 10 \\ 7.5 \end{gathered}$ | $\begin{aligned} & 29 \\ & 27 \\ & 24 \\ & 21 \\ & 18 \\ & 15 \\ & 12 \\ & 9.0 \end{aligned}$ | A |
| ```Current Sense Ratio (9.0 V \leq V PWR }\leq16\textrm{V},\textrm{CSNS}\leq4.5\textrm{V} DICR D2 = 0 DICR D2 = 1``` | $\begin{aligned} & \mathrm{C}_{\mathrm{SR} 0} \\ & \mathrm{C}_{\mathrm{SR} 1} \end{aligned}$ | - | $\begin{aligned} & 1 / 20500 \\ & 1 / 41000 \end{aligned}$ | - | - |
| ```Current Sense Ratio (C}\mp@subsup{\textrm{C}}{\textrm{SR}}{})\mathrm{ Accuracy Output Current 5.0 A 10 A 12.5 A 15 A 20 A 25 A``` | $\mathrm{C}_{\text {SRO_ACC }}$ | $\begin{aligned} & -20 \\ & -14 \\ & -13 \\ & -12 \\ & -13 \\ & -13 \end{aligned}$ | $\begin{aligned} & \text { - } \\ & \text { - } \\ & \text { - } \\ & \text { - } \\ & \text { - } \end{aligned}$ | $\begin{aligned} & 20 \\ & 14 \\ & 13 \\ & 12 \\ & 13 \\ & 13 \end{aligned}$ | \% |

## Notes

10. Source-Drain ON Resistance (Reverse Drain-to-Source ON Resistance) with negative polarity $\mathrm{V}_{\text {PWR }}$.

## Table 4. Static Electrical Characteristics (continued)

Characteristics noted under conditions $4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 5.5 \mathrm{~V}, 6.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{PWR}} \leq 27 \mathrm{~V},-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 125^{\circ} \mathrm{C}$, unless otherwise noted. Typical values noted reflect the approximate parameter mean at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ under nominal conditions, unless otherwise noted.

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- |

## POWER OUTPUT (CONTINUED)

| ```Current Sense Ratio (C}\mp@subsup{\textrm{C}}{\textrm{S}1}{})\mathrm{ Accuracy Output Current 5.0 A 10 A 12.5 A 15 A 20 A 25 A``` | $\mathrm{C}_{\text {SR1_ACC }}$ | $\begin{aligned} & -25 \\ & -19 \\ & -18 \\ & -17 \\ & -18 \\ & -18 \end{aligned}$ | $\begin{aligned} & - \\ & - \\ & - \\ & - \\ & - \\ & \text { - } \end{aligned}$ | $\begin{aligned} & 25 \\ & 19 \\ & 18 \\ & 17 \\ & 18 \\ & 18 \end{aligned}$ | \% |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Current Sense Clamp Voltage CSNS Open; $\mathrm{I}_{\mathrm{HS}[0: 1]}=29 \mathrm{~A}$ | $\mathrm{V}_{\mathrm{CL}(\mathrm{CSNS})}$ | 4.5 | 6.0 | 7.0 | V |
| Open Load Detection Current ${ }^{(11)}$ | Ioldc | 30 | - | 100 | $\mu \mathrm{A}$ |
| Output Fault Detection Threshold Output Programmed OFF | $\mathrm{V}_{\text {OLD (THRES }}$ | 2.0 | 3.0 | 4.0 | V |
| Output Negative Clamp Voltage $0.5 \mathrm{~A} \leq \mathrm{I}_{\mathrm{HS}[0: 1]} \leq 2.0 \mathrm{~A}$, Output OFF | $\mathrm{V}_{\mathrm{CL}}$ | -20 | - | -15 | V |
| Over-temperature Shutdown ${ }^{(12)}$ | $\mathrm{T}_{\text {SD }}$ | 160 | 175 | 190 | ${ }^{\circ} \mathrm{C}$ |
| Over-temperature Shutdown Hysteresis ${ }^{(12)}$ | $\mathrm{T}_{\text {SD(HYS })}$ | 5.0 | - | 20 | ${ }^{\circ} \mathrm{C}$ |

## Notes

11. Output OFF Open Load Detection Current is the current required to flow through the load for the purpose of detecting the existence of an open load condition when the specific output is commanded OFF.
12. Guaranteed by process monitoring. Not production tested.

## Table 4. Static Electrical Characteristics (continued)

Characteristics noted under conditions $4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 5.5 \mathrm{~V}, 6.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{PWR}} \leq 27 \mathrm{~V},-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 125^{\circ} \mathrm{C}$, unless otherwise noted. Typical values noted reflect the approximate parameter mean at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ under nominal conditions, unless otherwise noted.

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Control Interface |  |  |  |  |  |
| Input Logic High Voltage ${ }^{(13)}$ | $\mathrm{V}_{\mathrm{IH}}$ | $0.7 \times V_{D D}$ | - | - | V |
| Input Logic Low Voltage ${ }^{(13)}$ | VIL | - | - | $\begin{aligned} & 0.2 x \\ & V_{D D} \end{aligned}$ | V |
| Input Logic Voltage Hysteresis ${ }^{(14)}$ | $\mathrm{V}_{\mathrm{IN}[0: 1] \text { (HYS) }}$ | 100 | 600 | 1200 | mV |
| Input Logic Pull-down Current (SCLK, IN, SI) | IDWN | 5.0 | - | 20 | $\mu \mathrm{A}$ |
| $\overline{\text { RST }}$ Input Voltage Range | $V_{\text {RST }}$ | 4.5 | 5.0 | 5.5 | V |
|  | $\mathrm{C}_{\text {so }}$ | - | - | 20 | pF |
| Input Logic Pull-down Resistor ( $\overline{\mathrm{RST}}$ ) and WAKE | $\mathrm{R}_{\text {DWN }}$ | 100 | 200 | 400 | k $\Omega$ |
| Input Capacitance ${ }^{(15)}$ | $\mathrm{C}_{\text {IN }}$ | - | 4.0 | 12 | pF |
| WAKE Input Clamp Voltage ${ }^{(16)}$ $\mathrm{I}_{\mathrm{CL}(\text { WAKE })}<2.5 \mathrm{~mA}$ | $\mathrm{V}_{\text {CL( }}$ WAKE) | 7.0 | - | 14 | V |
| WAKE Input Forward Voltage $I_{C L(\text { WAKE })}=-2.5 \mathrm{~mA}$ | $\mathrm{V}_{\text {F (WAKE) }}$ | -2.0 | - | -0.3 | V |
| SO High-state Output Voltage $\mathrm{I}_{\mathrm{OH}}=1.0 \mathrm{~mA}$ | $\mathrm{V}_{\text {SOH }}$ | $0.8 \times \mathrm{V}_{\mathrm{DD}}$ | - | - | V |
| $\overline{\text { FS }}$, SO Low-state Output Voltage $\mathrm{I}_{\mathrm{OL}}=-1.6 \mathrm{~mA}$ | $\mathrm{V}_{\text {SOL }}$ | - | 0.2 | 0.4 | V |
| SO Tri-state Leakage Current $\overline{\mathrm{CS}}>0.7 \mathrm{~V}_{\mathrm{DD}}$ | $\mathrm{I}_{\text {SO(LEAK) }}$ | -5.0 | 0 | 5.0 | $\mu \mathrm{A}$ |
| Input Logic Pull-up Current ${ }^{(17)}$ $\overline{\mathrm{CS}}, \mathrm{~V}_{\mathrm{IN}[0: 1]}>0.7 \times \mathrm{V}_{\mathrm{DD}}$ | Iup | 5.0 | - | 20 | $\mu \mathrm{A}$ |
| FSI Input Pin External Pull-down Resistance <br> FSI Disabled, HS[0:1] Indeterminate <br> FSI Enabled, HS[0:1] OFF <br> FSI Enabled, HS0 ON, HS1 OFF <br> FSI Enabled, HS[0:1] ON | RFS <br> $R_{\text {FS }}$ RFS ${ }_{\text {OFFOFF }}$ RFS ${ }_{\text {ONOFF }}$ RFS ${ }_{\text {ONON }}$ | $\begin{gathered} - \\ 6.0 \\ 15 \\ 40 \end{gathered}$ | 0 <br> 6.5 <br> 17 <br> Infinite | $\begin{gathered} 1.0 \\ 7.0 \\ 19 \\ - \end{gathered}$ | k $\Omega$ |

## Notes

13. Upper and lower logic threshold voltage range applies to $\mathrm{SI}, \overline{\mathrm{CS}}, \mathrm{SCLK}, \overline{\mathrm{RST}}, \operatorname{IN}[0: 1]$, and WAKE input signals. The WAKE and $\overline{\mathrm{RST}}$ signals may be supplied by a derived voltage reference to $\mathrm{V}_{\text {PWR }}$.
14. No hysteresis on FSI and WAKE pins. Parameter is guaranteed by processing monitoring but is not production tested.
15. Input capacitance of SI, $\overline{\mathrm{CS}}, \mathrm{SCLK}, \overline{\mathrm{RST}}$, and WAKE. This parameter is guaranteed by process monitoring but is not production tested.
16. The current must be limited by a series resistance when using voltages $>7.0 \mathrm{~V}$.
17. Pull-up current is with $\overline{\mathrm{CS}}$ OPEN. $\overline{\mathrm{CS}}$ has an active internal pull-up to $\mathrm{V}_{\mathrm{DD}}$.

## DYNAMIC ELECTRICAL CHARACTERISTICS

## Table 5. Dynamic Electrical Characteristics

Characteristics noted under conditions $4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 5.5 \mathrm{~V}, 6.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{PWR}} \leq 27 \mathrm{~V},-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 125^{\circ} \mathrm{C}$, unless otherwise noted. Typical values noted reflect the approximate parameter mean at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ under nominal conditions, unless otherwise noted.

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| POWER OUTPUT TIMING |  |  |  |  |  |
| Output Rising Slow Slew Rate A (DICR D3 $=0)^{(18)}$ $9.0 \mathrm{~V}<\mathrm{V}_{\mathrm{PWR}}<16 \mathrm{~V}$ | SR RA_SLOW | 0.15 | 0.5 | 1.0 | V/us |
| Output Rising Slow Slew Rate B (DICR D3 $=0)^{(19)}$ $9.0 \mathrm{~V}<\mathrm{V}_{\mathrm{PWR}}<16 \mathrm{~V}$ | SR RB _SLow | 0.06 | 0.2 | 0.6 | $\mathrm{V} / \mathrm{\mu s}$ |
| Output Rising Fast Slew Rate A (DICR D3 = 1) ${ }^{(18)}$ $9.0 \mathrm{~V}<\mathrm{V}_{\mathrm{PWR}}<16 \mathrm{~V}$ | SR RA_FAST | 0.3 | 0.8 | 3.2 | $\mathrm{V} / \mathrm{\mu s}$ |
| Output Rising Fast Slew Rate B (DICR D3 = 1) ${ }^{(19)}$ $9.0 \mathrm{~V}<\mathrm{V}_{\text {PWR }}<16 \mathrm{~V}$ | SR $\mathrm{RB}_{\text {_ }}$ FAST | 0.06 | 0.2 | 2.4 | $\mathrm{V} / \mathrm{\mu s}$ |
| Output Falling Slow Slew Rate A (DICR D3 =0) ${ }^{(18)}$ $9.0 \mathrm{~V}<\mathrm{V}_{\mathrm{PWR}}<16 \mathrm{~V}$ | $\mathrm{SR}_{\text {FA_SLOW }}$ | 0.15 | 0.5 | 1.0 | V/us |
| Output Falling Slow Slew Rate B (DICR D3 = 0) ${ }^{(19)}$ $9.0 \mathrm{~V}<\mathrm{V}_{\mathrm{PWR}}<16 \mathrm{~V}$ | $\mathrm{SR}_{\text {FB_SLOW }}$ | 0.06 | 0.2 | 0.6 | V/us |
| Output Falling Fast Slew Rate A (DICR D3 $=1)^{(18)}$ $9.0 \mathrm{~V}<\mathrm{V}_{\mathrm{PWR}}<16 \mathrm{~V}$ | SR $\mathrm{FA}_{\text {_ }}$ FAST | 0.6 | 1.6 | 3.2 | $\mathrm{V} / \mathrm{\mu s}$ |
| Output Falling Fast Slew Rate B (DICR D3 $=1)^{(19)}$ $9.0 \mathrm{~V}<\mathrm{V}_{\mathrm{PWR}}<16 \mathrm{~V}$ | SR $\mathrm{FB}_{\text {_ }}$ FAST | 0.2 | 0.7 | 2.4 | $\mathrm{V} / \mathrm{\mu s}$ |
| Output Turn-ON Delay Time in Fast/Slow Slew Rate ${ }^{(20)}$ $\text { DICR }=0, \text { DICR }=1$ | $\mathrm{t}_{\mathrm{DLY}(\mathrm{ON})}$ | 1.0 | 18 | 100 | $\mu \mathrm{S}$ |
| Output Turn-OFF Delay Time in Slow Slew Rate Mode ${ }^{(21)}$ DICR $=0$ | ${ }^{\text {t DLY_SLOW(OFF) }}$ | 10 | 115 | 250 | $\mu \mathrm{S}$ |
| Output Turn-OFF Delay Time in Fast Slew Rate Mode ${ }^{(21)}$ DICR = 1 | $\mathrm{t}_{\text {DLY_FAST(OFF) }}$ | 5.0 | 30 | 100 | $\mu \mathrm{S}$ |
| Direct Input Switching Frequency (DICR D3 = 0) | $\mathrm{f}_{\text {PWM }}$ | - | 300 | - | Hz |

Notes
18. Rise and Fall Slew Rates A measured across a $5.0 \Omega$ resistive load at high side output $=0.5 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{PWR}}-3.5 \mathrm{~V}$. These parameters are guaranteed by process monitoring.
19. Rise and Fall Slew Rates $B$ measured across a $5.0 \Omega$ resistive load at high side output $=V_{P W R}-3.5 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{PWR}}-0.5 \mathrm{~V}$. These parameters are guaranteed by process monitoring.
20. Turn- ON delay time measured from rising edge of $\mathrm{IN}[0: 1]$ signal that would turn the output ON to $\mathrm{V}_{\mathrm{HS}[0: 1]}=0.5 \mathrm{~V}$ with $\mathrm{R}_{\mathrm{L}}=5.0 \Omega$ resistive load.
21. Turn-OFF delay time measured from falling edge that would turn the output OFF to $\mathrm{V}_{\mathrm{HS}[0: 1]}=\mathrm{V}_{\mathrm{PWR}}-0.5 \mathrm{~V}$ with $\mathrm{R}_{\mathrm{L}}=5.0 \Omega$ resistive load.

## Table 5. Dynamic Electrical Characteristics (continued)

Characteristics noted under conditions $4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 5.5 \mathrm{~V}, 6.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{PWR}} \leq 27 \mathrm{~V},-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 125^{\circ} \mathrm{C}$, unless otherwise noted. Typical values noted reflect the approximate parameter mean at $T_{A}=25^{\circ} \mathrm{C}$ under nominal conditions, unless otherwise noted.

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- |

POWER OUTPUT TIMING (CONTINUED)


## Notes

22. Time necessary for the CSNS to be within $\pm 5 \%$ of the targeted value.
23. Watchdog timeout delay measured from the rising edge of WAKE to $\overline{\text { RST }}$ from a sleep-state condition to output turn-ON with the output driven OFF and FSI floating. The values shown are for WDR setting of [00]. The accuracy of $\mathrm{t}_{\text {wDTO }}$ is consistent for all configured watchdog timeouts.

## Table 5. Dynamic Electrical Characteristics (continued)

Characteristics noted under conditions $4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 5.5 \mathrm{~V}, 6.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{PWR}} \leq 27 \mathrm{~V},-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 125^{\circ} \mathrm{C}$, unless otherwise noted. Typical values noted reflect the approximate parameter mean at $T_{A}=25^{\circ} \mathrm{C}$ under nominal conditions, unless otherwise noted.

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- |

## SPI INTERFACE CHARACTERISTICS

| Recommended Frequency of SPI Operation | $\mathrm{f}_{\text {SPI }}$ | - | - | 3.0 | MHz |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Required Low State Duration for $\overline{\mathrm{RST}}{ }^{(24)}$ | $t_{\text {WRST }}$ | - | 50 | 350 | ns |
| Rising Edge of $\overline{\mathrm{CS}}$ to Falling Edge of $\overline{\mathrm{CS}}$ (Required Setup Time) ${ }^{(25)}$ | ${ }^{t} \overline{C s}$ | - | - | 300 | ns |
| Rising Edge of $\overline{\text { RST }}$ to Falling Edge of $\overline{\mathrm{CS}}$ (Required Setup Time) ${ }^{(25)}$ | $t_{\text {ENBL }}$ | - | - | 5.0 | $\mu \mathrm{S}$ |
| Falling Edge of $\overline{\mathrm{CS}}$ to Rising Edge of SCLK (Required Setup Time) ${ }^{(25)}$ | $\mathrm{t}_{\text {LEAD }}$ | - | 50 | 167 | ns |
| Required High State Duration of SCLK (Required Setup Time) ${ }^{(25)}$ | $t_{\text {WscLKh }}$ | - | - | 167 | ns |
| Required Low State Duration of SCLK (Required Setup Time) ${ }^{(25)}$ | $\mathrm{t}_{\text {WSCLKI }}$ | - | - | 167 | ns |
| Falling Edge of SCLK to Rising Edge of $\overline{\mathrm{CS}}$ (Required Setup Time) ${ }^{(25)}$ | $\mathrm{t}_{\text {LAG }}$ | - | 50 | 167 | ns |
| SI to Falling Edge of SCLK (Required Setup Time) ${ }^{(26)}$ | $\mathrm{t}_{\text {Sİ(SU) }}$ | - | 25 | 83 | ns |
| Falling Edge of SCLK to SI (Required Setup Time) ${ }^{(26)}$ | $\mathrm{t}_{\text {SI(HOLD) }}$ | - | 25 | 83 | ns |
| SO Rise Time $C_{L}=200 \mathrm{pF}$ | $\mathrm{t}_{\text {RSO }}$ | - | 25 | 50 | ns |
| SO Fall Time $C_{L}=200 \mathrm{pF}$ | $\mathrm{t}_{\text {FSO }}$ | - | 25 | 50 | ns |
| SI, $\overline{\text { CS, }}$, SCLK, Incoming Signal Rise Time ${ }^{(26)}$ | $\mathrm{t}_{\mathrm{RS}}$ | - | - | 50 | ns |
| SI, $\overline{\mathrm{CS}}, \mathrm{SCLK}$, Incoming Signal Fall Time ${ }^{(26)}$ | $\mathrm{t}_{\mathrm{RSI}}$ | - | - | 50 | ns |
| Time from Falling Edge of $\overline{\mathrm{CS}}$ to SO Low-impedance ${ }^{(27)}$ | $t_{\text {SO(EN })}$ | - | - | 145 | ns |
| Time from Rising Edge of $\overline{\mathrm{CS}}$ to SO High-impedance ${ }^{(28)}$ | $\mathrm{t}_{\text {SO(DIS) }}$ | - | 65 | 145 | ns |
| Time from Rising Edge of SCLK to SO Data Valid ${ }^{(29)}$ $0.2 \times \mathrm{V}_{\mathrm{DD}} \leq \mathrm{SO} \leq 0.8 \times \mathrm{V}_{\mathrm{DD}}, \mathrm{C}_{\mathrm{L}}=200 \mathrm{pF}$ | $t_{\text {VALID }}$ | - | 65 | 105 | ns |

## Notes

24. $\overline{R S T}$ low duration measured with outputs enabled and going to OFF or disabled condition.
25. Maximum setup time required for the 33984 is the minimum guaranteed time needed from the microcontroller.
26. Rise and Fall time of incoming SI, $\overline{\mathrm{CS}}$, and SCLK signals suggested for design consideration to prevent the occurrence of double pulsing.
27. Time required for output status data to be available for use at $\mathrm{SO} .1 .0 \mathrm{k} \Omega$ on pull-up on $\overline{\mathrm{CS}}$.
28. Time required for output status data to be terminated at $\mathrm{SO} .1 .0 \mathrm{k} \Omega$ on pull-up on $\overline{\mathrm{CS}}$.
29. Time required to obtain valid data out from SO following the rise of SCLK.


Figure 4. Output Slew Rate and Time Delays


Figure 5. Over-current Shutdown


Figure 6. Over-current Low and High Detection

Figure 6 illustrates the over-current detection level (loclx, lochx) the device can reach for each over-current detection blanking time (tochx, toclx):

- During tochx, the device can reach up to loch0 overcurrent level.
- During tocl3 or tocl2 or tocl1 or tocl0, the device can be programmed to detect up to locl0.


Figure 7. Input Timing Switching Characteristics


Figure 8. SCLK Waveform and Valid SO Data Delay Time

## FUNCTIONAL DESCRIPTION

## INTRODUCTION

The 33984 is a dual self-protected $4.0 \mathrm{~m} \Omega$ silicon switch used to replace electromechanical relays, fuses, and discrete devices in power management applications. The 33984 is designed for harsh environments, and it includes selfrecovery features. The device is suitable for loads with high inrush current, as well as motors and all types of resistive and inductive loads.

Programming, control, and diagnostics are implemented via the Serial Peripheral Interface (SPI). A dedicated parallel input is available for alternate and Pulse Width Modulation (PWM) control of each output. SPI-programmable fault trip thresholds allow the device to be adjusted for optimal performance in the application.

The 33984 is packaged in a power-enhanced $12 \times 12$ nonleaded PQFN package with exposed tabs.

## FUNCTIONAL PIN DESCRIPTION

## OUTPUT CURRENT MONITORING (CSNS)

This pin is used to output a current proportional to the designated HSO-1 output. That current is fed into a groundreferenced resistor and its voltage is monitored by an MCU's A/D. The channel to be monitored is selected via the SPI. This pin can be tri-stated through the SPI.

## WAKE (WAKE)

This pin is used to input a Logic [1] signal so as to enable the watchdog timer function. An internal clamp protects this pin from high damaging voltages when the output is current limited with an external resistor. This input has a passive internal pull-down.

## RESET ( $\overline{\mathrm{RST}}$ )

This input pin is used to initialize the device configuration and fault registers, as well as place the device in a lowcurrent Sleep mode. The pin also starts the watchdog timer when transitioning from Logic LOW to Logic HIGH. This pin should not be allowed to be Logic HIGH until $V_{D D}$ is in regulation. This pin has a passive internal pull-down.

## DIRECT IN 0 \& 1 (INx)

This input pin is used to directly control the output HSO and 1. This input has an active internal pull-down current source and requires CMOS logic levels. This input may be configured via the SPI.

## FAULT STATUS ( $\overline{\mathrm{FS}}$ )

This is an open drain configured output requiring an external pull-up resistor to $V_{D D}$ for fault reporting. When a device fault condition is detected, this pin is active LOW. Specific device diagnostic faults are reported via the SPI SO pin.

## FAIL-SAFE INPUT (FSI)

The value of the resistance connected between this pin and ground determines the state of the outputs after a watchdog timeout occurs. Depending on the resistance value, either all outputs are OFF, ON, or the output HSO only is ON. When the FSI pin is connected to GND, the watchdog
circuit and fail-safe operation are disabled. This pin incorporates an active internal pull-up current source.

## CHIP SELECT ( $\overline{\mathbf{C S}}$ )

This input pin is connected to a chip select output of a master microcontroller (MCU). The MCU determines which device is addressed (selected) to receive data by pulling the $\overline{\mathrm{CS}}$ pin of the selected device Logic LOW, enabling SPI communication with the device. Other unselected devices on the serial link having their $\overline{\mathrm{CS}}$ pins pulled-up Logic HIGH disregard the SPI communication data sent. This pin incorporates an active internal pull-up current source.

## SERIAL CLOCK (SCLK)

This input pin is connected to the MCU providing the required bit shift clock for SPI communication. It transitions one time per bit transferred at an operating frequency, $\mathrm{f}_{\mathrm{SP}}$, defined by the communication interface. The 50 percent duty cycle CMOS-level serial clock signal is idle between command transfers. The signal is used to shift data into and out of the device. This input has an active internal pull-down current source.

## SERIAL INPUT (SI)

This is a command data input pin connected to the SPI Serial Data Output of the MCU or to the SO pin of the previous device of a daisy chain of devices. The input requires CMOS logic-level signals and incorporates an active internal pull-down current source. Device control is facilitated by the input's receiving the MSB first of a serial 8-bit control command. The MCU ensures data is available upon the falling edge of SCLK. The logic state of SI present upon the rising edge of SCLK loads that bit command into the internal command shift register.

## DIGITAL DRAIN VOLTAGE (VDD)

This is an external voltage input pin used to supply power to the SPI circuit. In the event $\mathrm{V}_{\mathrm{DD}}$ is lost, an internal supply provides power to a portion of the logic, ensuring limited functionality of the device. All device configuration registers are reset.

## SERIAL OUTPUT (SO)

This output pin is connected to the SPI Serial Data Input pin of the MCU or to the SI pin of the next device of a daisy chain of devices. This output will remain tri-stated (highimpedance OFF condition) so long as the $\overline{C S}$ pin of the device is Logic HIGH . SO is only active when the $\overline{\mathrm{CS}}$ pin of the device is asserted Logic LOW. The generated SO output signals are CMOS logic levels. SO output data is available on the falling edge of SCLK and transitions immediately on the rising edge of SCLK.

## POSITIVE POWER SUPPLY (VPWR)

This pin connects to the positive power supply and is the source input of operational power for the device. The VPWR pin is a backside surface mount tab of the package.

## HIGH-SIDE OUTPUT 0 \& 1 (HSx)

This pin protects $4.0 \mathrm{~m} \Omega$ high side power output to the load.

## FUNCTIONAL INTERNAL BLOCK DESCRIPTION



## POWER SUPPLY

The 33984 is designed to operate from 4.0 to 28 V on the VPWR pin. Characteristics are provided from 6.0 to 20 V for the device. The VPWR pin supplies power to internal regulator, analog, and logic circuit blocks. The $V_{D D}$ supply is used for Serial Peripheral Interface (SPI) communication in order to configure and diagnose the device. This IC architecture provides a low quiescent current sleep mode. Applying $V_{P W R}$ and $V_{D D}$ to the device will place the device in the Normal mode. The device will transit to Fail-safe mode in case of failures on the SPI (watchdog timeout).

## HIGH SIDE SWITCH: HS[0:1]

Those pins are the high side outputs controlling multiple automotive loads with high inrush current, as well as motors and all types of resistive and inductive loads. This N-channel MOSFET with $4.0 \mathrm{~m} \Omega$ RDS $(\mathrm{ON})$, is self-protected and each N -channel presents extended diagnostics in order to detect
load disconnections and short-circuit fault conditions. The HS[0:1] outputs are actively clamped during a turn-off of inductive loads.

## MCU INTERFACE AND OUTPUT CONTROL

In Normal mode, the loads are controlled directly from the MCU through the SPI. With a dedicated SPI command, it is possible to independently turn on and off several loads that are PWM'd at the same frequency, and duty cycles with only one PWM signal. An analog feedback output provides a current proportional to each load current. The SPI is used to configure and to read the diagnostic status (faults) of the high side output. The reported fault conditions are: open load, short-circuit to ground (OCLO-resistive and OCHI-severe short-circuit), thermal shutdown, and under/over-voltage.

In Fail-safe mode, the loads are controlled with dedicated parallel input pins. The device is configured in default mode.

# FUNCTIONAL DEVICE OPERATION 

## OPERATIONAL MODES

The 33984 has four operating modes: Sleep, Normal, Fault, and Fail-safe. Table 6 summarizes details contained in succeeding paragraphs.

Table 6. Fail-safe Operation and Transitions to Other 33984 Modes

| Mode | $\overline{\mathrm{FS}}$ | WAK | RST | $\begin{gathered} \text { WDT } \\ 0 \end{gathered}$ | Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Sleep | X | 0 | 0 | X | Device is in Sleep mode. <br> All outputs are OFF. |
| Norma I | 1 | X | 1 | No | Normal mode. Watchdog is active if enabled. |
| Fault | 0 | 1 | X | No | The device is currently in Fault mode. The faulted output(s) is (are) OFF. |
|  | 0 | X | 1 |  |  |
| Failsafe | 1 | 0 | 1 | Yes | Watchdog has timed out and the device is in Failsafe mode. The outputs are as configured with the RFS resistor connected to FSI. $\overline{\mathrm{RST}}$ and WAKE must be transitioned to Logic [0] simultaneously to bring the device out of the Fail-safe mode or momentarily tied the FSI pin to ground. |
|  | 1 | 1 | 1 |  |  |
|  | 1 | 1 | 0 |  |  |

$\mathrm{x}=$ Don't care.

## SLEEP MODE

The default mode of the 33984 is the Sleep mode. This is the state of the device after first applying battery voltage ( $\mathrm{V}_{\mathrm{PWR}}$ ), prior to any I/O transitions. This is also the state of the device when the WAKE and $\overline{\text { RST }}$ are both Logic [0]. In the Sleep mode, the output and all unused internal circuitry, such as the internal 5.0 V regulator, are off to minimize current draw. In addition, all SPI-configurable features of the device are as if set to Logic [0]. The device will transition to the Normal or Fail-safe operating modes based on the WAKE and $\overline{\text { RST }}$ inputs as defined in Table 6.

## NORMAL MODE

The 33984 is in Normal mode when:

- $V_{P W R}$ is within the normal voltage range.
- RST pin is Logic [1].
- No fault has occurred.


## FAIL-SAFE AND WATCHDOG

If the FSI input is not grounded, the watchdog timeout detection is active when either the WAKE or $\overline{\text { RST }}$ input pin transitions from Logic [0] to Logic [1]. The WAKE input is capable of being pulled up to $V_{\text {PWR }}$ with a series of limiting resistance that limits the internal clamp current according to the specification.

The watchdog timeout is a multiple of an internal oscillator and is specified in Table 15. As long as the WD bit (D7) of an incoming SPI message is toggled within the minimum watchdog timeout period (WDTO), based on the programmed value of the WDR the device will operate normally. If an internal watchdog timeout occurs before the WD bit, the device will revert to a Fail-safe mode until the device is reinitialized.

During the Fail-safe mode, the outputs will be ON or OFF depending upon the resistor RFS connected to the FSI pin, regardless of the state of the various direct inputs and modes (Table 7). In this mode, the SPI register content is retained except for over-current high and low detection levels and timing, which are reset to their default value (SOCL, SOCH, and OCLT). Then the watchdog, over-voltage, overtemperature, and over-current circuitry (with default value) are fully operational.

Table 7. Output State During Fail-safe Mode

| RFS (k $\Omega)$ | High Side State |
| :---: | :---: |
| 0 | Fail-safe mode Disabled |
| 6.0 | Both HS0 and HS1 OFF |
| 15 | HS0 ON, HS1 OFF |
| 30 | Both HS0 and HS1 ON |

The Fail-safe mode can be detected by monitoring the WDTO bit D2 of the WD register. This bit is Logic [1] when the device is in Fail-safe mode. The device can be brought out of the Fail-safe mode by transitioning the WAKE and RST pins from Logic [1] to Logic [0] or forcing the FSI pin to Logic [0]. Table 6 summarizes the various methods for resetting the device from the latched Fail-safe mode.

If the FSI pin is tied to GND, the watchdog Fail-safe operation is disabled.

## LOSS OF V ${ }_{D D}$

If the external 5.0 V supply is not within specification, or even disconnected, all register content is reset. The two outputs can still be driven by the direct inputs IN1:IN0. The 33984 uses the battery input to power the output MOSFET related current sense circuitry and any other internal logic providing fail-safe device operation with no $V_{D D}$ supplied. In
this state, the watchdog, over-voltage, over-temperature, and over-current circuitry are fully operational with default values.

## FAULT MODE

The 33984 indicates the following faults as they occur by driving the $\overline{\mathrm{FS}}$ pin to Logic [ 0 ]:

- Over-temperature fault
- Open load fault
- Over-current fault (high and low)
- Over-voltage and under-voltage fault

The $\overline{\mathrm{FS}}$ pin will automatically return to Logic [1] when the fault condition is removed, except for over-current and in some cases under-voltage.

Fault information is retained in the fault register and is available (and reset) via the SO pin during the first valid SPI communication (refer to Table 17).

## PROTECTION AND DIAGNOSIS FEATURES

## OVER-TEMPERATURE FAULT (NON-LATCHING)

The 33984 incorporates over-temperature detection and shutdown circuitry in each output structure. Overtemperature detection is enabled when an output is in the ON state.

For the output, an over-temperature fault (OTF) condition results in the faulted output turning OFF until the temperature falls below the $\mathrm{T}_{\mathrm{SD}(\mathrm{HYS})}$. This cycle will continue indefinitely until action is taken by the MCU to shut OFF the output, or until the offending load is removed.

When experiencing this fault, the OTF fault bit will be set in the status register and cleared after either a valid SPI read or a power reset of the device.

## OVER-VOLTAGE FAULT (NON-LATCHING)

The 33984 shuts down the output during an over-voltage fault (OVF) condition on the VPWR pin. The output remains in the OFF state until the over-voltage condition is removed. When experiencing this fault, the OVF fault bit is set in the bit OD1 and cleared after either a valid SPI read or a power reset of the device.

The over-voltage protection and diagnostic can be disabled trough the SPI (bit OV_dis).

## UNDER-VOLTAGE SHUTDOWN (LATCHING OR NON-LATCHING)

The output(s) will latch off at some battery voltage below 6.0 V. As long as the $\mathrm{V}_{\mathrm{DD}}$ level stays within the normal specified range, the internal logic states within the device will be sustained.

In the case where battery voltage drops below the undervoltage threshold (VPWRUV) output will turn off, $\overline{\mathrm{FS}}$ will go to Logic [0], and the fault register UVF bit will be set to 1 .

Two cases need to be considered when the battery level recovers:

- If output(s) command is (are) low, $\overline{\mathrm{FS}}$ will go to Logic [1] but the UVF bit will remain set to 1 until the next read operation.
- If the output command is ON , then $\overline{\mathrm{FS}}$ will remain at Logic [0]. The output must be turned OFF and ON again to re-enable the state of output and release $\overline{\mathrm{FS}}$. The UVF bit will remain set to 1 until the next read operation.

The under-voltage protection can be disabled through the SPI (bit UV_dis = 1). In this case, the $\overline{F S}$ and UVF bits do not report any under-voltage fault condition and the output state will not be changed as long as battery voltage does not drop any lower than 2.5 V .

## OPEN LOAD FAULT (NON-LATCHING)

The 33984 incorporates open load detection circuitry on each output. Output open load fault (OLF) is detected and reported as a fault condition when that output is disabled (OFF). The open load fault is detected and latched into the status register after the internal gate voltage is pulled low enough to turn OFF the output. The OLF fault bit is set in the status register. If the open load fault is removed, the status register will be cleared after reading the register.

The open load protection can be disabled trough SPI (bit OL_dis). It is recommended to disable the open load detection circuitry (OL_dis bit sets to logic [1]) in case of permanent open load fault condition.

## OVER-CURRENT FAULT (LATCHING)

The device has eight programmable over-current low detection levels (locL) and two programmable over-current high detection levels ( $\mathrm{l}_{\mathrm{OCH}}$ ) for maximum device protection. The two selectable, simultaneously active over-current detection levels, defined by $\mathrm{I}_{\mathrm{OCH}}$ and $\mathrm{l}_{\mathrm{OCL}}$, are illustrated in Figure 6. The eight different over-current low detect levels ( $\mathrm{l}_{\mathrm{OCLO}}: \mathrm{l}_{\mathrm{OCL7}}$ ) are likewise illustrated in Figure 6.

If the load current level ever reaches the selected overcurrent low detect level and the over-current condition exceeds the programmed over-current time period ( $\mathrm{t}_{\mathrm{ocx}}$ ), the device will latch the effected output OFF.

If at any time the current reaches the selected $\mathrm{I}_{\mathrm{OCH}}$ level, then the device will immediately latch the fault and turn OFF the output, regardless of the selected $t_{\text {OCL }}$ driver.

For both cases, the device output will stay off indefinitely until the device is commanded OFF and then ON again.

## REVERSE BATTERY

The output survives the application of reverse voltage as low as -16 V . Under these conditions, the output's gates are enhanced to keep the junction temperature less than $150^{\circ} \mathrm{C}$. The ON resistance of the output is fairly similar to that in the

Normal mode. No additional passive components are required.

## GROUND DISCONNECT PROTECTION

In the event the 33984 ground is disconnected from load ground, the device protects itself and safely turns OFF the output regardless the state of the output at the time of
disconnection. A 10 k resistor needs to be added between the wake pin and the rest of the circuitry in order to ensure that the device turns off in case of ground disconnect, and to prevent this pin from exceeding its maximum ratings

Table 8. Device Behavior in Case of Under-voltage

| High Side Switch (VPWR Battery Voltage)** | State | $\begin{array}{\|c\|} \text { UV Enable } \\ \text { IN }=0 \\ \text { (Falling VPWR) } \end{array}$ | $\begin{gathered} \text { UV Enable } \\ \text { IN = 0 } \\ \text { (Rising VPWR) } \end{gathered}$ | $\begin{gathered} \text { UV Enable } \\ \text { IN } * * *=1 \\ \text { (Falling VPWR) } \end{gathered}$ | UV Enable <br> IN*** = 1 <br> (Rising VPWR) | UV Disable IN = 0 <br> (Falling or Rising VPWR) | UV Disable IN ${ }^{* * *}=1$ <br> (Falling or Rising VPWR) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VPWR > <br> VPWRUV | Output State | OFF | OFF | ON | OFF | OFF | ON |
|  | $\overline{\text { FS State }}$ | 1 | 1 | 1 | 0 | 1 | 1 |
|  | SPI Fault <br> Register UVF Bit | 0 | 1 until next read | 0 | 1 | 0 | 0 |
| VPWRUV > VPWR > UVPOR | Output State | OFF | OFF | OFF | OFF | OFF | ON |
|  | $\overline{\text { FS State }}$ | 0 | 0 | 0 | 0 | 1 | 1 |
|  | SPI Fault <br> Register UVF <br> Bit | 1 | 1 | 1 | 1 | 0 | 0 |
| UVPOR > VPWR > 2.5 V * | Output State | OFF | OFF | OFF | OFF | OFF | ON |
|  | $\overline{\text { FS State }}$ | 1 | 1 | 1 | 1 | 1 | 1 |
|  | SPI Fault <br> Register UVF <br> Bit | 1 until next read | 1 | 1 until next read | 1 until next read | 0 | 0 |
| $\begin{aligned} & 2.5 \mathrm{~V}>\mathrm{VPWR} \\ & >0 \mathrm{~V} \end{aligned}$ | Output State | OFF | OFF | OFF | OFF | OFF | OFF |
|  | $\overline{\text { FS State }}$ | 1 | 1 | 1 | 1 | 1 | 1 |
|  | SPI Fault <br> Register UVF Bit | 1 until next read | 1 until next read | 1 until next read | 1 until next read | 0 | 0 |
|  | Comments | UV fault is not latched | UV fault is not latched |  | UV fault is latched |  |  |

* Typical value; not guaranteed
** While VDD remains within specified range.
*** $=\mathrm{IN}$ is equivalent to IN direct input or IN_spi SPI input.


## LOGIC COMMANDS AND REGISTERS

## SPI PROTOCOL DESCRIPTION

The SPI interface has a full duplex, three-wire synchronous data transfer with four I/O lines associated with it: Serial Clock (SCLK), Serial Input (SI), Serial Output (SO), and Chip Select ( $\overline{\mathrm{CS}}$ ).

The SI/SO pins of the 33984 follow a first-in first-out (D7/ D0) protocol with both input and output words transferring the most significant bit (MSB) first. All inputs are compatible with 5.0 V CMOS logic levels.

The SPI lines perform the following functions:

## SERIAL CLOCK (SCLK)

Serial clocks (SCLK) the internal shift registers of the 33984 device. The serial input (SI) pin accepts data into the input shift register on the falling edge of the SCLK signal while the serial output (SO) pin shifts data information out of the SO line driver on the rising edge of the SCLK signal. It is important that the SCLK pin be in a logic low state whenever $\overline{\mathrm{CS}}$ makes any transition. For this reason, it is recommended that the SCLK pin be in a Logic [0] state whenever the device is not accessed ( $\overline{\mathrm{CS}}$ Logic [1] state). SCLK has an active internal pull-down, $\mathrm{I}_{\mathrm{DWN}}$. When $\overline{\mathrm{CS}}$ is Logic [1], signals at the SCLK and SI pins are ignored and SO is tri-stated (highimpedance). See Figure 9 and Figure 10.

## SERIAL INPUT (SI)

This is a serial interface (SI) command data input pin. SI instruction is read on the falling edge of SCLK. An 8-bit stream of serial data is required on the SI pin, starting with D7
to D0. The internal registers of the 33984 are configured and controlled using a 4-bit addressing scheme, as shown in Table 9. Register addressing and configuration are described in Table 10. The SI input has an active internal pull-down, $I_{\text {DWN }}$.

## SERIAL OUTPUT (SO)

The SO data pin is a tri-stateable output from the shift register. The SO pin remains in a high-impedance state until the $\overline{\mathrm{CS}}$ pin is put into a Logic [0] state. The SO data is capable of reporting the status of the output, the device configuration, and the state of the key inputs. The SO pin changes states on the rising edge of SCLK and reads out on the falling edge of SCLK. Fault and Input Status descriptions are provided in Table 6.

## CHIP SELECT ( $\overline{\mathbf{C S}})$

The $\overline{\mathrm{CS}}$ pin enables communication with the master microcontroller (MCU). When this pin is in a Logic [0] state, the device is capable of transferring information to, and receiving information from, the MCU. The 33984 device latches in data from the Input shift registers to the addressed registers on the rising edge of $\overline{\mathrm{CS}}$. The device transfers status information from the power output to the shift register on the falling edge of $\overline{\mathrm{CS}}$. The SO output driver is enabled when $\overline{\mathrm{CS}}$ is Logic [0]. $\overline{\mathrm{CS}}$ should transition from a Logic [1] to a Logic [0] state only when SCLK is a Logic [ 0 ]. $\overline{\mathrm{CS}}$ has an active internal pull-up, IUP.

-

1. $\overline{\mathrm{RST}}$ is a Logic [1] state during the above operation.
2. D7:D0 relate to the most recent ordered entry of data into the device.
3. OD7: OD0 relate to the first 8 bits of ordered fault and status data out of the device.

Figure 9. Single 8-Bit Word SPI Communication


Notes 1. $\overline{\text { RST }}$ is a Logic [1] state during the above operation.
2. D7:D0 relate to the most recent ordered entry of data into the device.
3. D7*:D0* relate to the previous 8 bits (last command word) of data that was previously shifted into the device.
4. OD7: OD0 relate to the first 8 bits of ordered fault and status data out of the device.

Figure 10. Multiple 8-Bit Word SPI Communication

## SERIAL INPUT COMMUNICATION

SPI communication is accomplished using 8-bit messages. A message is transmitted by the MCU starting with the MSB, D7, and ending with the LSB, D0 (Table 9). Each incoming command message on the SI pin can be interpreted using the following bit assignments: the MSB (D7) is the watchdog bit and in some cases a register address bit common to both outputs or specific to an output; the next three bits, D6:D4, are used to select the command register; and the remaining four bits, D3:D0, are used to configure and control the outputs and their protection features.

Multiple messages can be transmitted in succession to accommodate those applications where daisy chaining is desirable, or to confirm transmitted data, as long as the messages are all multiples of eight bits. Any attempt made to latch in a message that is not eight bits will be ignored.

The 33984 has defined registers, which are used to configure the device and to control the state of the output. Table 10, summarizes the SI registers. The registers are addressed via D6:D4 of the incoming SPI word (Table 9).

Table 9. SI Message Bit Assignment

| Bit <br> Sig | SI Msg Bit | Message Bit Description |
| :---: | :---: | :--- |
| MSB | D7 | Register address bit for output selection. <br> Also used for watchdog: toggled to satisfy <br> watchdog requirements. |
|  | D6:D4 | Register address bits. |
| LSB | D3:D1 | Used to configure the inputs, outputs, and <br> the device protection features and SO <br> status content. |
|  | Used to configure the inputs, outputs, and <br> the device protection features and SO <br> status content. |  |

Table 10. Serial Input Address and Configuration Bit Map

| SI Registe r | Serial Input Data |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\begin{aligned} & \mathrm{D} \\ & 7 \end{aligned}$ | $\begin{aligned} & \mathrm{D} \\ & 6 \end{aligned}$ | $\begin{gathered} \mathrm{D} \\ 5 \end{gathered}$ | $\begin{aligned} & \mathrm{D} \\ & 4 \end{aligned}$ | D3 | D2 | D1 | D0 |
| STATR | s | 0 | 0 | 0 | 0 | SOA2 | SOA1 | SOAO |
| OCR | x | 0 | 0 | 1 | $\frac{\mathrm{CSNS} 1}{\overline{\mathrm{EN}}}$ | IN1_SPI | $\frac{\mathrm{CSNSO}}{\overline{\mathrm{EN}}}$ | $\underset{\text { INO_SP }}{ }$ |
| $\begin{gathered} \text { SOCHL } \\ R \end{gathered}$ | s | 0 | 1 | 0 | SOCHs | SOCL2s | $\underset{\mathrm{s}}{\mathrm{SOCL}} \mathrm{t}$ | $\begin{gathered} \mathrm{SOCLO} \\ \mathrm{~s} \end{gathered}$ |
| $\begin{gathered} \text { CDTOL } \\ \mathrm{R} \end{gathered}$ | s | 0 | 1 | 1 | $\underset{\mathrm{s}}{\mathrm{OL} \text { DIS }}$ | $\underset{\mathrm{s}}{\mathrm{CD}}$ | $\begin{gathered} \text { OCLT1 } \\ \mathrm{s} \end{gathered}$ | $\begin{gathered} \text { OCLTO } \\ \mathrm{s} \end{gathered}$ |
| DICR | s | 1 | 0 | 0 | $\begin{aligned} & \text { FAST } \\ & \text { SR s } \end{aligned}$ | CSNS high s | $\begin{array}{\|c} \hline \text { IN DIS } \\ \mathrm{s} \end{array}$ | A/Os |
| OSDR | 0 | 1 | 0 | 1 | 0 | OSD2 | OSD1 | OSDO |
| WDR | 1 | 1 | 0 | 1 | 0 | 0 | WD1 | WD0 |
| NAR | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 |
| UOVR | 1 | 1 | 1 | 0 | 0 | 0 | UV_dis | OV_dis |
| TEST | x | 1 | 1 | 1 | Frees | scale Inter | nal Use ( | est) |

$x=$ Don't care .
s (SOA3 bit) = Selection of output: Logic [0] = HSO, Logic [1] = HS1.

## DEVICE REGISTER ADDRESSING

The following section describes the possible register addresses and their impact on device operation.

## Address $\mathbf{x} 000$ —Status Register (STATR)

The STATR register is used to read the device status and the various configuration register contents without disrupting the device operation or the register contents. The register bits D2:D0, determine the content of the first eight bits of SO data. When register content is specific to one of the two outputs, bit D7 is used to select the desired output (SOA3). In addition to the device status, this feature provides the ability to read the content of the OCR, SOCHLR, CDTOLR, DICR, OSDR, WDR, NAR, and UOVR registers. (Refer to the section entitled Serial Output Communication (Device Status Return Data).)

## Address $\mathbf{x 0 0 1}$-Output Control Register (OCR)

The OCR register allows the MCU to control the outputs through the SPI. Incoming message bit DO reflects the desired states of the high side output HSO (INO_SPI): a Logic [1] enables the output switch and a Logic [0] turns it OFF. A Logic [1] on message bit D1 enables the Current Sense (CSNS) pin. Similarly, incoming message bit D2 reflects the desired states of the high side output HS1 (IN1_SPI): Logic [1] enables the output switch and a Logic [0] turns it OFF. A Logic [1] on message bit D3 enables the CSNS pin. In the event that the current sense is enabled for both outputs, the current will be summed. Bit D7 is used to feed the watchdog if enabled.

## Address $\mathbf{x 0 1 0}$ - Select Over-current High and Low Register (SOCHLR)

The SOCHLR register allows the MCU to configure the output over-current low and high detection levels, respectively. Each output is independently selected for configuration based on the state of the D7 bit; a write to this register when D7 is Logic [0] will configure the current detection levels for the HS0. Similarly, if D7 is Logic [1] when this register is written, HS1 is configured. Each output can be configured to different levels. In addition to protecting the device, this slow blow fuse emulation feature can be used to optimize the load requirements matching system characteristics. Bits D2:D0 set the over-current low detection level to one of eight possible levels, as shown in Table 11. Bit D3 sets the over-current high detection level to one of two levels, which is described inTable 12.

Table 11. Over-current Low Detection Levels

| SOCL2 <br> (D2) | SOCL1 <br> (D1) | SOCL0 <br> (D0) | Over-current Low Detection <br> (Amperes) |
| :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 25 |
| 0 | 0 | 1 | 22.5 |
| 0 | 1 | 0 | 20 |
| 0 | 1 | 1 | 17.5 |
| 1 | 0 | 0 | 15 |
| 1 | 0 | 1 | 12.5 |
| 1 | 1 | 0 | 10 |
| 1 | 1 | 1 | 7.5 |

Table 12. Over-current High Detection Levels

| SOCH (D3) | Over-current High Detection <br> (Amperes) |
| :---: | :---: |
| 0 | 100 |
| 1 | 75 |

## Address x011-Current Detection Time and Open Load Register (CDTOLR)

The CDTOLR register is used by the MCU to determine the amount of time the device will allow an over-current low condition before output latches OFF occurs. Each output is independently selected for configuration based on the state of the D 7 bit. A write to this register when bit 7 is Logic [0] will configure the timeout for the HS0. Similarly, if D7 is Logic [1] when this register is written, then HS1 is configured. Bits D1:D0 allow the MCU to select one of four fault blanking times defined in Table 13. Note that these time-outs apply only to the over-current low detection levels. If the selected over-current high level is reached, the device will latch off within $20 \mu \mathrm{~s}$.

Table 13. Over-current Low Detection Blanking Time

| OCLT[1:0] | Timing |
| :---: | :---: |
| 00 | 155 ms |
| 01 | 10 ms |
| 10 | 1.2 ms |
| 11 | $150 \mu \mathrm{~s}$ |

A Logic [1] on bit D2 disables the over-current low (CD_dis) detection timeout feature. A Logic [1] on bit D3 disables the open load (OL) detection feature.

## Address x100—Direct Input Control Register (DICR)

The DICR register is used by the MCU to enable, disable, or configure the direct IN pin control of each output. Each output is independently selected for configuration based on the state of bit D7. A write to this register when bit D7 is Logic [0] will configure the direct input control for the HS0. Similarly, if D7 is Logic [1] when this register is written, then HS1 is configured.

A Logic [0] on bit D1 will enable the output for direct control by the IN pin. A Logic [1] on bit D1 will disable the output from direct control. While addressing this register, if the input was enabled for direct control, a Logic [1] for the D0 bit will result in a Boolean AND of the IN pin with its corresponding D0 message bit when addressing the OCR register. Similarly, a Logic [0] on the D0 pin results in a Boolean OR of the IN pin with the corresponding message bits when addressing the OCR register.

The DICR register is useful if there is a need to independently turn on and off several loads that are PWM'd at the same frequency and duty cycle with only one PWM signal. This type of operation can be accomplished by connecting the pertinent direct IN pins of several devices to a PWM output port from the MCU and configuring each of the outputs to be controlled via their respective direct IN pin. The DICR is then used to Boolean AND the direct IN(s) of each of the outputs with the dedicated SPI bit that also controls the output. Each configured SPI bit can now be used to enable and disable the common PWM signal from controlling its assigned output.

A Logic [1] on bit D2 is used to select the high ratio ( $\mathrm{C}_{\mathrm{SR} 1}$, $1 / 41000$ ) on the CSNS pin for the selected output. The default value [0] is used to select the low ratio ( $\mathrm{C}_{\mathrm{SR} 0}$, $1 / 20500$ ). A Logic [1] on bit D3 is used to select the high speed slew rate for the selected output. The default value [0] corresponds to the low speed slew rate.

## Address 0101—Output Switching Delay Register (OSDR)

The OSDR register configures the device with a programmable time delay that is active during Output ON transitions initiated via the SPI (not via direct input).

A write to this register configures both outputs for different delay. Whenever the input is commanded to transition from Logic [0] to Logic [1], both outputs will be held OFF for the time delay configured in the OSDR. The programming of the contents of this register have no effect on device Fail-safe Mode operation. The default value of the OSDR register is 000 , equating to no delay. This feature allows the user a way to minimize inrush currents, or surges, thereby allowing loads to be switched ON with a single command. There are eight selectable output switching delay times that range from 0 ms to 525 ms . Refer to Table 14.

Table 14. Switching Delay

| OSD[2:0] (D2:D0) | Turn ON Delay (ms) <br> HS0 | Turn ON Delay (ms) <br> HS1 |
| :---: | :---: | :---: |
| 000 | 0 | 0 |
| 001 | 0 | 75 |
| 010 | 150 | 150 |
| 011 | 150 | 225 |
| 100 | 300 | 300 |
| 101 | 450 | 375 |
| 110 | 450 | 450 |
| 111 |  | 525 |

## Address 1101—Watchdog Register (WDR)

The WDR register is used by the MCU to configure the watchdog timeout. Watchdog timeout is configured using bits D1:D0. When D1:D0 bits are programmed for the desired watchdog timeout period, the WD bit (D7) should be toggled as well, ensuring the new timeout period is programmed at the beginning of a new count sequence. Refer to Table 15.

Table 15. Watchdog Timeout

| WD[1:0] (D1:D0) | Timing (ms) |
| :---: | :---: |
| 00 | 620 |
| 01 | 310 |
| 10 | 2500 |
| 11 | 1250 |

## Address 0110-No Action Register (NAR)

The NAR register can be used to no-operation fill SPI data packets in a daisy chain SPI configuration. This allows devices to not be affected by commands being clocked over a daisy-chained SPI configuration, and by toggling the WD bit (D7), the watchdog circuitry will continue to be reset while no programming or data readback functions are being requested from the device.

## Address 1110—Under-voltage/Over-voltage Register (UOVR)

The UOVR register can be used to disable or enable overvoltage and/or under-voltage protection. By default (Logic [0]), both protections are active. When disabled, an under-voltage or over-voltage condition fault will not be reported in the output fault register.

## Address x111-TEST

The TEST register is reserved for test and is not accessible with SPI during normal operation.

## SERIAL OUTPUT COMMUNICATION (DEVICE STATUS RETURN DATA)

When the $\overline{C S}$ pin is pulled low, the output status register is loaded. Meanwhile, the data is clocked out MSB- (OD7-) first as the new message data is clocked into the SI pin. The first eight bits of data clocking out of the SO, and following a $\overline{C S}$ transition, are dependant upon the previously written SPI word.

Any bits clocked out of the SO pin after the first eight will be representative of the initial message bits clocked into the SI pin since the $\overline{\mathrm{CS}}$ pin first transitioned to a Logic [0]. This feature is useful for daisy chaining devices as well as message verification.

A valid message length is determined following a $\overline{C S}$ transition of Logic [0] to Logic [1]. If there is a valid message length, the data is latched into the appropriate registers. A valid message length is a multiple of eight bits. At this time, the SO pin is tri-stated and the fault status register is now able to accept new fault status information.

The output status register correctly reflects the status of the STATR-selected register data at the time that the $\overline{\mathrm{CS}}$ is pulled to a Logic [0] during SPI communication and/or for the period of time since the last valid SPI communication, with the following exceptions:

- The previous SPI communication was determined to be invalid. In this case, the status will be reported as though the invalid SPI communication never occurred.
- Battery transients below 6.0 V resulting in an undervoltage shutdown of the outputs may result in incorrect data loaded into the status register. The SO data transmitted to the MCU during the first SPI communication following an under-voltage $\mathrm{V}_{\mathrm{PWR}}$ condition should be ignored.
- The $\overline{\text { RST }}$ pin transition from a Logic [0] to Logic [1] while the WAKE pin is at Logic [0] may result in incorrect data loaded into the status register. The SO data transmitted to the MCU during the first SPI communication following this condition should be ignored.


## SERIAL OUTPUT BIT ASSIGNMENT

The 8 bits of serial output data depend on the previous serial input message, as explained in the following paragraphs. Table 16 summarizes the SO register content.

Bit OD7 reflects the state of the watchdog bit (D7) addressed during the prior communication. The value of the previous D7 will determine which output the status information applies to for the Fault (FLTR), SOCHLR, CDTOLR, and DICR registers. SO data will represent information ranging from fault status to register contents, user selected by writing to the STATR bits D2:D0. Note that the SO data will continue to reflect the information for each output (depending on the previous D7 state) that was selected during the most recent STATR write until changed with an updated STATR write.

## Previous Address SOA[2:0]=000

If the previous three MSBs are 000, bits OD6:OD0 will reflect the current state of the Fault register (FLTR) corresponding to the output previously selected with the bit OD7 (Table 17).

## Previous Address SOA[2:0]=001

Data in bits OD1:OD0 contain CSNS0 $\overline{E N}$ and INO_SPI programmed bits, respectively. Data in bits OD3:OD2 contain CSNSO $\overline{E N}$ and INO_SPI programmed bits, respectively.

## Previous Address SOA[2:0]=010

The data in bit OD3 contain the programmed over-current high detection level (refer to Table 12), and the data in bits OD2:OD0 contain the programmed over-current low detection levels (refer to Table 13).

Table 16. Serial Output Bit Map Description

| Previous STATRD7, D2, D1, D0 |  |  |  | Serial Output Returned Data |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SOA3 | SOA2 | SOA1 | SOAO | OD7 | OD6 | OD5 | OD4 | OD3 | OD2 | OD1 | ODO |
| s | 0 | 0 | 0 | s | OTFs | OCHFs | OCLFs | OLFs | UVF | OVF | FAULT |
| x | 0 | 0 | 1 | x | 0 | 0 | 1 | CSNS1 EN | IN1_SPI | CSNSO EN | IN0_SPI |
| s | 0 | 1 | 0 | s | 0 | 1 | 0 | SOCHs | SOCL2s | SOCL1s | SOCLOs |
| s | 0 | 1 | 1 | s | 0 | 1 | 1 | OL_DIS s | CD_DIS s | OCLT1s | OCLTOs |
| s | 1 | 0 | 0 | s | 1 | 0 | 0 | FAST SR s | CSNS high s | IN DIS s | A/Os |
| 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | FSM_HS0 | OSD2 | OSD1 | OSD0 |
| 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | FSM_HS1 | WDTO | WD1 | WD0 |
| 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | IN1 Pin | INO Pin | FSI Pin | WAKE Pin |
| 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | - | - | UV_dis | OV_dis |
| x | 1 | 1 | 1 | - | - | - | - | See Table 1 | - | - | - |

$$
\begin{aligned}
& \text { s = Selection of output: Logic [0] = HSO, Logic [1] = HS1. } \\
& \text { x = Don't care. }
\end{aligned}
$$

Table 17. Fault Register

| OD7 | OD6 | OD5 | OD4 | OD3 | OD2 | OD1 | OD0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $s$ | OTF | OCHF <br> s | OCLFs | OLFs | UVF | OVF | FAULT |

OD7 (s) = Selection of output: Logic [0] = HSO, Logic [1] = HS1.
OD6 (OTF) = Over-temperature Flag.
OD5 (OCHFs) = Over-current High Flag. (This fault is latched.)
OD4 (OCLFs) = Over-current Low Flag. (This fault is latched.)
OD3 (OLFs) = Open Load Flag.
OD2 (UVF) = Under-voltage Flag. (This fault is latched or not latched.)
OD1 (OVF) = Over-voltage Flag.
ODO (FAULT) $=$ This flag reports a fault and is reset by a read operation.

FAULT report of any fault on HSO or HS1
Note The $\overline{F S}$ pin reports a fault. For latched faults, this pin is reset by a new Switch ON command (via SPI or direct input IN).

## Previous Address SOA[2:0]=011

Data returned in bits OD1 and OD0 are current values for the over-current fault blanking time, illustrated in Table 13. Bit OD2 reports if the over-current detection timeout feature is active. OD3 reports if the open load circuitry is active.

## Previous Address SOA[2:0]=100

The returned data contain the programmed values in the DICR.

## Previous Address SOA[2:0]=101

- $\operatorname{SOA} 3=0$. The returned data contain the programmed values in the OSDR. Bit OD3 (FSM_HSO) reflects the state of the output HSO in the Fail-safe Mode after a watchdog timeout occurs.
- $\operatorname{SOA} 3=1$. The returned data contain the programmed values in the WDR. Bit OD2 (WDTO) reflects the status of the watchdog circuitry. If WDTO bit is Logic [1], the watchdog has timed out and the device is in Fail-safe Mode. If WDTO is Logic [ 0 ], the device is in Normal Mode (assuming the device is powered and not in Sleep Mode), with the watchdog either enabled or disabled. Bit OD3 (FSM_HS1) reflects the state of the output HS1 in the Fail-safe Mode after a watchdog timeout occurs.


## Previous Address SOA[2:0]=110

- $\operatorname{SOA} 3=0$. OD3:OD0 return the state of the IN1, INO, FSI, and WAKE pins, respectively (Table 18).


## Table 18. Pin Register

| OD3 | OD2 | OD1 | OD0 |
| :---: | :---: | :---: | :---: |
| IN1 Pin | IN0 Pin | FSI Pin | WAKE Pin |

- $\operatorname{SOA} 3=1$. The returned data contain the programmed values in the UOVR. Bit OD1 reflects the state of the under-voltage protection and bit ODO reflects the state of the over-voltage protection. Refer to Table 16).


## Previous Address SOA[2:0]=111

Null Data. No previous register Read Back command received, so bits OD2:OD0 are null, or 000.

## TYPICAL APPLICATIONS



Figure 11. Typical Applications

The loads must be chosen in order to guarantee the device normal operating conditions for junction temperatures from 40 to $150^{\circ} \mathrm{C}$. In case of permanent short-circuit conditions, the duration and number of activation cycles must be limited with a dedicated MCU fault management, using the fault reporting through the SPI. When driving DC motor or Solenoid loads demanding multiple switching, an external recirculation device must be used to maintain the device in its Safe Operating Area.

Two application notes are available:

- AN3274, which proposes safe configurations of the eXtreme Switch devices in case of application faults, and to protect all circuitry with minimum external components.
- AN2469, which provides guidelines for Printed Circuit Board (PCB) design and assembly.
Development effort will be required by the end users to optimize the board design and PCB layout, in order to reach electromagnetic compatibility standards (emission and immunity).


## OUTPUT CURRENT MONITORING

This section relates to the output current monitoring for 33984, Dual $4.0 \mathrm{~m} \Omega$ High Side Switch. This device is a selfprotected silicon switch used to replace electromechanical relays, fuses, and discrete circuits in power management applications. The MC33984 features a current recopy which is proportional to the load current. It can be configured between 2 ratios via SPI (CSR0 and CSR1).

This section presents the current recopy tolerance of the device and the improvement of this feature with the calibration practice.

## CURRENT RECOPY TOLERANCE

The Current Sense Ratio Accuracies described page $\underline{9}$ and 10 (CSR0_ACC and CSR1_ACC) take into account:

- part to part deviation due to manufacturing,
- ambient temperature derating (from -40 to $125^{\circ} \mathrm{C}$ ),
- battery voltage range (from 9 to 16 V ).

Thanks to statistical data analysis performed on 3 production lots (initial testing only), the effect of each contributor has been demonstrated.

Figure 12 shows the CSR0 tolerance in function to 3 previous listed contributors in comparison to the minimum and maximum specified values.


Figure 12. CSR0 Ratio Deviation in Function All Contributors
Lower VPWR Voltage causes more error. 9.0 V corresponding to the worst case. Figure 13 shows the CSR0 tolerance without battery variation effect.


Figure 13. CSR0 Ratio Deviation in Function Manufacturing and Temperature

The main contributor is the manufacturing deviation, as described in Figure 14. At 15 A of output current, the tolerance will be about $8.5 \%$ versus $10 \%$ when all contributors are considered.


Figure 14. CSR0 Ratio Deviation in Function Manufacturing

## PART CALIBRATION

With a calibration strategy, the part to part contribution can be removed.

An experiment was done on low output current values (below 5.0 A). The relative CSR0 deviation based on only one calibration point per output (5.0 A, VPWR $=16 \mathrm{~V}$ at $25^{\circ} \mathrm{C}$ ) has been performed on 3 production lots. Those parts have tested at initial and after High Temperature Operating Life test in order to take into account the ageing of devices.

Table 19 summaries test results covering 99.74\% of parts.
Table 19. CSR0 Precision for Several Output Current Values with One Calibration Point at 5.0 A

| CSR0 ratio | Min | Max |
| :---: | :---: | :---: |
| 0.5 A | $-25 \%$ | $25 \%$ |
| 1.0 A | $-12 \%$ | $12 \%$ |
| 2.5 A | $-8.0 \%$ | $8.0 \%$ |
| 5.0 A | $-5.0 \%$ | $5.0 \%$ |

## PACKAGING

## SOLDERING INFORMATION

## SOLDERING INFORMATION

The 33984 is packaged in a surface mount power package (PQFN), intended to be soldered directly on the printed circuit board.

The AN2467 provides guidelines for Printed Circuit Board design and assembly.

## PACKAGE DIMENSIONS

For the most current revision of the package, visit www.freescale.com and perform a keyword search on 98ARL10521D. Dimensions shown are provided for reference ONLY.


| © FREESCALE SEMICONDUCTOR, INC ALL RIGHTS RESERVED. | MECHANICAL OUTLINE |  | PRINT VERSION NOT TO SCALE |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| titLE: POWER QUAD FLAT <br> NON-LEADED PACKAGE (PWR QFN) <br> 16 TERMINAL, 0.9 PITCH(12X12X2.1) |  | DOCUMENT NO: 98ARL10521D |  | REV: C <br> 27 APR 2005 |  |
|  |  | CASE NUMBER: 1402-02 |  |  |  |
|  |  | STANDARD: NON - JEDEC |  |  |  |

FK SUFFIX
16-PIN PQFN
NONLEADED PACKAGE
98ARL10521D
ISSUE C


VIEW M-M


FK SUFFIX
16-PIN PQFN NONLEADED PACKAGE

98ARL10521D
ISSUE C

## ADDITIONAL DOCUMENTATION

## THERMAL ADDENDUM (REV 3.0)

## Introduction

This thermal addendum is provided as a supplement to the 33984 technical datasheet. The addendum provides thermal performance information that may be critical in the design and development of system applications. All electrical, application, and packaging information is provided in the datasheet.


## Packaging and Thermal Considerations

This package is a dual die package. There are two heat sources in the package independently heating with $P_{1}$ and $P_{2}$. This results in two junction temperatures, $T_{J 1}$ and $T_{J 2}$, and a thermal resistance matrix with $R_{\theta J A m n}$.

For $m, n=1, \mathrm{R}_{\theta \mathrm{JA} 11}$ is the thermal resistance from Junction 1 to the reference temperature while only heat source 1 is heating with $P_{1}$.

For $m=1, n=2, \mathrm{R}_{\theta \mathrm{JA} 12}$ is the thermal resistance from Junction 1 to the reference temperature while heat source 2 is heating with $P_{2}$. This applies to $R_{\theta J 21}$ and $R_{\theta J 22}$, respectively.

$$
\left\{\begin{array}{l}
T_{J 1} \\
T_{J 2}
\end{array}\right\}=\left[\begin{array}{ll}
R_{\theta J A 11} & R_{\theta J A 12} \\
R_{\theta J A 21} & R_{\theta J A 22}
\end{array}\right] \cdot\left\{\begin{array}{l}
P_{1} \\
P_{2}
\end{array}\right\}
$$

The stated values are solely for a thermal performance comparison of one package to another in a standardized environment. This methodology is not meant to and will not predict the performance of a package in an application-specific environment. Stated values were obtained by measurement and simulation according to the standards listed below.

## Standards

Table 1. Thermal Performance Comparison

| Thermal Resistance | 1 = Power Chip, 2 = Logic Chip [ ${ }^{\circ} \mathrm{C} / \mathrm{W}$ ] |  |  |
| :---: | :---: | :---: | :---: |
|  | $\begin{gathered} m=1 \\ n=1 \end{gathered}$ | $\begin{aligned} & m=1, n=2 \\ & m=2, n=1 \end{aligned}$ | $\begin{gathered} m=2, \\ n=2 \end{gathered}$ |
| $\mathrm{R}_{\theta \mathrm{JAm}}{ }^{(1)(2)}$ | 20 | 16 | 39 |
| $\mathrm{R}_{\text {өJBmn }}{ }^{(2)(3)}$ | 6.0 | 2.0 | 26 |
| $\mathrm{R}_{\theta \mathrm{JAmn}}{ }^{(1)(4)}$ | 53 | 40 | 72 |
| $\mathrm{R}_{\text {өJCmn }}{ }^{(5)}$ | <0.5 | 0.0 | 1.0 |

Notes:

1. Per JEDEC JESD51-2 at natural convection, still air condition.
2. 2 s 2 p thermal test board per JEDEC JESD51-7 and JESD51-5.
3. Per JEDEC JESD51-8, with the board temperature on the center trace near the power outputs.
4. Single layer thermal test board per JEDEC JESD51-3 and JESD51-5.
5. Thermal resistance between the die junction and the exposed pad; "infinite" heat sink attached to exposed pad.


Note: Recommended via diameter is 0.5 mm . PTH (plated through hole) via must be plugged / filled with epoxy or solder mask in order to minimize void formation and to avoid any solder wicking into the via.

Figure 1. Surface Mount for Power PQFN with Exposed Pads


Figure 2. Thermal Test Board

## Device on Thermal Test Board



Table 2. Thermal Resistance Performance

| Thermal Resistance | Area A$\left(\mathrm{mm}^{2}\right)$ | 1 = Power Chip, 2 = Logic Chip ( ${ }^{\circ} \mathrm{C} / \mathrm{W}$ ) |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} m & =1 \\ n & =1 \end{aligned}$ | $\begin{aligned} & m=1, n=2 \\ & m=2, n=1 \end{aligned}$ | $\begin{aligned} m & =2 \\ n & =2 \end{aligned}$ |
| $\mathrm{R}_{\theta J A m n}$ | 0 | 55 | 42 | 74 |
|  | 300 | 41 | 31 | 66 |
|  | 600 | 38 | 29 | 64 |

$\mathrm{R}_{\theta \mathrm{JA}}$ is the thermal resistance between die junction and ambient air.

This device is a dual die package. Index $m$ indicates the die that is heated. Index $n$ refers to the number of the die where the junction temperature is sensed.


Figure 3. Device on Thermal Test Board $\mathbf{R}_{\theta \mathrm{JA}}$


Figure 4. Transient Thermal Resistance $R_{\theta J A}$ (1.0 W Step Response) Device on Thermal Test Board Area A = 600( $\mathrm{mm}^{2}$ )

## REVISION HISTORY

| REVISION | DATE | DESCRIPTION OF CHANGES |
| :---: | :---: | :---: |
| 6.0 | 2/2006 | - Implemented Revision History page <br> - Deletion of MC33984 part number, replaced with MC33984B. |
| 7.0 | 5/2006 | - Corrected Pin Connections to the proper case outline <br> - Added final sentence to Open Load Fault (Non-Latching) <br> - Corrected heading labels on Input Timing Switching Characteristics <br> - Changed labels in the Typical Applications drawing <br> - Corrected Package Dimensions to Revision C <br> - Added Thermal Addendum (rev 3.0). |
| 8.0 | 1/2007 | - Added RoHS logo |
| 9.0 | 1/2007 | - Changed several names on the Typical Applications on page 30 <br> - Added section Output current monitoring on page 30 |
| 10.0 | 8/2007 | - Updated Freescale format and style <br> - Updated Thermal Rating ( $\mathrm{R}_{\theta \mathrm{JA}}$ ) Junction-to-Ambient (from 20 to $30^{\circ} \mathrm{C} / \mathrm{W}$ ) <br> - Changes label for HS1 Switching Delay Time (OSD[2:0]) and HS0 Switching Delay Time (OSD[2:0]) <br> - Added Functional Internal Block Description <br> - Updated Device Behavior in Case of Under-voltage |
| 11.0 | 10/2009 | - Added MC33984C to the ordering information <br> - Added a Device Variation table |
| 12.0 | 4/2010 | - Corrected link from Device Variation Table to Table 3. No technical changes. |
| 13.0 | 6/2010 | - Corrected typo in Tables 16 and 17 (Faults to Fault) and added "FAULT report of any fault on HSO or HS1" to Table 17. |
| 14.0 | 5/2012 | - Removed MC33984BPNA <br> - Updated orderable part number from MC33984CPNA to MC33984CHFK <br> - Updated ${ }^{(6)}$ <br> - Updated soldering information <br> - Updated Freescale form and style |
| 15.0 | 8/2012 | - Updated values in Table 14. <br> - Documented with PB15287. |
| 16.0 | 10/2012 | - Made limit changes to Dynamic Electrical Characteristics min, typ, and max. |

## How to Reach Us:

## Home Page:

freescale.com

## Web Support:

freescale.com/support

Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits on the information in this document.

Freescale reserves the right to make changes without further notice to any products herein. Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: http://www.reg.net/v2/webservices/Freescale/Docs/TermsandConditions.htm

Freescale, the Freescale logo, AltiVec, C-5, CodeTest, CodeWarrior, ColdFire, C-Ware, Energy Efficient Solutions logo, mobileGT, PowerQUICC, QorIQ, Qorivva, StarCore, and Symphony are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. \& Tm. Off. Airfast, BeeKit, BeeStack, ColdFire+, CoreNet, Flexis, MagniV, MXC, Platform in a Package, Processor expert, QorIQ Qonverge, QUICC Engine, Ready Play, SMARTMOS, TurboLink, Vybrid, and Xtrinsic are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.
© 2012 Freescale Semiconductor, Inc.

