# 74HC193; 74HCT193

## Presettable synchronous 4-bit binary up/down counter

Rev. 4 — 24 June 2013

**Product data sheet** 

## 1. General description

The 74HC193; 74HCT193 is a 4-bit synchronous binary up/down counter. Separate up/down clocks, CPU and CPD respectively, simplify operation. The outputs change state synchronously with the LOW-to-HIGH transition of either clock input. If the CPU clock is pulsed while CPD is held HIGH, the device will count up. If the CPD clock is pulsed while CPU is held HIGH, the device will count down. Only one clock input can be held HIGH at any time to guarantee predictable behaviour. The device can be cleared at any time by the asynchronous master reset input (MR); it may also be loaded in parallel by activating the asynchronous parallel load input (PL). The terminal count up (TCU) and terminal count down (TCD) outputs are normally HIGH. When the circuit has reached the maximum count state of 15, the next HIGH-to-LOW transition of CPU will cause TCU to go LOW. TCU will stay LOW until CPU goes HIGH again, duplicating the count up clock. Likewise, the TCD output will go LOW when the circuit is in the zero state and the CPD goes LOW. The terminal count outputs can be used as the clock input signals to the next higher order circuit in a multistage counter, since they duplicate the clock waveforms. Multistage counters will not be fully synchronous, since there is a slight delay time difference added for each stage that is added. The counter may be preset by the asynchronous parallel load capability of the circuit. Information present on the parallel data inputs (D0 to D3) is loaded into the counter and appears on the outputs (Q0 to Q3) regardless of the conditions of the clock inputs when the parallel load (PL) input is LOW. A HIGH level on the master reset (MR) input will disable the parallel load gates, override both clock inputs and set all outputs (Q0 to Q3) LOW. If one of the clock inputs is LOW during and after a reset or load operation, the next LOW-to-HIGH transition of that clock will be interpreted as a legitimate signal and will be counted. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to voltages in excess of V<sub>CC</sub>.

### 2. Features and benefits

- Input levels:
  - ◆ For 74HC193: CMOS level
  - ◆ For 74HCT193: TTL level
- Synchronous reversible 4-bit binary counting
- Asynchronous parallel load
- Asynchronous reset
- Expandable without external logic
- Complies with JEDEC standard no. 7A
- ESD protection:
  - ♦ HBM JESD22-A114F exceeds 2000 V
  - ♦ MM JESD22-A115-A exceeds 200 V.



- Multiple package options
- Specified from -40 °C to +85 °C and -40 °C to +125 °C.

## 3. Ordering information

Table 1. Ordering information

| Type number | Package           |         |                                                                        |          |
|-------------|-------------------|---------|------------------------------------------------------------------------|----------|
|             | Temperature range | Name    | Description                                                            | Version  |
| 74HC193D    | –40 °C to +125 °C | SO16    | plastic small outline package; 16 leads; body width 3.9 mm             | SOT109-1 |
| 74HC193DB   | –40 °C to +125 °C | SSOP16  | plastic shrink small outline package; 16 leads;<br>body width 5.3 mm   | SOT338-1 |
| 74HC193N    | –40 °C to +125 °C | DIP16   | plastic dual in-line package; 16 leads (300 mil)                       | SOT38-4  |
| 74HC193PW   | –40 °C to +125 °C | TSSOP16 | plastic thin shrink small outline package; 16 leads; body width 4.4 mm | SOT403-1 |
| 74HCT193D   | –40 °C to +125 °C | SO16    | plastic small outline package; 16 leads;<br>body width 3.9 mm          | SOT109-1 |
| 74HCT193DB  | –40 °C to +125 °C | SSOP16  | plastic shrink small outline package; 16 leads; body width 5.3 mm      | SOT338-1 |
| 74HCT193N   | –40 °C to +125 °C | DIP16   | plastic dual in-line package; 16 leads (300 mil)                       | SOT38-4  |
| 74HCT193PW  | –40 °C to +125 °C | TSSOP16 | plastic thin shrink small outline package; 16 leads; body width 4.4 mm | SOT403-1 |

## 4. Functional diagram





3 of 30



Rev. 4 — 24 June 2013

## 5. Pinning information

#### 5.1 Pinning



### 5.2 Pin description

Table 2. Pin description

| Symbol          | Pin | Description                                      |  |
|-----------------|-----|--------------------------------------------------|--|
| D0              | 15  | data input 0                                     |  |
| D1              | 1   | data input 1                                     |  |
| D2              | 10  | data input 2                                     |  |
| D3              | 9   | data input 3                                     |  |
| Q0              | 3   | flip-flop output 0                               |  |
| Q1              | 2   | flip-flop output 1                               |  |
| Q2              | 6   | flip-flop output 2                               |  |
| Q3              | 7   | flip-flop output 3                               |  |
| CPD             | 4   | count down clock input[1]                        |  |
| CPU             | 5   | count up clock input <sup>[1]</sup>              |  |
| GND             | 8   | ground (0 V)                                     |  |
| PL              | 11  | asynchronous parallel load input (active LOW)    |  |
| TCU             | 12  | terminal count up (carry) output (active LOW)    |  |
| TCD             | 13  | terminal count down (borrow) output (active LOW) |  |
| MR              | 14  | asynchronous master reset input (active HIGH)    |  |
| V <sub>CC</sub> | 16  | supply voltage                                   |  |

<sup>[1]</sup> LOW-to-HIGH, edge triggered.

## 6. Functional description

Table 3. Function table[1]

| Operating mode | Inputs |    |            |            |    |    |    | Outp | Outputs |        |    |    |      |      |
|----------------|--------|----|------------|------------|----|----|----|------|---------|--------|----|----|------|------|
|                | MR     | PL | CPU        | CPD        | D0 | D1 | D2 | D3   | Q0      | Q1     | Q2 | Q3 | TCU  | TCD  |
| Reset (clear)  | Н      | Χ  | Χ          | L          | Χ  | Χ  | Χ  | Χ    | L       | L      | L  | L  | Н    | L    |
|                | Н      | Χ  | Χ          | Н          | Χ  | Χ  | Χ  | Χ    | L       | L      | L  | L  | Н    | Н    |
| Parallel load  | L      | L  | Χ          | L          | L  | L  | L  | L    | L       | L      | L  | L  | Н    | L    |
|                | L      | L  | Χ          | Н          | L  | L  | L  | L    | L       | L      | L  | L  | Н    | Н    |
|                | L      | L  | L          | Χ          | Н  | Н  | Н  | Н    | Н       | Н      | Н  | Н  | L    | Н    |
|                | L      | L  | Н          | Χ          | Н  | Н  | Н  | Н    | Н       | Н      | Н  | Н  | Н    | Н    |
| Count up       | L      | Н  | $\uparrow$ | Н          | Χ  | Χ  | Χ  | Χ    | coun    | t up   |    |    | H[2] | Н    |
| Count down     | L      | Н  | Н          | $\uparrow$ | Χ  | Χ  | Χ  | Χ    | coun    | t down |    |    | Н    | H[3] |

<sup>[1]</sup> H = HIGH voltage level

L = LOW voltage level

X = don't care

 $<sup>\</sup>uparrow$  = LOW-to-HIGH clock transition.

<sup>[2]</sup>  $\overline{TCU} = CPU$  at terminal count up (HHHH)

<sup>[3]</sup>  $\overline{TCD} = CPD$  at terminal count down (LLLL).



- (1) Clear overrides load, data and count inputs.
- (2) When counting up, the count down clock input (CPD) must be HIGH, when counting down the count up clock input (CPU) must be HIGH.

#### Sequence

Clear (reset outputs to zero);

load (preset) to binary thirteen;

count up to fourteen, fifteen, terminal count up, zero, one and two;

count down to one, zero, terminal count down, fifteen, fourteen and thirteen.

Fig 8. Typical clear, load and count sequence

## 7. Limiting values

Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).

| Symbol           | Parameter               | Conditions                                              | Min          | Max  | Unit |
|------------------|-------------------------|---------------------------------------------------------|--------------|------|------|
| $V_{CC}$         | supply voltage          |                                                         | -0.5         | +7.0 | V    |
| I <sub>IK</sub>  | input clamping current  | $V_I < -0.5 \text{ V or } V_I > V_{CC} + 0.5 \text{ V}$ | <u>[1]</u> _ | ±20  | mA   |
| I <sub>OK</sub>  | output clamping current | $V_O < -0.5 \text{ V or } V_O > V_{CC} + 0.5 \text{ V}$ | <u>[1]</u> _ | ±20  | mA   |
| I <sub>O</sub>   | output current          | $V_O = -0.5 \text{ V}$ to $V_{CC} + 0.5 \text{ V}$      | -            | ±25  | mA   |
| I <sub>CC</sub>  | supply current          |                                                         | -            | 50   | mA   |
| $I_{GND}$        | ground current          |                                                         | -            | -50  | mA   |
| T <sub>stg</sub> | storage temperature     |                                                         | -65          | +150 | °C   |
| P <sub>tot</sub> | total power dissipation | DIP16 package                                           | [2] _        | 750  | mW   |
|                  |                         | SO16 package                                            | [2] _        | 500  | mW   |
|                  |                         | SSOP16 package                                          | [2] -        | 500  | mW   |
|                  |                         | TSSOP16 package                                         | [2] _        | 500  | mW   |

<sup>[1]</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

## 8. Recommended operating conditions

Table 5. Recommended operating conditions

| Symbol              | Parameter                           | Conditions              | Min | Тур  | Max      | Unit |
|---------------------|-------------------------------------|-------------------------|-----|------|----------|------|
| 74HC193             | 3                                   |                         |     |      |          |      |
| V <sub>C</sub> C    | supply voltage                      |                         | 2.0 | 5.0  | 6.0      | V    |
| $V_{I}$             | input voltage                       |                         | 0   | -    | $V_{CC}$ | V    |
| Vo                  | output voltage                      |                         | 0   | -    | $V_{CC}$ | V    |
| T <sub>amb</sub>    | ambient temperature                 |                         | -40 | +25  | +125     | °C   |
| $\Delta t/\Delta V$ | input transition rise and           | V <sub>CC</sub> = 2.0 V | -   | -    | 625      | ns/V |
|                     | fall rate                           | V <sub>CC</sub> = 4.5 V | -   | 1.67 | 139      | ns/V |
|                     |                                     | V <sub>CC</sub> = 6.0 V | -   | -    | 83       | ns/V |
| 74HCT19             | 93                                  |                         |     |      |          |      |
| V <sub>C</sub> C    | supply voltage                      |                         | 4.5 | 5.0  | 5.5      | V    |
| VI                  | input voltage                       |                         | 0   | -    | $V_{CC}$ | V    |
| Vo                  | output voltage                      |                         | 0   | -    | $V_{CC}$ | V    |
| T <sub>amb</sub>    | ambient temperature                 |                         | -40 | +25  | +125     | °C   |
| Δt/ΔV               | input transition rise and fall rate | V <sub>CC</sub> = 4.5 V | -   | 1.67 | 139      | ns/V |

<sup>[2]</sup> For DIP16 packages: above 70 °C the value of P<sub>tot</sub> derates linearly at 12 mW/K.
For SO16 packages: above 70 °C the value of P<sub>tot</sub> derates linearly at 8 mW/K.
For SSOP16 and TSSOP16 packages: above 60 °C the value of P<sub>tot</sub> derates linearly at 5.5 mW/K.

## 9. Static characteristics

Table 6. Static characteristics type 74HC193

At recommended operating conditions; voltages are referenced to GND (ground = 0 V).

| Symbol                | Parameter                 | Conditions                                                      | Min  | Тур  | Max  | Unit |
|-----------------------|---------------------------|-----------------------------------------------------------------|------|------|------|------|
| T <sub>amb</sub> = 25 | °C                        |                                                                 |      |      |      |      |
| V <sub>IH</sub>       | HIGH-level input voltage  | $V_{CC} = 2.0 \text{ V}$                                        | 1.5  | 1.2  | -    | V    |
|                       |                           | V <sub>CC</sub> = 4.5 V                                         | 3.15 | 2.4  | -    | V    |
|                       |                           | V <sub>CC</sub> = 6.0 V                                         | 4.2  | 3.2  | -    | V    |
| / <sub>IL</sub>       | LOW-level input voltage   | V <sub>CC</sub> = 2.0 V                                         | -    | 8.0  | 0.5  | V    |
|                       |                           | V <sub>CC</sub> = 4.5 V                                         | -    | 2.1  | 1.35 | V    |
|                       |                           | V <sub>CC</sub> = 6.0 V                                         | -    | 2.8  | 1.8  | V    |
| /он                   | HIGH-level output voltage | $V_I = V_{IH}$ or $V_{IL}$                                      | -    | -    | -    |      |
|                       |                           | $I_{O} = -20 \mu A; V_{CC} = 2.0 V$                             | 1.9  | 2.0  | -    | V    |
|                       |                           | $I_O = -20 \mu A$ ; $V_{CC} = 4.5 V$                            | 4.4  | 4.5  | -    | V    |
|                       |                           | $I_{O} = -20 \mu A; V_{CC} = 6.0 V$                             | 5.9  | 6.0  | -    | V    |
|                       |                           | $I_{O} = -4.0 \text{ mA}; V_{CC} = 4.5 \text{ V}$               | 3.98 | 4.32 | -    | V    |
|                       |                           | $I_{O} = -5.2 \text{ mA}; V_{CC} = 6.0 \text{ V}$               | 5.48 | 5.81 | -    | V    |
| / <sub>OL</sub>       | LOW-level output voltage  | $V_I = V_{IH}$ or $V_{IL}$                                      |      |      |      |      |
|                       |                           | $I_O = 20 \mu A; V_{CC} = 2.0 V$                                | -    | 0    | 0.1  | V    |
|                       |                           | $I_O = 20 \mu A; V_{CC} = 4.5 V$                                | -    | 0    | 0.1  | V    |
|                       |                           | $I_O = 20 \mu A; V_{CC} = 6.0 V$                                | -    | 0    | 0.1  | V    |
|                       |                           | $I_{O} = 4.0 \text{ mA}; V_{CC} = 4.5 \text{ V}$                | -    | 0.15 | 0.26 | V    |
|                       |                           | $I_{O} = 5.2 \text{ mA}; V_{CC} = 6.0 \text{ V}$                | -    | 0.16 | 0.26 | V    |
| I                     | input leakage current     | $V_I = V_{CC}$ or GND; $V_{CC} = 6.0 \text{ V}$                 | -    | -    | ±0.1 | μΑ   |
| СС                    | supply current            | $V_I = V_{CC}$ or GND; $I_O = 0$ A;<br>$V_{CC} = 6.0 \text{ V}$ | -    | -    | 8.0  | μΑ   |
| Ç <sub>i</sub>        | input capacitance         |                                                                 | -    | 3.5  | -    | pF   |
| amb = -40             | 0 °C to +85 °C            |                                                                 |      |      |      |      |
| / <sub>IH</sub>       | HIGH-level input voltage  | V <sub>CC</sub> = 2.0 V                                         | 1.5  | -    | -    | V    |
|                       |                           | V <sub>CC</sub> = 4.5 V                                         | 3.15 | -    | -    | V    |
|                       |                           | V <sub>CC</sub> = 6.0 V                                         | 4.2  | -    | -    | V    |
| / <sub>IL</sub>       | LOW-level input voltage   | V <sub>CC</sub> = 2.0 V                                         | -    | -    | 0.5  | V    |
|                       |                           | V <sub>CC</sub> = 4.5 V                                         | -    | -    | 1.35 | V    |
|                       |                           | V <sub>CC</sub> = 6.0 V                                         | -    | -    | 1.8  | V    |
| ′он                   | HIGH-level output voltage | $V_I = V_{IH}$ or $V_{IL}$                                      |      |      |      |      |
|                       |                           | $I_{O} = -20 \mu A; V_{CC} = 2.0 V$                             | 1.9  | -    | -    | V    |
|                       |                           | $I_{O} = -20 \mu A; V_{CC} = 4.5 V$                             | 4.4  | -    | -    | V    |
|                       |                           | $I_{O} = -20 \mu A; V_{CC} = 6.0 V$                             | 5.9  | -    | -    | V    |
|                       |                           | $I_{O} = -4.0 \text{ mA}$ ; $V_{CC} = 4.5 \text{ V}$            | 3.84 | -    | -    | V    |
|                       |                           | $I_{\rm O} = -5.2$ mA; $V_{\rm CC} = 6.0$ V                     | 5.34 | -    | -    | V    |

© NXP B.V. 2013. All rights reserved.

### Presettable synchronous 4-bit binary up/down counter

Table 6. Static characteristics type 74HC193 ...continued

At recommended operating conditions; voltages are referenced to GND (ground = 0 V).

| Symbol          | Parameter                 | Conditions                                                      | Min  | Тур | Max  | Unit |
|-----------------|---------------------------|-----------------------------------------------------------------|------|-----|------|------|
| $V_{OL}$        | LOW-level output voltage  | $V_I = V_{IH}$ or $V_{IL}$                                      |      |     |      |      |
|                 |                           | $I_O = 20 \mu A; V_{CC} = 2.0 V$                                | -    | -   | 0.1  | V    |
|                 |                           | $I_O = 20 \mu A; V_{CC} = 4.5 V$                                | -    | -   | 0.1  | V    |
|                 |                           | $I_O = 20 \mu A; V_{CC} = 6.0 V$                                | -    | -   | 0.1  | V    |
|                 |                           | $I_O = 4.0 \text{ mA}; V_{CC} = 4.5 \text{ V}$                  | -    | -   | 0.33 | V    |
|                 |                           | $I_{O} = 5.2 \text{ mA}; V_{CC} = 6.0 \text{ V}$                | -    | -   | 0.33 | V    |
| l <sub>l</sub>  | input leakage current     | $V_I = V_{CC}$ or GND; $V_{CC} = 6.0 \text{ V}$                 | -    | -   | ±1.0 | μΑ   |
| I <sub>CC</sub> | supply current            | $V_I = V_{CC}$ or GND; $I_O = 0$ A;<br>$V_{CC} = 6.0 \text{ V}$ | -    | -   | 80   | μА   |
| $T_{amb} = -40$ | 0 °C to +125 °C           |                                                                 |      |     |      |      |
| V <sub>IH</sub> | HIGH-level input voltage  | V <sub>CC</sub> = 2.0 V                                         | 1.5  | -   | -    | V    |
|                 |                           | V <sub>CC</sub> = 4.5 V                                         | 3.15 | -   | -    | V    |
|                 |                           | V <sub>CC</sub> = 6.0 V                                         | 4.2  | -   | -    | V    |
| $V_{IL}$        | LOW-level input voltage   | V <sub>CC</sub> = 2.0 V                                         | -    | -   | 0.5  | V    |
|                 |                           | V <sub>CC</sub> = 4.5 V                                         | -    | -   | 1.35 | V    |
|                 |                           | V <sub>CC</sub> = 6.0 V                                         | -    | -   | 1.8  | V    |
| V <sub>OH</sub> | HIGH-level output voltage | $V_I = V_{IH}$ or $V_{IL}$                                      |      |     |      |      |
|                 |                           | $I_{O} = -20 \mu A; V_{CC} = 2.0 V$                             | 1.9  | -   | -    | V    |
|                 |                           | $I_{O} = -20 \mu A; V_{CC} = 4.5 V$                             | 4.4  | -   | -    | V    |
|                 |                           | $I_{O} = -20 \mu A; V_{CC} = 6.0 V$                             | 5.9  | -   | -    | V    |
|                 |                           | $I_{O} = -4.0 \text{ mA}; V_{CC} = 4.5 \text{ V}$               | 3.7  | -   | -    | V    |
|                 |                           | $I_{O} = -5.2 \text{ mA}; V_{CC} = 6.0 \text{ V}$               | 5.2  | -   | -    | V    |
| V <sub>OL</sub> | LOW-level output voltage  | $V_I = V_{IH}$ or $V_{IL}$                                      |      |     |      |      |
|                 |                           | $I_O = 20 \mu A; V_{CC} = 2.0 V$                                | -    | -   | 0.1  | V    |
|                 |                           | $I_O = 20 \mu A; V_{CC} = 4.5 V$                                | -    | -   | 0.1  | V    |
|                 |                           | $I_O = 20 \mu A; V_{CC} = 6.0 V$                                | -    | -   | 0.1  | V    |
|                 |                           | $I_{O} = 4.0 \text{ mA}; V_{CC} = 4.5 \text{ V}$                | -    | -   | 0.4  | V    |
|                 |                           | $I_{O} = 5.2 \text{ mA}; V_{CC} = 6.0 \text{ V}$                | -    | -   | 0.4  | V    |
| l <sub>l</sub>  | input leakage current     | $V_I = V_{CC}$ or GND; $V_{CC} = 6.0 \text{ V}$                 | -    | -   | ±1.0 | μΑ   |
| I <sub>CC</sub> | supply current            | $V_I = V_{CC}$ or GND; $I_O = 0$ A;<br>$V_{CC} = 6.0 \text{ V}$ | -    | -   | 160  | μА   |

Table 7. Static characteristics type 74HCT193

At recommended operating conditions; voltages are referenced to GND (ground = 0 V).

|                       | , ,                       |                                                       | ,    |      |     |      |
|-----------------------|---------------------------|-------------------------------------------------------|------|------|-----|------|
| Symbol                | Parameter                 | Conditions                                            | Min  | Тур  | Max | Unit |
| T <sub>amb</sub> = 25 | °C                        |                                                       |      |      |     |      |
| V <sub>IH</sub>       | HIGH-level input voltage  | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$            | 2.0  | 1.6  | -   | V    |
| $V_{IL}$              | LOW-level input voltage   | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$            | -    | 1.2  | 8.0 | V    |
| $V_{OH}$              | HIGH-level output voltage | $V_I = V_{IH}$ or $V_{IL}$ ; $V_{CC} = 4.5 \text{ V}$ |      |      |     |      |
|                       |                           | $I_{O} = -20 \mu A$                                   | 4.4  | 4.5  | -   | V    |
|                       |                           | $I_O = -4.0 \text{ mA}$                               | 3.98 | 4.32 | -   | V    |
|                       |                           |                                                       |      |      |     |      |

All information provided in this document is subject to legal disclaimers. **Product data sheet** Rev. 4 — 24 June 2013 10 of 30

Table 7. Static characteristics type 74HCT193 ...continued

At recommended operating conditions; voltages are referenced to GND (ground = 0 V).

| Symbol                | Parameter                 | Conditions                                                                                                                                 | Min  | Тур  | Max              | Unit          |
|-----------------------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|------|------|------------------|---------------|
| V <sub>OL</sub>       | LOW-level output voltage  | $V_I = V_{IH}$ or $V_{IL}$ ; $V_{CC} = 4.5 \text{ V}$                                                                                      |      |      |                  |               |
|                       |                           | I <sub>O</sub> = 20 μA                                                                                                                     | -    | 0    | 0.1              | V             |
|                       |                           | I <sub>O</sub> = 4.0 mA                                                                                                                    | -    | 0.15 | 0.26             | V             |
| I                     | input leakage current     | $V_I = V_{CC}$ or GND; $V_{CC} = 5.5 \text{ V}$                                                                                            | -    | -    | ±0.1             | μΑ            |
| I <sub>CC</sub>       | supply current            | $V_I = V_{CC}$ or GND; $I_O = 0$ A;<br>$V_{CC} = 5.5 \text{ V}$                                                                            | -    | -    | 8.0              | μА            |
| Δl <sub>CC</sub>      | additional supply current | per input pin; $V_I = V_{CC} - 2.1 \text{ V}$ and other inputs at $V_{CC}$ or GND; $I_O = 0 \text{ A}$ ; $V_{CC} = 4.5 \text{ V}$ to 5.5 V |      |      |                  |               |
|                       |                           | pin Dn                                                                                                                                     | -    | 35   | 126              | μΑ            |
|                       |                           | pins CPU, CPD                                                                                                                              | -    | 140  | 504              | μΑ            |
|                       |                           | pin PL                                                                                                                                     | -    | 65   | 234              | μΑ            |
|                       |                           | pin MR                                                                                                                                     | -    | 105  | 378              | μΑ            |
| C <sub>i</sub>        | input capacitance         |                                                                                                                                            | -    | 3.5  | -                | pF            |
| T <sub>amb</sub> = -4 | 0 °C to +85 °C            |                                                                                                                                            |      |      |                  |               |
| V <sub>IH</sub>       | HIGH-level input voltage  | V <sub>CC</sub> = 4.5 V to 5.5 V                                                                                                           | 2.0  | -    | -                | V             |
| V <sub>IL</sub>       | LOW-level input voltage   | V <sub>CC</sub> = 4.5 V to 5.5 V                                                                                                           | -    | -    | 0.8              | V             |
| V <sub>OH</sub>       | HIGH-level output voltage | $V_I = V_{IH}$ or $V_{IL}$ ; $V_{CC} = 4.5 \text{ V}$                                                                                      |      |      |                  |               |
|                       |                           | I <sub>O</sub> = -20 μA                                                                                                                    | 4.4  | -    | -                | V             |
|                       |                           | $I_{O} = -4.0 \text{ mA}$                                                                                                                  | 3.84 | -    | -                | V             |
| V <sub>OL</sub>       | LOW-level output voltage  | $V_I = V_{IH}$ or $V_{IL}$ ; $V_{CC} = 4.5 \text{ V}$                                                                                      |      |      |                  |               |
|                       |                           | I <sub>O</sub> = 20 μA                                                                                                                     | -    | -    | 0.1              | V             |
|                       |                           | $I_0 = 4.0 \text{ mA}$                                                                                                                     | -    | -    | 0.33             | V             |
| l <sub>l</sub>        | input leakage current     | $V_I = V_{CC}$ or GND; $V_{CC} = 5.5 \text{ V}$                                                                                            | -    | -    | ±1.0             | μΑ            |
| I <sub>cc</sub>       | supply current            | $V_I = V_{CC}$ or GND; $I_O = 0$ A;<br>$V_{CC} = 5.5 \text{ V}$                                                                            | -    | -    | 80               | μА            |
| Δl <sub>CC</sub>      | additional supply current | per input pin; $V_I = V_{CC} - 2.1 \text{ V}$ and other inputs at $V_{CC}$ or GND; $I_O = 0 \text{ A}$ ; $V_{CC} = 4.5 \text{ V}$ to 5.5 V |      |      |                  |               |
|                       |                           | pin Dn                                                                                                                                     | -    | -    | 157.5            | μΑ            |
|                       |                           | pins CPU, CPD                                                                                                                              | -    | -    | 630              | μΑ            |
|                       |                           | pin PL                                                                                                                                     | -    | -    | 292.5            | μΑ            |
|                       |                           | pin MR                                                                                                                                     | -    | -    | 472.5            | μΑ            |
| $T_{amb} = -4$        | 0 °C to +125 °C           |                                                                                                                                            |      |      |                  |               |
| V <sub>IH</sub>       | HIGH-level input voltage  | V <sub>CC</sub> = 4.5 V to 5.5 V                                                                                                           | 2.0  | -    | -                | V             |
| $V_{IL}$              | LOW-level input voltage   | V <sub>CC</sub> = 4.5 V to 5.5 V                                                                                                           | -    | -    | 0.8              | V             |
| V <sub>OH</sub>       | HIGH-level output voltage | $V_I = V_{IH}$ or $V_{IL}$ ; $V_{CC} = 4.5 \text{ V}$                                                                                      |      |      |                  |               |
|                       |                           | $I_{O} = -20 \mu A$                                                                                                                        | 4.4  | -    | -                | V             |
|                       |                           | $I_O = -4.0 \text{ mA}$                                                                                                                    | 3.7  | -    | -                | V             |
| V <sub>OL</sub>       | LOW-level output voltage  | $V_I = V_{IH}$ or $V_{IL}$ ; $V_{CC} = 4.5 \text{ V}$                                                                                      |      |      |                  |               |
|                       |                           | I <sub>O</sub> = 20 μA                                                                                                                     | -    | -    | 0.1              | V             |
|                       |                           | I <sub>O</sub> = 4.0 mA                                                                                                                    | -    | -    | 0.4              | V             |
| '4HC_HCT193           |                           | All information provided in this document is subject to legal disclaimers.                                                                 |      |      | © NXP B.V. 2013. | All rights re |
|                       |                           |                                                                                                                                            |      |      |                  |               |

 Table 7.
 Static characteristics type 74HCT193 ...continued

At recommended operating conditions; voltages are referenced to GND (ground = 0 V).

| Symbol           | Parameter                 | Conditions                                                                                                                                 | Min | Тур | Max   | Unit |
|------------------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-------|------|
| I <sub>I</sub>   | input leakage current     | $V_I = V_{CC}$ or GND; $V_{CC} = 5.5 \text{ V}$                                                                                            | -   | -   | ±1.0  | μΑ   |
| I <sub>CC</sub>  | supply current            | $V_I = V_{CC}$ or GND; $I_O = 0$ A; $V_{CC} = 5.5 \text{ V}$                                                                               | -   | -   | 160   | μΑ   |
| Δl <sub>CC</sub> | additional supply current | per input pin; $V_I = V_{CC} - 2.1 \text{ V}$ and other inputs at $V_{CC}$ or GND; $I_O = 0 \text{ A}$ ; $V_{CC} = 4.5 \text{ V}$ to 5.5 V |     |     |       |      |
|                  |                           | pin Dn                                                                                                                                     | -   | -   | 171.5 | μΑ   |
|                  |                           | pins CPU, CPD                                                                                                                              | -   | -   | 686   | μΑ   |
|                  |                           | pin PL                                                                                                                                     | -   | -   | 318.5 | μΑ   |
|                  |                           | pin MR                                                                                                                                     | -   | -   | 514.5 | μΑ   |

# 10. Dynamic characteristics

Table 8. Dynamic characteristics type 74HC193

| Symbol          | Parameter                 | Conditions                             |            |     | 25 °C |     | -40 °C to | +85 °C | -40 °C to | +125 °C | Uni |
|-----------------|---------------------------|----------------------------------------|------------|-----|-------|-----|-----------|--------|-----------|---------|-----|
|                 |                           |                                        |            | Min | Тур   | Max | Min       | Max    | Min       | Max     |     |
| t <sub>pd</sub> | propagation<br>delay      | CPU, CPD to Qn;<br>see <u>Figure 9</u> | <u>[1]</u> | -   |       |     |           |        | I         |         |     |
|                 |                           | V <sub>CC</sub> = 2.0 V                |            | -   | 63    | 215 | -         | 270    | -         | 325     | ns  |
|                 |                           | $V_{CC} = 4.5 \text{ V}$               |            | -   | 23    | 43  | -         | 54     | -         | 65      | ns  |
|                 |                           | $V_{CC} = 6.0 \text{ V}$               |            | -   | 18    | 37  | -         | 46     | -         | 55      | ns  |
|                 |                           | CPU to TCU; see Figure 10              |            |     |       |     |           |        |           |         |     |
|                 |                           | V <sub>CC</sub> = 2.0 V                |            | -   | 39    | 125 | -         | 155    | -         | 190     | ns  |
|                 |                           | $V_{CC} = 4.5 \text{ V}$               |            | -   | 14    | 25  | -         | 31     | -         | 38      | ns  |
|                 |                           | $V_{CC} = 6.0 \text{ V}$               |            | -   | 11    | 21  | -         | 26     | -         | 32      | ns  |
|                 | CPD to TCD; see Figure 10 |                                        |            |     |       |     |           |        |           |         |     |
|                 |                           | $V_{CC} = 2.0 \text{ V}$               |            | -   | 39    | 125 | -         | 155    | -         | 190     | ns  |
|                 |                           | $V_{CC} = 4.5 \text{ V}$               |            | -   | 14    | 25  | -         | 31     | -         | 38      | ns  |
|                 |                           | $V_{CC} = 6.0 \text{ V}$               |            | -   | 11    | 21  | -         | 26     | -         | 32      | ns  |
|                 | PL to Qn; see Figure 11   |                                        |            |     |       |     |           |        |           |         |     |
|                 |                           | V <sub>CC</sub> = 2.0 V                |            | -   | 69    | 220 | -         | 275    | -         | 330     | ns  |
|                 |                           | $V_{CC} = 4.5 \text{ V}$               |            | -   | 25    | 44  | -         | 55     | -         | 66      | ns  |
|                 |                           | $V_{CC} = 6.0 \text{ V}$               |            | -   | 20    | 37  | -         | 47     | -         | 56      | ns  |
|                 |                           | MR to Qn; see Figure 12                |            |     |       |     |           |        |           |         |     |
|                 |                           | $V_{CC} = 2.0 \text{ V}$               |            | -   | 58    | 200 | -         | 250    | -         | 300     | ns  |
|                 |                           | $V_{CC} = 4.5 \text{ V}$               |            | -   | 21    | 40  | -         | 50     | -         | 60      | ns  |
|                 |                           | $V_{CC} = 6.0 \text{ V}$               |            | -   | 17    | 34  |           | 43     | -         | 51      | ns  |
|                 |                           | Dn to Qn; see Figure 11                |            |     |       |     |           |        |           |         |     |
|                 |                           | V <sub>CC</sub> = 2.0 V                |            | -   | 69    | 210 | -         | 265    | -         | 315     | ns  |
|                 |                           | $V_{CC} = 4.5 \text{ V}$               |            | -   | 25    | 42  | -         | 53     | -         | 63      | ns  |
|                 |                           | $V_{CC} = 6.0 \text{ V}$               |            | -   | 20    | 36  | -         | 45     | -         | 54      | ns  |
|                 |                           | PL to TCU, PL to TCD; see Figure 14    |            |     |       |     |           |        |           |         |     |
|                 |                           | $V_{CC} = 2.0 \text{ V}$               |            | -   | 80    | 290 | -         | 365    | -         | 435     | ns  |
|                 |                           | $V_{CC} = 4.5 \text{ V}$               |            | -   | 29    | 58  | -         | 73     | -         | 87      | ns  |
|                 |                           | $V_{CC} = 6.0 \text{ V}$               |            | -   | 23    | 49  | -         | 62     | -         | 74      | ns  |
|                 |                           | MR to TCU, MR to TCD; see Figure 14    |            |     |       |     |           |        |           |         |     |
|                 |                           | V <sub>CC</sub> = 2.0 V                |            | -   | 74    | 285 | -         | 355    | -         | 430     | ns  |
|                 |                           | $V_{CC} = 4.5 \text{ V}$               |            | -   | 27    | 57  | -         | 71     | -         | 86      | ns  |
|                 |                           | $V_{CC} = 6.0 \text{ V}$               |            | -   | 22    | 48  | -         | 60     | -         | 73      | ns  |

74HC\_HCT193

All information provided in this document is subject to legal disclaimers.

 Table 8.
 Dynamic characteristics type 74HC193 ...continued

| Symbol           | Parameter              | Conditions                           |     | 25 °C |     | –40 °C to | +85 °C | –40 °C to | +125 °C | Unit |
|------------------|------------------------|--------------------------------------|-----|-------|-----|-----------|--------|-----------|---------|------|
|                  |                        |                                      | Min | Тур   | Max | Min       | Max    | Min       | Max     |      |
| t <sub>pd</sub>  | propagation<br>delay   | Dn to TCU, Dn to TCD; see Figure 14  | '   |       | '   |           | '      |           | '       |      |
|                  |                        | V <sub>CC</sub> = 2.0 V              | -   | 80    | 290 | -         | 365    | -         | 435     | ns   |
|                  |                        | $V_{CC} = 4.5 \text{ V}$             | -   | 29    | 58  | -         | 73     | -         | 87      | ns   |
|                  |                        | $V_{CC} = 6.0 \text{ V}$             | -   | 23    | 49  | -         | 62     | -         | 74      | ns   |
| t <sub>THL</sub> | HIGH to LOW            | see Figure 12                        |     |       |     |           |        |           |         |      |
|                  | output transition time | V <sub>CC</sub> = 2.0 V              | -   | 19    | 75  | -         | 95     | -         | 110     | ns   |
|                  | ume                    | V <sub>CC</sub> = 4.5 V              | -   | 7     | 15  | -         | 19     | -         | 22      | ns   |
|                  |                        | V <sub>CC</sub> = 6.0 V              | -   | 6     | 13  | -         | 16     | -         | 19      | ns   |
| t <sub>TLH</sub> | LOW to HIGH            | see Figure 12                        |     |       |     |           |        |           |         |      |
|                  | output transition time | $V_{CC} = 2.0 \text{ V}$             | -   | 19    | 75  | -         | 95     | -         | 110     | ns   |
|                  | ume                    | $V_{CC} = 4.5 \text{ V}$             | -   | 7     | 15  | -         | 19     | -         | 22      | ns   |
|                  |                        | $V_{CC} = 6.0 \text{ V}$             | -   | 6     | 13  | -         | 16     | -         | 19      | ns   |
| t <sub>W</sub>   | pulse width            | CPU, CPD (HIGH or LOW); see Figure 9 |     |       |     |           |        |           |         |      |
|                  |                        | V <sub>CC</sub> = 2.0 V              | 100 | 22    | -   | 125       | -      | 150       | -       | ns   |
|                  |                        | $V_{CC} = 4.5 \text{ V}$             | 20  | 8     | -   | 25        | -      | 30        | -       | ns   |
|                  |                        | $V_{CC} = 6.0 \text{ V}$             | 17  | 6     | -   | 21        | -      | 26        | -       | ns   |
|                  |                        | MR (HIGH); see Figure 12             |     |       |     |           |        |           |         |      |
|                  |                        | $V_{CC} = 2.0 \text{ V}$             | 100 | 25    | -   | 125       | -      | 150       | -       | ns   |
|                  |                        | $V_{CC} = 4.5 \text{ V}$             | 20  | 9     | -   | 25        | -      | 30        | -       | ns   |
|                  |                        | $V_{CC} = 6.0 \text{ V}$             | 17  | 7     | -   | 21        | -      | 26        | -       | ns   |
|                  |                        | PL (LOW); see Figure 11              |     |       |     |           |        |           |         |      |
|                  |                        | $V_{CC} = 2.0 \text{ V}$             | 100 | 19    | -   | 125       | -      | 150       | -       | ns   |
|                  |                        | $V_{CC} = 4.5 \text{ V}$             | 20  | 7     | -   | 25        | -      | 30        | -       | ns   |
|                  |                        | $V_{CC} = 6.0 \text{ V}$             | 17  | 6     | -   | 21        | -      | 26        | -       | ns   |
| t <sub>rec</sub> | recovery time          | PL to CPU, CPD;<br>see Figure 11     |     |       |     |           |        |           |         |      |
|                  |                        | $V_{CC} = 2.0 \text{ V}$             | 50  | 8     | -   | 65        | -      | 75        | -       | ns   |
|                  |                        | V <sub>CC</sub> = 4.5 V              | 10  | 3     | -   | 13        | -      | 15        | -       | ns   |
|                  |                        | V <sub>CC</sub> = 6.0 V              | 9   | 2     | -   | 11        | -      | 13        | -       | ns   |
|                  |                        | MR to CPU, CPD;<br>see Figure 12     |     |       |     |           |        |           |         |      |
|                  |                        | V <sub>CC</sub> = 2.0 V              | 50  | 0     | -   | 65        | -      | 75        | -       | ns   |
|                  |                        | V <sub>CC</sub> = 4.5 V              | 10  | 0     | -   | 13        | -      | 15        | -       | ns   |
|                  |                        | $V_{CC}$ = 6.0 V                     | 9   | 0     | -   | 11        | -      | 13        | -       | ns   |

 Table 8.
 Dynamic characteristics type 74HC193 ...continued

| Symbol           | Parameter                           | Conditions                                                                          |       | 25 °C |     | -40 °C to | +85 °C | –40 °C to | +125 °C | Unit |
|------------------|-------------------------------------|-------------------------------------------------------------------------------------|-------|-------|-----|-----------|--------|-----------|---------|------|
|                  |                                     |                                                                                     | Min   | Тур   | Max | Min       | Max    | Min       | Max     |      |
| t <sub>su</sub>  | set-up time                         | Dn to PL; see Figure 13; note: CPU = CPD = HIGH                                     |       |       |     |           |        |           |         |      |
|                  |                                     | V <sub>CC</sub> = 2.0 V                                                             | 80    | 22    | -   | 100       | -      | 120       | -       | ns   |
|                  |                                     | V <sub>CC</sub> = 4.5 V                                                             | 16    | 8     | -   | 20        | -      | 24        | -       | ns   |
|                  |                                     | $V_{CC} = 6.0 \text{ V}$                                                            | 14    | 6     | -   | 17        | -      | 20        | -       | ns   |
| t <sub>h</sub>   | hold time                           | Dn to PL; see<br>Figure 13                                                          |       |       |     |           |        |           |         |      |
|                  |                                     | V <sub>CC</sub> = 2.0 V                                                             | 0     | -14   | -   | 0         | -      | 0         | -       | ns   |
|                  |                                     | V <sub>CC</sub> = 4.5 V                                                             | 0     | -5    | -   | 0         | -      | 0         | -       | ns   |
|                  |                                     | $V_{CC} = 6.0 \text{ V}$                                                            | 0     | -4    | -   | 0         |        | 0         | -       | ns   |
|                  |                                     | CPU to CPD,<br>CPD to CPU; see<br>Figure 15                                         |       |       |     |           |        |           |         |      |
|                  |                                     | $V_{CC} = 2.0 \text{ V}$                                                            | 80    | 22    | -   | 100       | -      | 120       | -       | ns   |
|                  |                                     | V <sub>CC</sub> = 4.5 V                                                             | 16    | 8     | -   | 20        | -      | 24        | -       | ns   |
|                  |                                     | $V_{CC} = 6.0 \text{ V}$                                                            | 8     | 6     | -   | 17        | -      | 20        | -       | ns   |
| f <sub>max</sub> | maximum<br>frequency                | CPU, CPD; see Figure 9                                                              |       |       |     |           |        |           |         |      |
|                  |                                     | V <sub>CC</sub> = 2.0 V                                                             | 4.0   | 13.5  | -   | 3.2       | -      | 2.6       | -       | MHz  |
|                  |                                     | V <sub>CC</sub> = 4.5 V                                                             | 20    | 41    | -   | 16        | -      | 13        | -       | MHz  |
|                  |                                     | $V_{CC} = 6.0 \text{ V}$                                                            | 24    | 49    | -   | 19        | -      | 15        | -       | MHz  |
| C <sub>PD</sub>  | power<br>dissipation<br>capacitance | $V_I = GND \text{ to } V_{CC};$<br>$V_{CC} = 5 \text{ V};$<br>$f_i = 1 \text{ MHz}$ | [2] - | 24    | -   | -         | -      | -         | -       | pF   |

<sup>[1]</sup>  $t_{pd}$  is the same as  $t_{PHL}$  and  $t_{PLH}$ .

[2]  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ ):

$$P_D = C_{PD} \times V_{CC}^2 \times f_i \times N + \sum (C_L \times V_{CC}^2 \times f_o)$$
 where:

 $f_i$  = input frequency in MHz;

f<sub>o</sub> = output frequency in MHz;

C<sub>L</sub> = output load capacitance in pF;

 $V_{CC}$  = supply voltage in V;

N = number of inputs switching;

 $\sum (C_L \times V_{CC}^2 \times f_o) = \text{sum of outputs.}$ 

Table 9. Dynamic characteristics type 74HCT193

| Symbol | Parameter                     | Conditions                           |     | 25 °C |     | -40 °C to | +85 °C | -40 °C to | +125 °C | Unit |
|--------|-------------------------------|--------------------------------------|-----|-------|-----|-----------|--------|-----------|---------|------|
|        |                               |                                      | Min | Тур   | Max | Min       | Max    | Min       | Max     |      |
| pd     | propagation<br>delay          | CPU, CPD to Qn; see Figure 9         | 11  |       |     |           |        | '         |         |      |
|        |                               | $V_{CC} = 4.5 \text{ V}$             | -   | 23    | 43  | -         | 54     | -         | 65      | ns   |
|        |                               | CPU to TCU; see Figure 10            |     |       |     |           |        |           |         |      |
|        |                               | $V_{CC} = 4.5 \text{ V}$             | -   | 15    | 27  | -         | 34     | -         | 41      | ns   |
|        |                               | CPD to TCD; see Figure 10            |     |       |     |           |        |           |         |      |
|        |                               | $V_{CC} = 4.5 \text{ V}$             | -   | 15    | 27  | -         | 34     | -         | 41      | ns   |
|        |                               | PL to Qn; see Figure 11              |     |       |     |           |        |           |         |      |
|        |                               | $V_{CC} = 4.5 \text{ V}$             | -   | 26    | 46  | -         | 58     | -         | 69      | ns   |
|        |                               | MR to Qn; see Figure 12              |     |       |     |           |        |           |         |      |
|        |                               | $V_{CC} = 4.5 \text{ V}$             | -   | 22    | 40  | -         | 50     | -         | 60      | ns   |
|        |                               | Dn to Qn; see<br>Figure 11           |     |       |     |           |        |           |         |      |
|        |                               | $V_{CC} = 4.5 \text{ V}$             | -   | 27    | 46  | -         | 58     | -         | 69      | ns   |
|        |                               | PL to TCU, PL to TCD; see Figure 14  |     |       |     |           |        |           |         |      |
|        |                               | $V_{CC} = 4.5 \text{ V}$             | -   | 31    | 55  | -         | 69     | -         | 83      | ns   |
|        |                               | MR to TCU, MR to TCD; see Figure 14  |     |       |     |           |        |           |         |      |
|        |                               | V <sub>CC</sub> = 4.5 V              | -   | 29    | 55  | -         | 69     | -         | 83      | ns   |
|        |                               | Dn to TCU, Dn to TCD; see Figure 14  |     |       |     |           |        |           |         |      |
|        |                               | V <sub>CC</sub> = 4.5 V              | -   | 32    | 58  | -         | 73     | -         | 87      | ns   |
| THL    | HIGH to LOW                   | see Figure 12                        |     |       |     |           |        |           |         |      |
|        | output transition time        | $V_{CC} = 4.5 \text{ V}$             | -   | 7     | 15  | -         | 19     | -         | 22      | ns   |
| TLH    | LOW to HIGH output transition | see Figure 12                        |     |       |     |           |        |           |         |      |
|        | time                          | V <sub>CC</sub> = 4.5 V              | -   | 7     | 15  | -         | 19     | -         | 22      | ns   |
| W      | pulse width                   | CPU, CPD (HIGH or LOW); see Figure 9 |     |       |     |           |        |           |         |      |
|        |                               | V <sub>CC</sub> = 4.5 V              | 25  | 11    | -   | 31        | -      | 38        | -       | ns   |
|        |                               | MR (HIGH); see<br>Figure 12          |     |       |     |           |        |           |         |      |
|        |                               | V <sub>CC</sub> = 4.5 V              | 20  | 7     | -   | 25        | -      | 30        | -       | ns   |
|        |                               | PL (LOW); see<br>Figure 11           |     |       |     |           |        |           |         |      |
|        |                               | V <sub>CC</sub> = 4.5 V              | 20  | 8     | -   | 25        | -      | 30        | -       | ns   |
|        |                               |                                      |     |       |     |           |        |           |         |      |

 Table 9.
 Dynamic characteristics type 74HCT193 ...continued

| Symbol           | Parameter                           | Conditions                                                                                            |     | 25 °C |     | -40 °C to | +85 °C | -40 °C to | +125 °C | Unit |
|------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------|-----|-------|-----|-----------|--------|-----------|---------|------|
|                  |                                     |                                                                                                       | Min | Тур   | Max | Min       | Max    | Min       | Max     |      |
| t <sub>rec</sub> | recovery time                       | PL to CPU, CPD;<br>see Figure 11                                                                      |     |       |     |           |        |           |         |      |
|                  |                                     | $V_{CC} = 4.5 \text{ V}$                                                                              | 10  | 2     | -   | 13        | -      | 15        | -       | ns   |
|                  |                                     | MR to CPU, CPD; see Figure 12                                                                         |     |       |     |           |        |           |         |      |
|                  |                                     | V <sub>CC</sub> = 4.5 V                                                                               | 10  | 0     | -   | 13        | -      | 15        | -       | ns   |
| t <sub>su</sub>  | set-up time                         | Dn to PL; see Figure 13; note: CPU = CPD = HIGH                                                       |     |       |     |           |        |           |         |      |
|                  |                                     | V <sub>CC</sub> = 4.5 V                                                                               | 16  | 8     | -   | 20        | -      | 24        | -       | ns   |
| t <sub>h</sub>   | hold time                           | Dn to PL; see<br>Figure 13                                                                            |     |       |     |           |        |           |         |      |
|                  |                                     | V <sub>CC</sub> = 4.5 V                                                                               | 0   | -6    | -   | 0         | -      | 0         | -       | ns   |
|                  |                                     | CPU to CPD,<br>CPD to CPU; see<br>Figure 15                                                           |     |       |     |           |        |           |         |      |
|                  |                                     | $V_{CC} = 4.5 \text{ V}$                                                                              | 16  | 7     | -   | 20        | -      | 24        | -       | ns   |
| f <sub>max</sub> | maximum<br>frequency                | CPU, CPD; see Figure 9                                                                                |     |       |     |           |        |           |         |      |
|                  |                                     | V <sub>CC</sub> = 4.5 V                                                                               | 20  | 43    | -   | 16        | -      | 13        | -       | MHz  |
| C <sub>PD</sub>  | power<br>dissipation<br>capacitance | $V_{I} = GND \text{ to } V_{CC} - $ [2]<br>1.5 V; $V_{CC} = 5 \text{ V}$ ;<br>$f_{I} = 1 \text{ MHz}$ | -   | 26    | -   | -         | -      | -         | -       | pF   |

<sup>[1]</sup>  $\ t_{pd}$  is the same as  $t_{PHL}$  and  $t_{PLH}.$ 

[2]  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ ):

$$P_D = C_{PD} \times V_{CC}{}^2 \times f_i \times N + \sum (C_L \times V_{CC}{}^2 \times f_o)$$
 where:

 $f_i$  = input frequency in MHz;

f<sub>o</sub> = output frequency in MHz;

 $C_L$  = output load capacitance in pF;

 $V_{CC}$  = supply voltage in V;

N = number of inputs switching;

 $\sum (C_L \times V_{CC}^2 \times f_o) = \text{sum of outputs.}$ 

#### 11. Waveforms



Measurement points are given in Table 10.

 $t_{\text{PLH}}$  and  $t_{\text{PHL}}$  are the same as  $t_{\text{pd}}$ .

Logic levels  $V_{\text{OL}}$  and  $V_{\text{OH}}$  are typical output voltage levels that occur with the output load.

Fig 9. The clock (CPU, CPD) to output (Qn) propagation delays, the clock pulse width, and the maximum clock pulse frequency



Measurement points are given in Table 10.

 $t_{\text{PLH}}$  and  $t_{\text{PHL}}$  are the same as  $t_{\text{pd}}.$ 

Logic levels  $V_{OL}$  and  $V_{OH}$  are typical output voltage levels that occur with the output load.

Fig 10. The clock (CPU, CPD) to terminal count output (TCU, TCD) propagation delays



Measurement points are given in Table 10.

 $t_{\text{PLH}}$  and  $t_{\text{PHL}}$  are the same as  $t_{\text{pd}}$ .

Logic levels  $V_{OL}$  and  $V_{OH}$  are typical output voltage levels that occur with the output load.

Fig 11. The parallel load input (PL) and data (Dn) to Qn output propagation delays and PL removal time to clock input (CPU, CPD)



Measurement points are given in Table 10.

 $t_{\text{PLH}}$  and  $t_{\text{PHL}}$  are the same as  $t_{\text{pd}}$ .

Logic levels  $V_{\text{OL}}$  and  $V_{\text{OH}}$  are typical output voltage levels that occur with the output load.

Fig 12. The master reset input (MR) pulse width, MR to Qn propagation delays, MR to CPU, CPD removal time and output transition times



The shaded areas indicate when the input is permitted to change for predictable output performance.

Measurement points are given in Table 10.

Logic levels V<sub>OL</sub> and V<sub>OH</sub> are typical output voltage levels that occur with the output load.

Fig 13. The data input (Dn) to parallel load input (PL) set-up and hold times



Measurement points are given in Table 10.

t<sub>PLH</sub> and t<sub>PHL</sub> are the same as t<sub>pd</sub>.

Logic levels V<sub>OL</sub> and V<sub>OH</sub> are typical output voltage levels that occur with the output load.

Fig 14. The data input (Dn), parallel load input (PL) and the master reset input (MR) to the terminal count outputs (TCU, TCD) propagation delays



Measurement points are given in Table 10.

Fig 15. The CPU to CPD or CPD to CPU hold times

Table 10. Measurement points

| Туре     | Input               |                        | Output              |
|----------|---------------------|------------------------|---------------------|
|          | V <sub>M</sub>      | Vı                     | V <sub>M</sub>      |
| 74HC193  | $0.5 \times V_{CC}$ | GND to V <sub>CC</sub> | $0.5 \times V_{CC}$ |
| 74HCT193 | 1.3 V               | GND to 3 V             | 1.3 V               |



Test data is given in  $\underline{\text{Table 11}}$ .

Definitions test circuit:

 $R_T$  = Termination resistance should be equal to output impedance  $Z_0$  of the pulse generator

C<sub>L</sub> = Load capacitance including jig and probe capacitance

R<sub>L</sub> = Load resistor

S1 = Test selection switch

Fig 16. Load circuitry for measuring switching times

Table 11. Test data

| Туре     | Input           |                                 | Load         |                | S1 position                         |
|----------|-----------------|---------------------------------|--------------|----------------|-------------------------------------|
|          | V <sub>I</sub>  | t <sub>r</sub> , t <sub>f</sub> | CL           | R <sub>L</sub> | t <sub>PHL</sub> , t <sub>PLH</sub> |
| 74HC193  | V <sub>CC</sub> | 6 ns                            | 15 pF, 50 pF | 1 kΩ           | open                                |
| 74HCT193 | 3 V             | 6 ns                            | 15 pF, 50 pF | 1 kΩ           | open                                |

# 12. Application information



22 of 30

## 13. Package outline

SO16: plastic small outline package; 16 leads; body width 3.9 mm

SOT109-1



1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included.

0.014 0.0075

0.38

0.15

| OUTLINE  |        | EUROPEAN | ISSUE DATE |            |                                 |
|----------|--------|----------|------------|------------|---------------------------------|
| VERSION  | IEC    | JEDEC    | JEITA      | PROJECTION | ISSUE DATE                      |
| SOT109-1 | 076E07 | MS-012   |            |            | <del>99-12-27</del><br>03-02-19 |

0.228

Fig 18. Package outline SOT109-1 (SO16)

0.004

0.049

74HC\_HCT193 All information provided in this document is subject to legal disclaimers.

#### SSOP16: plastic shrink small outline package; 16 leads; body width 5.3 mm

SOT338-1



|   |     |           |                |                |                |              | ٠-,          |                  |                  |      |            |      |              |            |     |      |     |                  |          |
|---|-----|-----------|----------------|----------------|----------------|--------------|--------------|------------------|------------------|------|------------|------|--------------|------------|-----|------|-----|------------------|----------|
| U | NIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp           | С            | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | HE         | L    | Lp           | Q          | v   | w    | у   | Z <sup>(1)</sup> | θ        |
| r | nm  | 2         | 0.21<br>0.05   | 1.80<br>1.65   | 0.25           | 0.38<br>0.25 | 0.20<br>0.09 | 6.4<br>6.0       | 5.4<br>5.2       | 0.65 | 7.9<br>7.6 | 1.25 | 1.03<br>0.63 | 0.9<br>0.7 | 0.2 | 0.13 | 0.1 | 1.00<br>0.55     | 8°<br>0° |

#### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | EUROPEAN | ISSUE DATE |            |                                 |
|----------|-----|----------|------------|------------|---------------------------------|
| VERSION  | IEC | JEDEC    | JEITA      | PROJECTION | ISSUE DATE                      |
| SOT338-1 |     | MO-150   |            |            | <del>99-12-27</del><br>03-02-19 |
|          |     |          |            | l.         |                                 |

Fig 19. Package outline SOT338-1 (SSOP16)

74HC\_HCT193 All information provided in this document is subject to legal disclaimers.

#### DIP16: plastic dual in-line package; 16 leads (300 mil)

SOT38-4



| UNIT   | A<br>max. | A <sub>1</sub><br>min. | A <sub>2</sub><br>max. | b              | b <sub>1</sub> | b <sub>2</sub> | С              | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | e <sub>1</sub> | L            | ME           | Мн           | w     | Z <sup>(1)</sup><br>max. |
|--------|-----------|------------------------|------------------------|----------------|----------------|----------------|----------------|------------------|------------------|------|----------------|--------------|--------------|--------------|-------|--------------------------|
| mm     | 4.2       | 0.51                   | 3.2                    | 1.73<br>1.30   | 0.53<br>0.38   | 1.25<br>0.85   | 0.36<br>0.23   | 19.50<br>18.55   | 6.48<br>6.20     | 2.54 | 7.62           | 3.60<br>3.05 | 8.25<br>7.80 | 10.0<br>8.3  | 0.254 | 0.76                     |
| inches | 0.17      | 0.02                   | 0.13                   | 0.068<br>0.051 | 0.021<br>0.015 | 0.049<br>0.033 | 0.014<br>0.009 | 0.77<br>0.73     | 0.26<br>0.24     | 0.1  | 0.3            | 0.14<br>0.12 | 0.32<br>0.31 | 0.39<br>0.33 | 0.01  | 0.03                     |

#### Note

1. Plastic or metal protrusions of 0.25 mm (0.01 inch) maximum per side are not included.

| OUTLINE |     | EUROPEAN | ISSUE DATE |            |                                 |
|---------|-----|----------|------------|------------|---------------------------------|
| VERSION | IEC | JEDEC    | JEITA      | PROJECTION | ISSUE DATE                      |
| SOT38-4 |     |          |            |            | <del>95-01-14</del><br>03-02-13 |

Fig 20. Package outline SOT38-4 (DIP16)

74HC\_HCT193

TSSOP16: plastic thin shrink small outline package; 16 leads; body width 4.4 mm

SOT403-1



|    |      | ,         |                |                |                |              | ~,         |                  |            |      |            |   |              |            |     |      |     |                  |          |
|----|------|-----------|----------------|----------------|----------------|--------------|------------|------------------|------------|------|------------|---|--------------|------------|-----|------|-----|------------------|----------|
| UN | IT r | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp           | С          | D <sup>(1)</sup> | E (2)      | е    | HE         | L | Lp           | Q          | v   | w    | у   | Z <sup>(1)</sup> | θ        |
| mı | n    | 1.1       | 0.15<br>0.05   | 0.95<br>0.80   | 0.25           | 0.30<br>0.19 | 0.2<br>0.1 | 5.1<br>4.9       | 4.5<br>4.3 | 0.65 | 6.6<br>6.2 | 1 | 0.75<br>0.50 | 0.4<br>0.3 | 0.2 | 0.13 | 0.1 | 0.40<br>0.06     | 8°<br>0° |

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | EUROPEAN | ISSUE DATE |            |                                 |
|----------|-----|----------|------------|------------|---------------------------------|
| VERSION  | IEC | JEDEC    | JEITA      | PROJECTION | ISSUE DATE                      |
| SOT403-1 |     | MO-153   |            |            | <del>99-12-27</del><br>03-02-18 |
|          |     |          |            |            |                                 |

Fig 21. Package outline SOT403-1 (TSSOP16)

74HC\_HCT193 All information provided in this document is subject to legal disclaimers.

## 14. Abbreviations

#### Table 12. Abbreviations

| Acronym | Description                                    |
|---------|------------------------------------------------|
| CMOS    | Complementary Metal-Oxide Semiconductor        |
| DUT     | Device Under Test                              |
| ESD     | ElectroStatic Discharge                        |
| НВМ     | Human Body Model                               |
| LSTTL   | Low-power Schottky Transistor-Transistor Logic |
| MM      | Machine Model                                  |
| TTL     | Transistor-Transistor Logic                    |

# 15. Revision history

#### Table 13. Revision history

| Document ID         | Release date                                                                                                                                | Data sheet status     | Change notice | Supersedes          |  |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------------|---------------------|--|
| 74HC_HCT193 v.4     | 20130624                                                                                                                                    | Product data sheet    | -             | 74HC_HCT193 v.3     |  |
| Modifications:      | General description updated.                                                                                                                |                       |               |                     |  |
| 74HC_HCT193 v.3     | 20070523                                                                                                                                    | Product data sheet    | -             | 74HC_HCT193_CNV v.2 |  |
| Modifications:      | <ul> <li>The format of this data sheet has been redesigned to comply with the new identity<br/>guidelines of NXP Semiconductors.</li> </ul> |                       |               |                     |  |
|                     | <ul> <li>Legal texts have been adapted to the new company name where appropriate.</li> </ul>                                                |                       |               |                     |  |
|                     | Family specification included                                                                                                               |                       |               |                     |  |
| 74HC_HCT193_CNV v.2 | 19970828                                                                                                                                    | Product specification | -             | -                   |  |

## 16. Legal information

#### 16.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

#### 16.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 16.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

74HC\_HCT193

All information provided in this document is subject to legal disclaimers.

# 74HC193; 74HCT193

#### Presettable synchronous 4-bit binary up/down counter

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond

NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### 16.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

#### 17. Contact information

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

Product data sheet

### 18. Contents

| 1    | General description                |
|------|------------------------------------|
| 2    | Features and benefits              |
| 3    | Ordering information 2             |
| 4    | Functional diagram 2               |
| 5    | Pinning information 5              |
| 5.1  | Pinning                            |
| 5.2  | Pin description 5                  |
| 6    | Functional description 6           |
| 7    | Limiting values 8                  |
| 8    | Recommended operating conditions 8 |
| 9    | Static characteristics 9           |
| 10   | Dynamic characteristics            |
| 11   | Waveforms                          |
| 12   | Application information            |
| 13   | Package outline 23                 |
| 14   | Abbreviations                      |
| 15   | Revision history                   |
| 16   | Legal information 28               |
| 16.1 | Data sheet status 28               |
| 16.2 | Definitions                        |
| 16.3 | Disclaimers                        |
| 16.4 | Trademarks29                       |
| 17   | Contact information                |
| 18   | Contents                           |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.