# 74LV165A

# 8-bit parallel-in/serial-out shift register

Rev. 2 — 4 September 2013

**Product data sheet** 

## 1. General description

The 74LV165A is an 8-bit parallel-load or serial-in shift register with complementary serial outputs (Q7 and Q7) available from the last stage. When the parallel-load input ( $\overline{PL}$ ) is LOW, parallel data from the inputs D0 to D7 are loaded into the register asynchronously. When input  $\overline{PL}$  is HIGH, data enters the register serially at the input DS. It shifts one place to the right (Q0  $\rightarrow$  Q1  $\rightarrow$  Q2, etc.) with each positive-going clock transition. This feature allows parallel-to-serial converter expansion by tying the output Q7 to the input DS of the succeeding stage.

The clock input is a gate-<u>OR</u> structure which allows one input to be used as an <u>active</u> LOW clock enable input (CE) input. The pin assignment for the inputs CP and CE is arbitrary and can be reversed for layout convenience. The LOW-to-HIGH transition of the input CE should only take place while CP HIGH for predictable operation.

Schmitt-trigger action at all inputs, makes the circuit tolerant for slower input rise and fall times. It is fully specified for partial-power-down applications using I<sub>OFF</sub>. The I<sub>OFF</sub> circuitry disables the output, preventing the damaging current backflow through the device when it is powered down.

### 2. Features and benefits

- Wide supply voltage range from 2.0 V to 5.5 V
- Synchronous parallel-to-serial applications
- Synchronous serial input for easy expansion
- Latch-up performance exceeds 250 mA
- CMOS LOW power consumption
- 5.5 V tolerant inputs/outputs
- Direct interface with TTL levels (2.7 V to 3.6 V)
- Power-down mode
- Complies with JEDEC standards:
  - ◆ JESD8-5 (2.3 V to 2.7 V)
  - ◆ JESD8B/JESD36 (2.7 V to 3.6 V)
  - ◆ JESD8-1A (4.5 V to 5.5 V)
- ESD protection:
  - ♦ HBM JESD22-A114-A exceeds 2000 V
  - ♦ MM JESD22-A115-A exceeds 200 V
- Specified from –40 °C to +85 °C



8-bit parallel-in/serial-out shift register

# 3. Ordering information

Table 1. Ordering information

| Type number | Package           |         |                                                                        |          |
|-------------|-------------------|---------|------------------------------------------------------------------------|----------|
|             | Temperature range | Name    | Description                                                            | Version  |
| 74LV165AD   | –40 °C to +85 °C  | SO16    | plastic small outline package; 16 leads; body width 3.9 mm             | SOT109-1 |
| 74LV165APW  | –40 °C to +85 °C  | TSSOP16 | plastic thin shrink small outline package; 16 leads; body width 4.4 mm | SOT403-1 |

# 4. Functional diagram







Rev. 2 — 4 September 2013

8-bit parallel-in/serial-out shift register

# 5. Pinning information

### 5.1 Pinning



# 5.2 Pin description

Table 2. Pin description

| Symbol          | Pin                        | Description                              |
|-----------------|----------------------------|------------------------------------------|
| PL              | 1                          | parallel enable input (active LOW)       |
| CP              | 2                          | clock input (LOW-to-HIGH edge-triggered) |
| Q7              | 7                          | serial output from the last stage        |
| GND             | 8                          | ground (0 V)                             |
| Q7              | 9                          | asynchronous master reset (active LOW)   |
| DS              | 10                         | serial data input                        |
| D0 to D7        | 11, 12, 13, 14, 3, 4, 5, 6 | parallel data inputs                     |
| CE              | 15                         | clock enable input (active LOW)          |
| V <sub>CC</sub> | 16                         | positive supply voltage                  |

#### 8-bit parallel-in/serial-out shift register

# 6. Functional description

Table 3. Function table[1]

| Operating modes   | Inputs | S        |          |    |          | Qn regi | isters   | Outpu | Output         |  |
|-------------------|--------|----------|----------|----|----------|---------|----------|-------|----------------|--|
|                   | PL     | CE       | СР       | DS | D0 to D7 | Q0      | Q1 to Q6 | Q7    | Q7             |  |
| parallel load     | L      | X        | X        | X  | L        | L       | L to L   | L     | Н              |  |
|                   | L      | Х        | Х        | Х  | Н        | Н       | H to H   | Н     | L              |  |
| serial shift      | Н      | L        | <b>↑</b> | I  | X        | L       | q0 to q5 | q6    | q6             |  |
|                   | Н      | L        | <b>↑</b> | h  | X        | Н       | q0 to q5 | q6    | q6             |  |
|                   | Н      | <b>↑</b> | L        | I  | X        | L       | q0 to q5 | q6    | q6             |  |
|                   | Н      | <b>↑</b> | L        | h  | X        | Н       | q0 to q5 | q6    | q6             |  |
| hold "do nothing" | Н      | Н        | Х        | Х  | X        | q0      | q1 to q6 | q7    | <del>q</del> 7 |  |
|                   | Н      | Х        | Н        | Х  | X        | q0      | q1 to q6 | q7    | <del>q</del> 7 |  |

<sup>[1]</sup> H = HIGH voltage level;

h = HIGH voltage level one set-up time prior to the LOW-to-HIGH clock transition;

L = LOW voltage level;

I = LOW voltage level one set-up time prior to the LOW-to-HIGH clock transition;

q = state of the referenced output one set-up time prior to the LOW-to-HIGH clock transition;

X = don't care;

 $\uparrow$  = LOW-to-HIGH clock transition.



#### 8-bit parallel-in/serial-out shift register

# 7. Limiting values

Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V)[1]

| Symbol           | Parameter               | Conditions                                                 | Min   | Max            | Unit |
|------------------|-------------------------|------------------------------------------------------------|-------|----------------|------|
| $V_{CC}$         | supply voltage          |                                                            | -0.5  | +7             | V    |
| I <sub>IK</sub>  | input clamping current  | V <sub>I</sub> < 0 V                                       | -     | -20            | mA   |
| VI               | input voltage           |                                                            | -0.5  | +7             | V    |
| I <sub>OK</sub>  | output clamping current | $V_O > V_{CC}$ or $V_O < 0$                                | -     | ±50            | mA   |
| Vo               | output voltage          |                                                            | -0.5  | $V_{CC} + 0.5$ | V    |
|                  |                         | power-down mode                                            | -0.5  | +7             | V    |
| IO               | output current          | $0 \text{ V} < \text{V}_{\text{O}} < \text{V}_{\text{CC}}$ | -     | ±25            | mA   |
| I <sub>CC</sub>  | supply current          |                                                            | -     | +50            | mA   |
| I <sub>GND</sub> | ground current          |                                                            | -50   | -              | mA   |
| T <sub>stg</sub> | storage temperature     |                                                            | -65   | +150           | °C   |
| P <sub>tot</sub> | total power dissipation | $T_{amb} = -40 ^{\circ}\text{C}$ to +85 $^{\circ}\text{C}$ |       |                |      |
|                  |                         | SO16 package                                               | [2] - | 500            | mW   |
|                  |                         | TSSOP16 package                                            | [3] _ | 500            | mW   |

<sup>[1]</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

# 8. Recommended operating conditions

Table 5. Recommended operating conditions

Voltages are referenced to GND (ground = 0 V)

| Symbol           | Parameter                           | Conditions                                 | Min | Тур | Max      | Unit |
|------------------|-------------------------------------|--------------------------------------------|-----|-----|----------|------|
| $V_{CC}$         | supply voltage                      |                                            | 2.0 | -   | 5.5      | V    |
| VI               | input voltage                       |                                            | 0   | -   | 5.5      | V    |
| Vo               | output voltage                      |                                            | 0   | -   | $V_{CC}$ | V    |
| T <sub>amb</sub> | ambient temperature                 |                                            | -40 | -   | +85      | °C   |
| Δt/ΔV            | input transition rise and fall rate | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 0   | -   | 200      | ns/V |
|                  |                                     | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$ | 0   | -   | 100      | ns/V |
|                  |                                     | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | 0   | -   | 20       | ns/V |

<sup>[2]</sup> Ptot derates linearly with 8 mW/K above 70 °C.

<sup>[3]</sup> P<sub>tot</sub> derates linearly with 5.5 mW/K above 60 °C.

### 8-bit parallel-in/serial-out shift register

# 9. Static characteristics

Table 6. Static characteristics

At recommended operating conditions; voltages are referenced to GND (ground = 0 V).

| Symbol            | Parameter                 | Conditions                                                     | T <sub>amb</sub>      | = −40 °C to | +85 °C      | Unit |
|-------------------|---------------------------|----------------------------------------------------------------|-----------------------|-------------|-------------|------|
|                   |                           |                                                                | Min                   | Тур         | Max         |      |
| V <sub>IH</sub>   | HIGH-level input voltage  | V <sub>CC</sub> = 2.0 V                                        | 1.5                   | -           | -           | V    |
|                   |                           | V <sub>CC</sub> = 2.3 V to 2.7 V                               | $0.7V_{CC}$           | -           | -           | V    |
|                   |                           | V <sub>CC</sub> = 3.0 V to 3.6 V                               | 0.7V <sub>CC</sub>    | -           | -           | V    |
|                   |                           | V <sub>CC</sub> = 4.5 V to 5.5 V                               | 0.7V <sub>CC</sub>    | -           | -           | V    |
| V <sub>IL</sub>   | LOW-level input voltage   | V <sub>CC</sub> = 2.0 V                                        | -                     | -           | 0.5         | V    |
|                   |                           | V <sub>CC</sub> = 2.3 V to 2.7 V                               | -                     | -           | $0.3V_{CC}$ | V    |
|                   |                           | V <sub>CC</sub> = 3.0 V to 3.6 V                               | -                     | -           | $0.3V_{CC}$ | V    |
|                   |                           | V <sub>CC</sub> = 4.5 V to 5.5 V                               | -                     | -           | $0.3V_{CC}$ | V    |
| V <sub>OH</sub> I | HIGH-level output voltage | $V_I = V_{IH}$ or $V_{IL}$                                     |                       |             |             |      |
|                   |                           | $I_O = -50 \mu A$ ; $V_{CC} = 2.0 \text{ V to } 5.5 \text{ V}$ | V <sub>CC</sub> - 0.1 | -           | -           | V    |
|                   |                           | $I_{O} = -2.0 \text{ mA}; V_{CC} = 2.3 \text{ V}$              | 2.0                   | -           | -           | V    |
|                   |                           | $I_{O} = -6.0 \text{ mA}; V_{CC} = 3.0 \text{ V}$              | 2.48                  | -           | -           | V    |
|                   |                           | $I_{O} = -12 \text{ mA}; V_{CC} = 4.5 \text{ V}$               | 3.0                   | -           | -           | V    |
| V <sub>OL</sub>   | LOW-level output voltage  | $V_I = V_{IH}$ or $V_{IL}$                                     |                       |             |             |      |
|                   |                           | $I_{O}$ = 50 $\mu$ A; $V_{CC}$ = 2.0 V to 5.5 V                | -                     | -           | 0.10        | V    |
|                   |                           | $I_{O} = 2.0 \text{ mA}; V_{CC} = 2.3 \text{ V}$               | -                     | -           | 0.40        | V    |
|                   |                           | $I_O = 6.0 \text{ mA}; V_{CC} = 3.0 \text{ V}$                 | -                     | -           | 0.44        | V    |
|                   |                           | $I_{O} = 12 \text{ mA}; V_{CC} = 4.5 \text{ V}$                | -                     | -           | 0.55        | V    |
| I                 | input leakage current     | $V_I = V_{CC}$ or GND; $V_{CC} = 5.5 \text{ V}$                | -                     | ±0.01       | ±1          | μΑ   |
| OFF               | power-off leakage current | $V_{I}$ or $V_{O} = 5.5 \text{ V}$ ; $V_{CC} = 0.0 \text{ V}$  | -                     | ±0.05       | ±5          | μΑ   |
| CC                | supply current            | $V_I = V_{CC}$ or GND; $I_O = 0$ A; $V_{CC} = 5.5$ V           | -                     | 0.2         | 20          | μΑ   |
| Cı                | input capacitance         |                                                                | -                     | 3.0         | -           | рF   |

8-bit parallel-in/serial-out shift register

# 10. Dynamic characteristics

**Table 7. Dynamic characteristics** GND (ground = 0 V); for test circuit, see Figure 12

| Symbol | Parameter            | Conditions                                                                                                                  |            | T <sub>amb</sub> | = −40 °C to + | -85 °C | Unit |
|--------|----------------------|-----------------------------------------------------------------------------------------------------------------------------|------------|------------------|---------------|--------|------|
|        |                      |                                                                                                                             |            | Min              | Typ[1]        | Max    |      |
| od     | propagation<br>delay | $\overline{\text{CE}}$ , CP to Q7, $\overline{\text{Q7}}$ ; C <sub>L</sub> = 15 pF; see <u>Figure 7</u> and <u>Figure 8</u> | [2]        |                  |               |        |      |
|        |                      | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$                                                                                  | [3]        | 1.0              | 11.0          | 22.0   | ns   |
|        |                      | V <sub>CC</sub> = 3.0 V to 3.6 V                                                                                            | [4]        | 1.0              | 7.5           | 18.0   | ns   |
|        |                      | V <sub>CC</sub> = 4.5 V to 5.5 V                                                                                            | <u>[5]</u> | 1.0              | 5.5           | 11.5   | ns   |
|        |                      | PL to Q7, Q7; C <sub>L</sub> = 15 pF; see Figure 8                                                                          |            |                  |               |        |      |
|        |                      | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$                                                                                  | [3]        | 1.0              | 11.5          | 23.5   | ns   |
|        |                      | V <sub>CC</sub> = 3.0 V to 3.6 V                                                                                            | [4]        | 1.0              | 8.0           | 18.5   | ns   |
|        |                      | V <sub>CC</sub> = 4.5 V to 5.5 V                                                                                            | [5]        | 1.0              | 5.5           | 11.5   | ns   |
|        |                      | D7 to Q7, $\overline{Q7}$ ; $C_L = 15 \text{ pF}$ ; see Figure 9                                                            |            |                  |               |        |      |
|        |                      | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$                                                                                  | [3]        | 1.0              | 12.0          | 24.0   | ns   |
|        |                      | V <sub>CC</sub> = 3.0 V to 3.6 V                                                                                            | [4]        | 1.0              | 8.5           | 16.5   | ns   |
|        |                      | V <sub>CC</sub> = 4.5 V to 5.5 V                                                                                            | <u>[5]</u> | 1.0              | 6.0           | 10.5   | ns   |
|        |                      | CE, CP to Q7, Q7; see Figure 7 and Figure 8                                                                                 |            |                  |               |        |      |
|        |                      | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$                                                                                  | [3]        | 1.0              | 13.0          | 26.0   | ns   |
|        |                      | V <sub>CC</sub> = 3.0 V to 3.6 V                                                                                            | [4]        | 1.0              | 9.0           | 21.5   | ns   |
|        |                      | V <sub>CC</sub> = 4.5 V to 5.5 V                                                                                            | <u>[5]</u> | 1.0              | 6.1           | 13.5   | ns   |
|        |                      | PL to Q7, Q7; see Figure 8                                                                                                  |            |                  |               |        |      |
|        |                      | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$                                                                                  | [3]        | 1.0              | 14.0          | 28.0   | ns   |
|        |                      | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$                                                                                  | [4]        | 1.0              | 10.0          | 22.0   | ns   |
|        |                      | V <sub>CC</sub> = 4.5 V to 5.5 V                                                                                            | [5]        | 1.0              | 6.5           | 13.5   | ns   |
|        |                      | D7 to Q7, Q7; see Figure 9                                                                                                  |            |                  |               |        |      |
|        |                      | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$                                                                                  | [3]        | 1.0              | 14.0          | 28.0   | ns   |
|        |                      | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$                                                                                  | <u>[4]</u> | 1.0              | 10.0          | 20     | ns   |
|        |                      | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$                                                                                  | <u>[5]</u> | 1.0              | 6.5           | 12.5   | ns   |
| N      | pulse width          | CP input HIGH to LOW; see Figure 7                                                                                          |            |                  |               |        |      |
|        |                      | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$                                                                                  | [3]        | 9.0              | -             | -      | ns   |
|        |                      | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$                                                                                  | [4]        | 7.0              | -             | -      | ns   |
|        |                      | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$                                                                                  | <u>[5]</u> | 4.0              | -             | -      | ns   |
|        |                      | PL input LOW; see Figure 8                                                                                                  |            |                  |               |        |      |
|        |                      | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$                                                                                  | [3]        | 13.0             | -             | -      | ns   |
|        |                      | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$                                                                                  | <u>[4]</u> | 9.0              | -             | -      | ns   |
|        |                      | V <sub>CC</sub> = 4.5 V to 5.5 V                                                                                            | <u>[5]</u> | 6.0              | -             | -      | ns   |
| ec     | recovery time        | PL to CP, CE; see Figure 8                                                                                                  |            |                  |               |        |      |
|        |                      | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$                                                                                  | <u>[3]</u> | 8.5              | -             | -      | ns   |
|        |                      | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$                                                                                  | <u>[4]</u> | 6.0              | -             | -      | ns   |
|        |                      | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$                                                                                  | <u>[5]</u> | 4.0              | -             | -      | ns   |

74LV165A

### 8-bit parallel-in/serial-out shift register

**Table 7. Dynamic characteristics** ...continued GND (ground = 0 V); for test circuit, see <u>Figure 12</u>

| Symbol          | Parameter   | Conditions                                     |            | T <sub>amb</sub> : | = −40 °C to + | 85 °C | Unit |  |
|-----------------|-------------|------------------------------------------------|------------|--------------------|---------------|-------|------|--|
|                 |             |                                                |            | Min                | Typ[1]        | Max   |      |  |
| t <sub>su</sub> | set-up time | DS to CP, CE; see Figure 10                    | '          |                    |               |       | '    |  |
|                 |             | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$     | [3]        | 6.0                | -             | -     | ns   |  |
|                 |             | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$     | [4]        | 4.0                | -             | -     | ns   |  |
|                 |             | V <sub>CC</sub> = 4.5 V to 5.5 V               | <u>[5]</u> | 7.0                | -             | -     | ns   |  |
|                 |             | CE to CP, CP to CE; see Figure 10              |            |                    |               |       |      |  |
|                 |             | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$     | [3]        | 7.0                | -             | -     | ns   |  |
|                 |             | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$     | [4]        | 5.0                | -             | -     | ns   |  |
|                 |             | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$     | <u>[5]</u> | 3.5                | -             | -     | ns   |  |
|                 |             | D7 to PL; see Figure 11                        |            |                    |               |       |      |  |
|                 |             | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$     | [3]        | 12                 | -             | -     | ns   |  |
|                 |             | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$     | [4]        | 8.5                | -             | -     | ns   |  |
|                 |             | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$     | <u>[5]</u> | 5.0                | -             | -     | ns   |  |
| t <sub>h</sub>  | hold time   | DS to CP, CE; PL to CP, CE; see Figure 10      |            |                    |               |       |      |  |
|                 |             | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$     | [3]        | 0                  | -             | -     | ns   |  |
|                 |             | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$     | [4]        | 0                  | -             | -     | ns   |  |
|                 |             | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$     | <u>[5]</u> | 0.5                | -             | -     | ns   |  |
|                 |             | Dn to PL; see Figure 11                        |            |                    |               |       |      |  |
|                 |             | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$     | [3]        | 0.5                | -             | -     | ns   |  |
|                 |             | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$     | [4]        | 0.5                | -             | -     | ns   |  |
|                 |             | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$     | <u>[5]</u> | 1.0                | -             | -     | ns   |  |
| :<br>max        | maximum     | CP input; $C_L = 15 \text{ pF}$ ; see Figure 7 |            |                    |               |       |      |  |
|                 | frequency   | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$     | [3]        | 45                 | 80            | -     | MHz  |  |
|                 |             | V <sub>CC</sub> = 3.0 V to 3.6 V               | [4]        | 50                 | 115           | -     | MHz  |  |
|                 |             | V <sub>CC</sub> = 4.5 V to 5.5 V               | <u>[5]</u> | 90                 | 165           | -     | MHz  |  |
|                 |             | CP input; see Figure 7                         |            |                    |               |       |      |  |
|                 |             | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$     | [3]        | 35                 | 65            | -     | MHz  |  |
|                 |             | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$     | <u>[4]</u> | 50                 | 90            | -     | MHz  |  |
|                 |             | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$     | [5]        | 85                 | 125           | -     | MHz  |  |

#### 8-bit parallel-in/serial-out shift register

**Table 7. Dynamic characteristics** ...continued GND (ground = 0 V); for test circuit, see Figure 12

| Symbol   | Parameter                           | Conditions                                             |          | T <sub>amb</sub> = | Unit                 |     |    |
|----------|-------------------------------------|--------------------------------------------------------|----------|--------------------|----------------------|-----|----|
|          |                                     |                                                        |          | Min                | Typ <mark>[1]</mark> | Max |    |
| $C_{PD}$ | power<br>dissipation<br>capacitance | $V_I = GND \text{ to } V_{CC}; V_{CC} = 3.3 \text{ V}$ | <u>)</u> | -                  | 24                   | -   | pF |

- [1] Typical values are measured at  $T_{amb}$  = 25 °C and nominal  $V_{CC}$ .
- [2]  $t_{pd}$  is the same as  $t_{PHL}$  and  $t_{PLH}$ .
- [3] Typical values are measured at  $V_{CC}$  = 2.5 V.
- [4] Typical values are measured at  $V_{CC} = 3.3 \text{ V}$ .
- [5] Typical values are measured at  $V_{CC}$  = 5.0 V.
- [6]  $C_{PD}$  is used to determine the dynamic power dissipation  $P_D = C_{PD} \times V_{CC}^2 \times f_i + \Sigma (C_L \times V_{CC}^2 \times f_o) (P_D \text{ in } \mu \text{W})$ , where:  $f_i = \text{input frequency in MHz}$ ;

f<sub>o</sub> = output frequency in MHz;

 $\Sigma (C_L \times V_{CC}^2 \times f_0) = \text{sum of outputs};$ 

C<sub>L</sub> = output load capacitance in pF;

V<sub>CC</sub> = supply voltage in V.

#### 11. Waveforms



Measurement points are given in Table 8.

The changing to output assumes that internal Q6 is opposite state from Q7.

Fig 7. Clock pulse (CP) and clock enable (CE) to output (Q7 or Q7) propagation delays, clock pulse width and maximum clock frequency

#### 8-bit parallel-in/serial-out shift register



Fig 8. Parallel load (PL) pulse width, parallel load to output (Q7 or Q7) propagation delays, parallel load to clock (CP) and clock enable (CE) recovery time



#### 8-bit parallel-in/serial-out shift register



Measurement points are given in Table 8.

(1) CE may change only from HIGH-to-LOW while CP is LOW. The shaded areas indicate when the input is permitted to change for predictable output performance.

Fig 10. Set-up and hold times



Table 8. Measurement points

| Supply voltage  | Input              | Output             |
|-----------------|--------------------|--------------------|
| V <sub>CC</sub> | V <sub>M</sub>     | V <sub>M</sub>     |
| 2.0 V to 5.5 V  | 0.5V <sub>CC</sub> | 0.5V <sub>CC</sub> |

#### 8-bit parallel-in/serial-out shift register



001aae331

Test data is given in Table 9.

Definitions for test circuit:

 $R_L$  = Load resistance.

 $C_L$  = Load capacitance including jig and probe capacitance.

 $R_T$  = Termination resistance should be equal to output impedance  $Z_0$  of the pulse generator.

V<sub>EXT</sub> = External voltage for measuring switching times.

Fig 12. Test circuit for measuring switching times

Table 9. Test data

| Supply voltage | Input           |                                 | Load         | V <sub>EXT</sub> |                                     |
|----------------|-----------------|---------------------------------|--------------|------------------|-------------------------------------|
|                | VI              | t <sub>r</sub> , t <sub>f</sub> | CL           | R <sub>L</sub>   | t <sub>PHL</sub> , t <sub>PLH</sub> |
| 2.0 V to 5.5 V | V <sub>CC</sub> | 3.0 ns                          | 50 pF, 15 pF | 1 kΩ             | open                                |

74LV165A **NXP Semiconductors** 

#### 8-bit parallel-in/serial-out shift register

# 12. Package outline

#### SO16: plastic small outline package; 16 leads; body width 3.9 mm

SOT109-1



| UNIT   | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp           | С                | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | HE             | L     | Lp             | ø          | v    | w    | у     | Z <sup>(1)</sup> | θ  |
|--------|-----------|----------------|----------------|----------------|--------------|------------------|------------------|------------------|------|----------------|-------|----------------|------------|------|------|-------|------------------|----|
| mm     | 1.75      | 0.25<br>0.10   | 1.45<br>1.25   | 0.25           | 0.49<br>0.36 | 0.25<br>0.19     | 10.0<br>9.8      | 4.0<br>3.8       | 1.27 | 6.2<br>5.8     | 1.05  | 1.0<br>0.4     | 0.7<br>0.6 | 0.25 | 0.25 | 0.1   | 0.7<br>0.3       | 8° |
| inches | 0.069     | 0.010<br>0.004 | 0.057<br>0.049 | 0.01           | l            | 0.0100<br>0.0075 |                  | 0.16<br>0.15     | 0.05 | 0.244<br>0.228 | 0.041 | 0.039<br>0.016 |            | 0.01 | 0.01 | 0.004 | 0.028<br>0.012   | 0° |

#### Note

1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included.

| OUTLINE  |        | REFER  | EUROPEAN | ISSUE DATE |            |                                 |
|----------|--------|--------|----------|------------|------------|---------------------------------|
| VERSION  | IEC    | JEDEC  | JEITA    |            | PROJECTION | ISSUE DATE                      |
| SOT109-1 | 076E07 | MS-012 |          |            |            | <del>99-12-27</del><br>03-02-19 |
|          |        |        | •        |            |            |                                 |

Fig 13. Package outline SOT109-1 (SO16)

74LV165A

TSSOP16: plastic thin shrink small outline package; 16 leads; body width 4.4 mm

**NXP Semiconductors** 

SOT403-1



| UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp           | С          | D <sup>(1)</sup> | E <sup>(2)</sup> | е    | HE         | L | Lp           | Q          | v   | w    | у   | Z <sup>(1)</sup> | θ        |  |
|------|-----------|----------------|----------------|----------------|--------------|------------|------------------|------------------|------|------------|---|--------------|------------|-----|------|-----|------------------|----------|--|
| mm   | 1.1       | 0.15<br>0.05   | 0.95<br>0.80   | 0.25           | 0.30<br>0.19 | 0.2<br>0.1 | 5.1<br>4.9       | 4.5<br>4.3       | 0.65 | 6.6<br>6.2 | 1 | 0.75<br>0.50 | 0.4<br>0.3 | 0.2 | 0.13 | 0.1 | 0.40<br>0.06     | 8°<br>0° |  |

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

| OUTLINE |          |     | REFER  | ENCES | EUROPEAN   | ISSUE DATE                      |  |
|---------|----------|-----|--------|-------|------------|---------------------------------|--|
|         | VERSION  | IEC | JEDEC  | JEITA | PROJECTION | ISSUE DATE                      |  |
|         | SOT403-1 |     | MO-153 |       |            | <del>99-12-27</del><br>03-02-18 |  |

Fig 14. Package outline SOT403-1 (TSSOP16)

### 8-bit parallel-in/serial-out shift register

# 13. Abbreviations

#### Table 10. Abbreviations

| Acronym | Description                             |
|---------|-----------------------------------------|
| CMOS    | Complementary Metal-Oxide Semiconductor |
| DUT     | Device Under Test                       |
| ESD     | ElectroStatic Discharge                 |
| НВМ     | Human Body Model                        |
| MM      | Machine Model                           |
| TTL     | Transistor-Transistor Logic             |

# 14. Revision history

#### Table 11. Revision history

| Document ID    | Release date                                                                                                                                | Data sheet status          | Change notice        | Supersedes       |  |  |  |
|----------------|---------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|----------------------|------------------|--|--|--|
| 74LV165A v.2   | 20130904                                                                                                                                    | Product data sheet         | -                    | 74LV165A_CNV_1   |  |  |  |
| Modifications: | <ul> <li>The format of this data sheet has been redesigned to comply with the new identity<br/>guidelines of NXP Semiconductors.</li> </ul> |                            |                      |                  |  |  |  |
|                | <ul> <li>Legal texts</li> </ul>                                                                                                             | have been adapted to the r | new company name whe | ere appropriate. |  |  |  |
|                | <ul> <li>Family data</li> </ul>                                                                                                             | added, see Section 9 "Stat | tic characteristics" |                  |  |  |  |
| 74LV165A_CNV_1 | December 1990                                                                                                                               | Product specification      | -                    | -                |  |  |  |

#### 8-bit parallel-in/serial-out shift register

# 15. Legal information

#### 15.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

#### 15.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 15.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

74LV165A

#### 8-bit parallel-in/serial-out shift register

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond

NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### 15.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

#### 16. Contact information

For more information, please visit: <a href="http://www.nxp.com">http://www.nxp.com</a>

For sales office addresses, please send an email to: salesaddresses@nxp.com

74LV165A **NXP Semiconductors** 8-bit parallel-in/serial-out shift register

# 17. Contents

| 1    | General description 1              |
|------|------------------------------------|
| 2    | Features and benefits              |
| 3    | Ordering information               |
| 4    | Functional diagram 2               |
| 5    | Pinning information 4              |
| 5.1  | Pinning                            |
| 5.2  | Pin description 4                  |
| 6    | Functional description 5           |
| 7    | Limiting values 6                  |
| 8    | Recommended operating conditions 6 |
| 9    | Static characteristics 7           |
| 10   | Dynamic characteristics 8          |
| 11   | Waveforms                          |
| 12   | Package outline                    |
| 13   | Abbreviations                      |
| 14   | Revision history                   |
| 15   | Legal information                  |
| 15.1 | Data sheet status                  |
| 15.2 | Definitions                        |
| 15.3 | Disclaimers                        |
| 15.4 | Trademarks                         |
| 16   | Contact information                |
| 17   | Contents                           |
|      |                                    |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.