# BLM7G1822S-40PB; BLM7G1822S-40PBG

LDMOS 2-stage power MMIC

Rev. 1 — 9 October 2013

**Objective data sheet** 

## 1. Product profile

#### 1.1 General description

The BLM7G1822S-40PB(G) is a dual path, 2-stage power MMIC using NXP's state of the art GEN7 LDMOS technology. This multiband device is perfectly suited as general purpose driver or small cell final in the frequency range from 1805 MHz to 2170 MHz. Available in gull wing or straight lead outline.

#### Table 1. Application performance

Typical RF performance at  $T_{case} = 25 \ ^{\circ}C$ ;  $I_{Dq1} = <tbd>; I_{Dq2} = <tbd>.$ Test signal: 3GPP test model 1; 64 DPCH; clipping at 46 %; PAR = 8.4 dB at 0.01% probability on CCDF per carrier; carrier spacing = 5 MHz; per section unless otherwise specified in a class-AB production circuit.

| Test signal      | f     | V <sub>DS</sub> | P <sub>L(AV)</sub> | Gp   | $\eta_D$ | ACPR        |
|------------------|-------|-----------------|--------------------|------|----------|-------------|
|                  | (MHz) | (V)             | (W)                | (dB) | (%)      | (dBc)       |
| 2-carrier W-CDMA | 2140  | 28              | 1.1                | 31.5 | 12       | <tbd></tbd> |

#### **1.2 Features and benefits**

- Designed for broadband operation (frequency 1805 MHz to 2170 MHz)
- High path-to-path isolation enabling multiple combinations
- Integrated temperature compensated bias
- Biasing of individual stages is externally accessible
- Integrated ESD protection
- Excellent thermal stability
- High power gain
- On-chip matching for ease of use
- Compliant to Directive 2002/95/EC, regarding restriction of hazardous substances (RoHS)

#### **1.3 Applications**

- RF power MMIC for W-CDMA base stations in the 1805 MHz to 2170 MHz frequency range. Possible circuit topologies are the following as also depicted in <u>Section 8.1</u>:
  - Dual path or single ended
  - Doherty
  - Quadrature combined
  - Push-pull



LDMOS 2-stage power MMIC

## 2. Pinning information

### 2.1 Pinning



### 2.2 Pin description

| Table 2.            | Pin description |     |                                  |
|---------------------|-----------------|-----|----------------------------------|
| Symbol              |                 | Pin | Description                      |
| V <sub>DS(A1)</sub> |                 | 1   | drain-source voltage of stage A1 |
| V <sub>GS(A2)</sub> |                 | 2   | gate-source voltage of stage A2  |
| V <sub>GS(A1)</sub> |                 | 3   | gate-source voltage of stage A1  |
| RF_IN_A             |                 | 4   | RF input path A                  |
| n.c.                |                 | 5   | not connected                    |
| n.c.                |                 | 6   | not connected                    |
| n.c.                |                 | 7   | not connected                    |
| n.c.                |                 | 8   | not connected                    |
| n.c.                |                 | 9   | not connected                    |
| n.c.                |                 | 10  | not connected                    |
| RF_IN_B             |                 | 11  | RF input path of B               |
| V <sub>GS(B1)</sub> |                 | 12  | gate-source voltage of stage B1  |
| V <sub>GS(B2)</sub> |                 | 13  | gate-source voltage of stage B2  |
| V <sub>DS(B1)</sub> |                 | 14  | drain-source voltage of stage B1 |

All information provided in this document is subject to legal disclaimers.

#### **NXP Semiconductors**

# BLM7G1822S-40PB(G)

LDMOS 2-stage power MMIC

| Table 2.         Pin description | .continued |                                                     |
|----------------------------------|------------|-----------------------------------------------------|
| Symbol                           | Pin        | Description                                         |
| RF_OUT_B/V <sub>DS(B2)</sub>     | 15         | RF output path B / drain-source voltage of stage B2 |
| RF_OUT_A/V <sub>DS(A2)</sub>     | 16         | RF output path A / drain-source voltage of stage A2 |
| GND [1]                          | flange     | RF ground                                           |

[1] Flange = RF\_GROUND.

## 3. Ordering information

| Table 3.Ordering in | formation |                                                          |           |
|---------------------|-----------|----------------------------------------------------------|-----------|
| Type number         | Package   |                                                          |           |
|                     | Name      | Description                                              | Version   |
| BLM7G1822S-40PB     | HSOP16F   | plastic, heatsink small outline package; 16 leads (flat) | SOT1211-1 |
| BLM7G1822S-40PBG    | HSOP16    | plastic, heatsink small outline package; 16 leads        | SOT1212-1 |

## 4. Block diagram



## 5. Limiting values

#### Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol            | Parameter            | Conditions |            | Min  | Max  | Unit |
|-------------------|----------------------|------------|------------|------|------|------|
| V <sub>DS</sub>   | drain-source voltage |            |            | -    | 65   | V    |
| V <sub>GS</sub>   | gate-source voltage  |            |            | -0.5 | +13  | V    |
| T <sub>stg</sub>  | storage temperature  |            |            | -65  | +150 | °C   |
| Tj                | junction temperature |            | <u>[1]</u> | -    | 225  | °C   |
| T <sub>case</sub> | case temperature     |            |            | -    | 150  | °C   |

[1] Continuous use at maximum temperature will affect the MTTF.

LDMOS 2-stage power MMIC

### 6. Thermal characteristics

#### Table 5. Thermal characteristics

Measured for total device.

| Symbol               | Parameter                                | Conditions                                                             | Value                   | Unit |
|----------------------|------------------------------------------|------------------------------------------------------------------------|-------------------------|------|
| R <sub>th(j-c)</sub> | thermal resistance from junction to case | final stage; $T_{case} = 90 \text{ °C}$ ; $P_L = \langle tbd \rangle$  | [ <u>1]</u> <tbd></tbd> | K/W  |
|                      |                                          | driver stage; $T_{case} = 90 \text{ °C}$ ; $P_L = \langle tbd \rangle$ | [ <u>1]</u> <tbd></tbd> | K/W  |

[1] When operated with a CW signal.

### 7. Characteristics

#### Table 6. DC characteristics

 $T_{case} = 25 \ ^{\circ}C$ ; per section unless otherwise specified.

| Symbol                 | Parameter                        | Conditions                                                    | Min         | Тур         | Max         | Unit |
|------------------------|----------------------------------|---------------------------------------------------------------|-------------|-------------|-------------|------|
| Final stag             | je                               |                                                               |             |             |             |      |
| V <sub>(BR)DSS</sub>   | drain-source breakdown voltage   | $V_{GS} = 0 V; I_D = \langle tbd \rangle$                     | <tbd></tbd> | -           | -           | V    |
| V <sub>GS(th)</sub>    | gate-source threshold voltage    | $V_{DS} = 10 \text{ V}; I_D = <\text{tbd}>$                   | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | V    |
| $V_{GSq}$              | gate-source quiescent voltage    | $V_{DS} = 28 \text{ V}; I_D = <\text{tbd}>$                   | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | V    |
| I <sub>DSS</sub>       | drain leakage current            | $V_{GS} = 0 V; V_{DS} = 28 V$                                 | -           | -           | <tbd></tbd> | μΑ   |
| I <sub>DSX</sub>       | drain cut-off current            | $V_{GS} = V_{GS(th)} + 3.75 \text{ V}; V_{DS} = 10 \text{ V}$ | -           | <tbd></tbd> | -           | А    |
| I <sub>GSS</sub>       | gate leakage current             | $V_{GS} = 11 \text{ V}; V_{DS} = 0 \text{ V}$                 | -           | -           | <tbd></tbd> | nA   |
| <b>g</b> <sub>fs</sub> | forward transconductance         | $V_{DS} = 10 \text{ V}; I_D = \langle \text{tbd} \rangle$     | -           | <tbd></tbd> | -           | S    |
| R <sub>DS(on)</sub>    | drain-source on-state resistance | $V_{GS} = V_{GS(th)} + 3.75 \text{ V}; I_D = $                | -           | <tbd></tbd> | -           | mΩ   |
| I <sub>Dq</sub>        | quiescent drain current          | V <sub>DS</sub> = 28 V                                        | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | mA   |
| Driver sta             | age                              |                                                               |             |             |             |      |
| V <sub>(BR)DSS</sub>   | drain-source breakdown voltage   | $V_{GS} = 0 V; I_D = \langle tbd \rangle$                     | <tbd></tbd> | -           | -           | V    |
| V <sub>GS(th)</sub>    | gate-source threshold voltage    | $V_{DS} = 10 \text{ V}; I_D = \langle tbd \rangle$            | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | V    |
| $V_{GSq}$              | gate-source quiescent voltage    | $V_{DS} = 28 \text{ V}; I_D = <\text{tbd}>$                   | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | V    |
| I <sub>DSS</sub>       | drain leakage current            | $V_{GS} = 0 V; V_{DS} = 28 V$                                 | -           | -           | <tbd></tbd> | μΑ   |
| I <sub>DSX</sub>       | drain cut-off current            | $V_{GS} = V_{GS(th)} + 3.75 \text{ V}; V_{DS} = 10 \text{ V}$ | -           | <tbd></tbd> | -           | А    |
| I <sub>GSS</sub>       | gate leakage current             | $V_{GS} = 11 \text{ V}; V_{DS} = 0 \text{ V}$                 | -           | -           | <tbd></tbd> | nA   |
| 9 <sub>fs</sub>        | forward transconductance         | $V_{DS}$ = 10 V; $I_D$ = <tbd></tbd>                          | -           | <tbd></tbd> | -           | S    |
| R <sub>DS(on)</sub>    | drain-source on-state resistance | $V_{GS} = V_{GS(th)} + 3.75 \text{ V}; I_D = $                | -           | <tbd></tbd> | -           | mΩ   |
| I <sub>Dq</sub>        | quiescent drain current          | V <sub>DS</sub> = 28 V                                        | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | mA   |

#### Table 7.RF Characteristics

Typical RF performance at  $T_{case} = 25 \text{ °C}$ ;  $V_{DS} = 28 \text{ V}$ ;  $I_{Dq1} = \langle tbd \rangle$ ;  $I_{Dq2} = \langle tbd \rangle$ . Test signal: 2-carrier W-CDMA; 3GPP test model 1; 64 DPCH; clipping at 46 %; PAR = 8.4 dB at 0.01% probability on CCDF per carrier; carrier spacing = 5 MHz; f = 2140 MHz; per section unless otherwise specified, measured in a class-AB production circuit.

| Symbol           | Parameter                    | Conditions                  | Min         | Тур         | Max         | Unit |
|------------------|------------------------------|-----------------------------|-------------|-------------|-------------|------|
| Gp               | power gain                   | $P_{L(AV)} = 1.1 \text{ W}$ | <tbd></tbd> | 31.5        | <tbd></tbd> | dB   |
| $\eta_D$         | drain efficiency             | $P_{L(AV)} = 1.1 \text{ W}$ | <tbd></tbd> | 12          | -           | %    |
| RL <sub>in</sub> | input return loss            | $P_{L(AV)} = 1.1 \text{ W}$ | -           | -15         | <tbd></tbd> | dB   |
| ACPR             | adjacent channel power ratio | $P_{L(AV)} = 1.1 \text{ W}$ | -           | <tbd></tbd> | <tbd></tbd> | dBc  |

LDMOS 2-stage power MMIC

# 8. Application information

### 8.1 Possible circuit topologies





LDMOS 2-stage power MMIC





LDMOS 2-stage power MMIC

## 9. Package outline



#### Fig 7. Package outline SOT1211-1 (HSOP16F)

| BLM7G1822S-40PB_S-40PBG |
|-------------------------|
| Objective data sheet    |

© NXP B.V. 2013. All rights reserved.

LDMOS 2-stage power MMIC



#### Fig 8. Package outline SOT1212-1 (HSOP16)

# **10. Handling information**

#### CAUTION



This device is sensitive to ElectroStatic Discharge (ESD). Observe precautions for handling electrostatic sensitive devices.

Such precautions are described in the ANSI/ESD S20.20, IEC/ST 61340-5, JESD625-A or equivalent standards.

# **11. Abbreviations**

| Table 8. | Abbreviations                                  |
|----------|------------------------------------------------|
| Acronym  | Description                                    |
| 3GPP     | 3rd Generation Partnership Project             |
| CCDF     | Complementary Cumulative Distribution Function |
| CW       | Continuous Wave                                |
| DPCH     | Dedicated Physical CHannel                     |
| ESD      | ElectroStatic Discharge                        |
| GEN7     | Seventh Generation                             |
| LDMOS    | Laterally Diffused Metal Oxide Semiconductor   |
| MMIC     | Monolithic Microwave Integrated Circuit        |
| MTTF     | Mean Time To Failure                           |
| PAR      | Peak-to-Average Ratio                          |
| W-CDMA   | Wideband Code Division Multiple Access         |

## **12. Revision history**

| Table 9.Revision history    |              |                      |               |            |
|-----------------------------|--------------|----------------------|---------------|------------|
| Document ID                 | Release date | Data sheet status    | Change notice | Supersedes |
| BLM7G1822S-40PB_S-40PBG v.1 | 20131009     | Objective data sheet | -             | -          |

## 13. Legal information

#### 13.1 Data sheet status

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

#### 13.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 13.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

#### LDMOS 2-stage power MMIC

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Non-automotive qualified products** — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond

NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### 13.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

### 14. Contact information

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

LDMOS 2-stage power MMIC

## **15. Contents**

| 1    | Product profile 1             |
|------|-------------------------------|
| 1.1  | General description 1         |
| 1.2  | Features and benefits 1       |
| 1.3  | Applications 1                |
| 2    | Pinning information 2         |
| 2.1  | Pinning 2                     |
| 2.2  | Pin description 2             |
| 3    | Ordering information 3        |
| 4    | Block diagram 3               |
| 5    | Limiting values 3             |
| 6    | Thermal characteristics 4     |
| 7    | Characteristics 4             |
| 8    | Application information 5     |
| 8.1  | Possible circuit topologies 5 |
| 9    | Package outline 7             |
| 10   | Handling information9         |
| 11   | Abbreviations9                |
| 12   | Revision history9             |
| 13   | Legal information 10          |
| 13.1 | Data sheet status 10          |
| 13.2 | Definitions 10                |
| 13.3 | Disclaimers                   |
| 13.4 | Trademarks 11                 |
| 14   | Contact information 11        |
| 15   | Contents 12                   |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2013.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 9 October 2013 Document identifier: BLM7G1822S-40PB\_S-40PBG