Octal bus transceiver/register; 3-state

Rev. 03 — 15 March 2010

**Product data sheet** 

## 1. General description

The 74ABT646A high-performance BiCMOS device combines low static and dynamic power dissipation with high speed and high output drive.

The 74ABT646A transceiver/register consists of bus transceiver circuits with 3-state outputs, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the input bus or the internal registers. Data on the A bus or B bus will be clocked into the registers as the appropriate clock pin (CPAB or CPBA) goes HIGH. Output Enable ( $\overline{OE}$ ) and Direction (DIR) pins are provided to control the transceiver function. In the transceiver mode, data present at the high-impedance port may be stored in either the A or B register or both.

The Select (SAB, SBA) pins determine whether data is stored or transferred through the device in real-time. The DIR pin determines which bus receives data when  $\overline{OE}$  is active (LOW). In isolation mode ( $\overline{OE}$  = HIGH), data from bus A may be stored in the B register and/or data from bus B may be stored in the A register. When an output function is disabled, the input function is still enabled and may be used to store and transmit data. Only one of the two buses, A or B, may be driven at a time. The examples in Figure 5 "Real time bus transfer and storage" on page 6 demonstrate the four fundamental bus management functions that can be performed with the 74ABT646A.

## 2. Features and benefits

- Combines 74ABT245 and 74ABT373A type functions in one device
- Independent registers for A and B buses
- Multiplexed real-time and stored data
- Live insertion and extraction permitted
- Output capability: +64 mA to –32 mA
- Power-up 3-state
- Power-up reset
- Latch-up protection exceeds 500 mA per JESD78B class II level A
- ESD protection:
  - HBM JESD22-A114F exceeds 2000 V
  - MM JESD22-A115-A exceeds 200 V



# 3. Ordering information

| Table 1. Order | ring information  |         |                                                                        |          |
|----------------|-------------------|---------|------------------------------------------------------------------------|----------|
| Type number    | Package           |         |                                                                        |          |
|                | Temperature range | Name    | Description                                                            | Version  |
| 74ABT646AD     | –40 °C to +85 °C  | SO24    | plastic small outline package; 24 leads; body width 7.5 mm             | SOT137-1 |
| 74ABT646ADB    | –40 °C to +85 °C  | SSOP24  | plastic shrink small outline package; 24 leads;<br>body width 5.3 mm   | SOT340-1 |
| 74ABT646APW    | –40 °C to +85 °C  | TSSOP24 | plastic thin shrink small outline package; 24 leads; body width 4.4 mm | SOT355-1 |

# 4. Functional diagram



## **NXP Semiconductors**

# 74ABT646A

Octal bus transceiver/register; 3-state



Octal bus transceiver/register; 3-state

## 5. Pinning information

## 5.1 Pinning



## 5.2 Pin description

| Table 2.         Pin description |                                |                                  |
|----------------------------------|--------------------------------|----------------------------------|
| Symbol                           | Pin                            | Description                      |
| СРАВ                             | 1                              | A to B clock input               |
| SAB                              | 2                              | A to B select input              |
| DIR                              | 3                              | direction control input          |
| A0, A1, A2, A3, A4, A5, A6, A7   | 4, 5, 6, 7, 8, 9, 10, 11       | data input/output (A side)       |
| GND                              | 12                             | ground (0 V)                     |
| B0, B1, B2, B3, B4, B5, B6, B7   | 20, 19, 18, 17, 16, 15, 14, 13 | data input/output (B side)       |
| OE                               | 21                             | output enable input (active LOW) |
| SBA                              | 22                             | B to A select input              |
| СРВА                             | 23                             | B to A clock input               |
| V <sub>CC</sub>                  | 24                             | positive supply voltage          |

# **Functional description**

| Table 3. | Functio  | on table <sup>[1]</sup> |            |                |     |                                      |                                      |                           |
|----------|----------|-------------------------|------------|----------------|-----|--------------------------------------|--------------------------------------|---------------------------|
| Inputs   | Data I/O |                         |            | Operating mode |     |                                      |                                      |                           |
| OE       | DIR      | CPAB                    | СРВА       | SAB            | SBA | An                                   | Bn                                   |                           |
| х        | Х        | Ť                       | Х          | Х              | Х   | input                                | unspecified<br>output <sup>[2]</sup> | store A, B unspecified    |
| Х        | Х        | Х                       | ſ          | Х              | Х   | unspecified<br>output <sup>[2]</sup> | input                                | store B, A unspecified    |
| Н        | Х        | $\uparrow$              | $\uparrow$ | Х              | Х   | input                                | input                                | store A and B data        |
| Н        | Х        | H or L                  | H or L     | Х              | Х   | input                                | input                                | isolation, hold storage   |
| L        | L        | Х                       | Х          | Х              | L   | output                               | input                                | real time B data to A bus |
| L        | L        | Х                       | H or L     | Х              | Н   | output                               | input                                | stored B data to A bus    |
| L        | Н        | Х                       | Х          | L              | Х   | input                                | output                               | real time A data to B bus |
| L        | Н        | H or L                  | Х          | Н              | Х   | input                                | output                               | stored A data to B bus    |

[1] H = HIGH voltage level;

L = LOW voltage level;

X = don't care;

 $\uparrow$  = LOW-to-HIGH clock transition;

[2] The data output function may be enabled or disabled by various signals at the OE input. Data input functions are always enabled, i.e. data at the bus pins will be stored on every LOW-to-HIGH transition of the clock.

# 6.

5 of 19



Octal bus transceiver/register; 3-state



# 7. Limiting values

#### Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter               | Conditions                        | Min              | Max  | Unit |
|------------------|-------------------------|-----------------------------------|------------------|------|------|
| V <sub>CC</sub>  | supply voltage          |                                   | -0.5             | +7.0 | V    |
| VI               | input voltage           |                                   | [ <u>1]</u> –1.2 | +7.0 | V    |
| Vo               | output voltage          | output in OFF-state or HIGH-state | <u>[1]</u> –0.5  | +5.5 | V    |
| I <sub>IK</sub>  | input clamping current  | V <sub>1</sub> < 0 V              | -18              | -    | mA   |
| I <sub>OK</sub>  | output clamping current | V <sub>O</sub> < 0 V              | -50              | -    | mA   |
| lo               | output current          | output in LOW-state               | -                | 128  | mA   |
| Tj               | junction temperature    |                                   | [2] _            | 150  | °C   |
| T <sub>stg</sub> | storage temperature     |                                   | -65              | +150 | °C   |
|                  |                         |                                   |                  |      |      |

[1] The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

[2] The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction temperatures which are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150 °C.

# 8. Recommended operating conditions

#### Table 5. Recommended operating conditions

|                       | <b>3</b>                            |             |     |     |          |      |
|-----------------------|-------------------------------------|-------------|-----|-----|----------|------|
| Symbol                | Parameter                           | Conditions  | Min | Тур | Max      | Unit |
| V <sub>CC</sub>       | supply voltage                      |             | 4.5 | -   | 5.5      | V    |
| VI                    | input voltage                       |             | 0   | -   | $V_{CC}$ | V    |
| V <sub>IH</sub>       | HIGH-level input voltage            |             | 2.0 | -   | -        | V    |
| V <sub>IL</sub>       | LOW-level input voltage             |             | -   | -   | 0.8      | V    |
| I <sub>OH</sub>       | HIGH-level output current           |             | -32 | -   | -        | mA   |
| I <sub>OL</sub>       | LOW-level output current            |             | -   | -   | 64       | mA   |
| $\Delta t / \Delta V$ | input transition rise and fall rate |             | 0   | -   | 10       | ns/V |
| T <sub>amb</sub>      | ambient temperature                 | in free air | -40 | -   | +85      | °C   |
|                       |                                     |             |     |     |          |      |

Octal bus transceiver/register; 3-state

## 9. Static characteristics

| Symbol                | Parameter                             | ameter Conditions                                                                                                                               |            | 25 °C |           |      | <b>−40 °C</b> | –40 °C to 85 °C |    |
|-----------------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------|-----------|------|---------------|-----------------|----|
|                       |                                       |                                                                                                                                                 |            |       | Тур       | Max  | Min           | Max             | 1  |
| V <sub>IK</sub>       | input clamping voltage                | $V_{CC} = 4.5 \text{ V}; I_{IK} = -18 \text{ mA}$                                                                                               |            | -1.2  | -0.9      | -    | -1.2          | -               | V  |
| V <sub>OH</sub>       | HIGH-level output                     | $V_{I} = V_{IL} \text{ or } V_{IH}$                                                                                                             |            |       |           |      |               |                 |    |
|                       | voltage                               | $V_{CC} = 4.5 \text{ V}; I_{OH} = -3 \text{ mA}$                                                                                                |            | 2.5   | 3.0       | -    | 2.5           | -               | V  |
|                       |                                       | $V_{CC} = 5.0 \text{ V}; \text{ I}_{OH} = -3 \text{ mA}$                                                                                        |            | 3.0   | 3.5       | -    | 3.0           | -               | V  |
|                       |                                       | $V_{CC}$ = 4.5 V; I <sub>OH</sub> = -32 mA                                                                                                      |            | 2.0   | 2.4       | -    | 2.0           | -               | V  |
| V <sub>OL</sub>       | LOW-level output voltage              | $\label{eq:VCC} \begin{array}{l} V_{CC} = 4.5 \ \text{V}; \ \text{I}_{OL} = 64 \ \text{mA}; \\ V_{I} = V_{IL} \ \text{or} \ V_{IH} \end{array}$ |            | -     | 0.3       | 0.55 | -             | 0.55            | V  |
| V <sub>OL(pu)</sub>   | power-up LOW-level<br>output voltage  | $\label{eq:V_CC} \begin{array}{l} V_{CC} = 5.5 \; V; \; I_{O} = 1 \; mA; \\ V_{I} = GND \; or \; V_{CC} \end{array}$                            | <u>[1]</u> | -     | 0.13      | 0.55 | -             | 0.55            | V  |
| l <sub>l</sub>        | input leakage current                 | $V_{CC}$ = 5.5 V; $V_{I}$ = GND or 5.5 V                                                                                                        |            |       |           |      |               |                 |    |
|                       |                                       | control pins                                                                                                                                    |            | -     | ±0.0<br>1 | ±1.0 | -             | ±1.0            | μΑ |
|                       |                                       | data pins                                                                                                                                       |            | -     | ±5        | ±100 | -             | ±100            | μΑ |
| I <sub>OFF</sub>      | power-off leakage current             | $V_{CC}$ = 0 V; V_I or V_O $\leq 4.5$ V                                                                                                         |            | -     | ±5.0      | ±100 | -             | ±100            | μΑ |
| I <sub>O(pu/pd)</sub> | power-up/power-down<br>output current |                                                                                                                                                 | [2]        | -     | ±5.0      | ±50  | -             | ±50             | μA |
| l <sub>oz</sub>       | OFF-state output current              | $V_{CC}$ = 5.5 V; $V_I$ = $V_{IL}$ or $V_{IH}$                                                                                                  |            |       |           |      |               |                 |    |
|                       |                                       | $V_{0} = 2.7 V$                                                                                                                                 |            | -     | 5.0       | 50   | -             | 50              | μΑ |
|                       |                                       | V <sub>O</sub> = 0.5 V                                                                                                                          |            | -     | -5.0      | -50  | -             | -50             | μΑ |
| I <sub>LO</sub>       | output leakage current                | $V_{CC} = 5.5 \text{ V}; \text{ HIGH-state};$<br>$V_{O} = 5.5 \text{ V}; V_{CC} = 5.5 \text{ V};$<br>$V_{I} = \text{GND or } V_{CC}$            |            | -     | 5.0       | 50   | -             | 50              | μA |
| lo                    | output current                        | $V_{CC} = 5.5 \text{ V}; V_{O} = 2.5 \text{ V}$                                                                                                 | [3][5]     | -180  | -65       | -40  | -180          | -40             | mA |
| lcc                   | supply current                        | $V_{CC}$ = 5.5 V; $V_{I}$ = GND or $V_{CC}$                                                                                                     |            |       |           |      |               |                 |    |
|                       |                                       | outputs HIGH-state                                                                                                                              |            | -     | 110       | 250  | -             | 250             | μΑ |
|                       |                                       | outputs LOW-state                                                                                                                               |            | -     | 20        | 30   | -             | 30              | mΑ |
|                       |                                       | outputs disabled                                                                                                                                |            | -     | 110       | 250  | -             | 250             | μΑ |
| ∆I <sub>CC</sub>      | additional supply current             | per input pin; V_{CC} = 5.5 V; one input at 3.4 V; other inputs at V_{CC} or GND                                                                | <u>[4]</u> | -     | 0.6       | 1.5  | -             | 1.5             | mA |
| Cı                    | input capacitance                     | control pins; $V_I = 0 V \text{ or } V_{CC}$                                                                                                    |            | -     | 4         | -    | -             | -               | pF |
| C <sub>I/O</sub>      | input/output capacitance              | I/O pins; outputs disabled; $V_{O} = 0 V$ or $V_{CC}$                                                                                           |            | -     | 7         | -    | -             | -               | pF |

[1] For valid test results, data must not be loaded into the flip-flops (or latches) after applying the power.

[2] This parameter is valid for any V<sub>CC</sub> between 0 V and 2.1 V with a transition time of up to 10 ms. For V<sub>CC</sub> = 2.1 V to V<sub>CC</sub> = 5 V  $\pm$  10 %, a transition time of up to 100  $\mu$ s is permitted.

[3] Not more than one output should be tested at a time, and the duration of the test should not exceed one second.

[4] This is the increase in supply current for each input at 3.4 V.

[5] This data sheet limit may vary among suppliers.

## **10.** Dynamic characteristics

#### Table 7. Dynamic characteristics

GND = 0 V; for test circuit, see Figure 11.

| Symbol             | Parameter                     | Conditions 2                                     |      | 25 °C; V <sub>CC</sub> = 5.0 V |                      | –40 °C to +85 °C; V_{CC} = 5.0 V $\pm$ 0.5 V |                      | Unit |
|--------------------|-------------------------------|--------------------------------------------------|------|--------------------------------|----------------------|----------------------------------------------|----------------------|------|
|                    |                               |                                                  | Min  | Тур                            | Max                  | Min                                          | Max                  |      |
| f <sub>max</sub>   | maximum frequency             | see Figure 6                                     | 125  | 350                            | -                    | 125                                          | -                    | MHz  |
| t <sub>PLH</sub>   | LOW to HIGH propagation delay | CPAB to Bn or CPBA to An;<br>see <u>Figure 6</u> | 2.2  | 3.9                            | 5.1                  | 2.2                                          | 5.6                  | ns   |
|                    |                               | An to Bn or Bn to An; see Figure 7               | 1.5  | 3.2                            | 4.3                  | 1.5                                          | 4.8                  | ns   |
|                    |                               | SAB to Bn or SBA to An; see Figure 7             | 1.5  | 3.8                            | 5.1                  | 1.5                                          | 6.5                  | ns   |
| t <sub>PHL</sub>   | HIGH to LOW propagation delay | CPAB to Bn or CPBA to An;<br>see <u>Figure 6</u> | 1.7  | 4.4                            | 5.2 <mark>[1]</mark> | 1.7                                          | 5.6                  | ns   |
|                    |                               | An to Bn or Bn to An; see Figure 7               | 1.5  | 3.7                            | 4.6                  | 1.5                                          | 5.4                  | ns   |
|                    |                               | SAB to Bn or SBA to An; see Figure 7             | 1.5  | 4.4                            | 5.3 <mark>[1]</mark> | 1.5                                          | 5.9                  | ns   |
| t <sub>PZH</sub>   | OFF-state to HIGH             | OE to An or Bn; see Figure 8                     | 1.5  | 3.5                            | 5.3                  | 1.5                                          | 6.3                  | ns   |
|                    | propagation delay             | DIR to An or Bn; see Figure 8                    | 1.5  | 3.9                            | 5.7                  | 1.2                                          | 6.7                  | ns   |
| t <sub>PZL</sub>   | OFF-state to LOW              | OE to An or Bn; see Figure 9                     | 3.0  | 4.5                            | 7.4                  | 3.0                                          | 8.8                  | ns   |
|                    | propagation delay             | DIR to An or Bn; see Figure 9                    | 2.5  | 4.7                            | 9.0                  | 2.5                                          | 9.5                  | ns   |
| t <sub>PHZ</sub>   | HIGH to OFF-state             | OE to An or Bn; see Figure 8                     | 1.5  | 4.0                            | 4.8 <mark>[1]</mark> | 1.5                                          | 5.3 <mark>[1]</mark> | ns   |
|                    | propagation delay             | DIR to An or Bn; see Figure 8                    | 1.5  | 4.0                            | 5.0                  | 1.5                                          | 5.7                  | ns   |
| t <sub>PLZ</sub>   | LOW to OFF-state              | OE to An or Bn; see Figure 9                     | 1.5  | 3.3                            | 4.0                  | 1.5                                          | 4.5                  | ns   |
|                    | propagation delay             | DIR to An or Bn; see Figure 9                    | 1.5  | 3.5                            | 4.7                  | 1.5                                          | 6.0                  | ns   |
| t <sub>su(H)</sub> | set-up time HIGH              | An to CPAB, Bn to CPBA; see Figure 10            | 3.0  | 0.7                            | -                    | 3.0                                          | -                    | ns   |
| t <sub>su(L)</sub> | set-up time LOW               | An to CPAB, Bn to CPBA; see Figure 10            | 3.0  | 0.7                            | -                    | 3.0                                          | -                    | ns   |
| t <sub>h(H)</sub>  | hold time HIGH                | An to CPAB, Bn to CPBA; see Figure 10            | +0.0 | -0.5                           | -                    | 0.0                                          | -                    | ns   |
| t <sub>h(L)</sub>  | hold time LOW                 | An to CPAB, Bn to CPBA; see Figure 10            | +0.0 | -0.5                           | -                    | 0.0                                          | -                    | ns   |
| t <sub>WH</sub>    | pulse width HIGH              | CPAB, CPBA; see Figure 6                         | 4.0  | 0.9                            | -                    | 4.0                                          | -                    | ns   |
| t <sub>WL</sub>    | pulse width LOW               | LE; see <u>Figure 6</u>                          | 4.0  | 1.4                            | -                    | 4.0                                          | -                    | ns   |

[1] This data sheet limit may vary among suppliers.

Octal bus transceiver/register; 3-state

# 11. Waveforms





#### **NXP Semiconductors**

# 74ABT646A

#### Octal bus transceiver/register; 3-state



#### **NXP Semiconductors**

# 74ABT646A

#### Octal bus transceiver/register; 3-state



# Table 8. Test data

| Input |                |        |                                 | Load  |       | V <sub>EXT</sub>                    |                                     |                                     |
|-------|----------------|--------|---------------------------------|-------|-------|-------------------------------------|-------------------------------------|-------------------------------------|
| VI    | f <sub>l</sub> | tw     | t <sub>r</sub> , t <sub>f</sub> | CL    | RL    | t <sub>PHL</sub> , t <sub>PLH</sub> | t <sub>PZH</sub> , t <sub>PHZ</sub> | t <sub>PZL</sub> , t <sub>PLZ</sub> |
| 3.0 V | 1 MHz          | 500 ns | $\leq$ 2.5 ns                   | 50 pF | 500 Ω | open                                | open                                | 7.0 V                               |

Octal bus transceiver/register; 3-state

## 12. Package outline



#### Fig 12. Package outline SOT137-1 (SO24)

All information provided in this document is subject to legal disclaimers.

Octal bus transceiver/register; 3-state



Fig 13. Package outline SOT340-1 (SSOP24)

Octal bus transceiver/register; 3-state



Fig 14. Package outline SOT355-1 (TSSOP24)

All information provided in this document is subject to legal disclaimers.

# **13. Abbreviations**

| Acronym<br>BiCMOS | Description<br>Bipolar Complementary Metal-Oxide Semiconductor |
|-------------------|----------------------------------------------------------------|
|                   | Bipolar Complementary Metal-Oxide Semiconductor                |
| DUT               |                                                                |
| DUT               | Device Under Test                                              |
| ESD               | ElectroStatic Discharge                                        |
| HBM               | Human Body Model                                               |
| MM                | Machine Model                                                  |

# 14. Revision history

#### Table 10.Revision history

| Document ID    | Release date                                                                                 | Data sheet status                  | Change notice             | Supersedes                |  |  |  |
|----------------|----------------------------------------------------------------------------------------------|------------------------------------|---------------------------|---------------------------|--|--|--|
| 74ABT646A_3    | 20100315                                                                                     | Product data sheet                 | -                         | 74ABT646A_2               |  |  |  |
| Modifications: | <ul> <li>The format of this of<br/>of NXP Semicondu</li> </ul>                               | lata sheet has been rede<br>ctors. | signed to comply with the | e new identity guidelines |  |  |  |
|                | <ul> <li>Legal texts have been adapted to the new company name where appropriate.</li> </ul> |                                    |                           |                           |  |  |  |
|                | <ul> <li>DIP 24 (SOT222-1)<br/><u>"Package outline"</u>.</li> </ul>                          | ) package removed from             | Section 3 "Ordering infor | mation" and Section 12    |  |  |  |
| 74ABT646A_2    | 19980217                                                                                     | Product specification              | -                         | 74ABT646A_1               |  |  |  |
| 74ABT646A_1    | 19950906                                                                                     | Product specification              | -                         | -                         |  |  |  |

#### Octal bus transceiver/register; 3-state

# 15. Legal information

#### 15.1 Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

#### 15.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

## 15.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use in automotive applications — This NXP Semiconductors product has been qualified for use in automotive applications. The product is not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on a weakness or default in the customer application/use or the application/use of customer's third party customer(s) (hereinafter both referred to as "Application"). It is customer's sole responsibility to check whether the NXP Semiconductors product is suitable and fit for the Application planned. Customer has to do all necessary testing for the Application in order to avoid a default of the Application and the product. NXP Semiconductors does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.

#### 15.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.



# **16. Contact information**

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

#### Octal bus transceiver/register; 3-state

## **17. Contents**

| 1    | General description 1              |
|------|------------------------------------|
| 2    | Features and benefits 1            |
| 3    | Ordering information 2             |
| 4    | Functional diagram 2               |
| 5    | Pinning information 4              |
| 5.1  | Pinning                            |
| 5.2  | Pin description 4                  |
| 6    | Functional description 5           |
| 7    | Limiting values 7                  |
| 8    | Recommended operating conditions 7 |
| 9    | Static characteristics 8           |
| 10   | Dynamic characteristics 9          |
| 11   | Waveforms 10                       |
| 12   | Package outline 13                 |
| 13   | Abbreviations 16                   |
| 14   | Revision history 16                |
| 15   | Legal information 17               |
| 15.1 | Data sheet status 17               |
| 15.2 | Definitions 17                     |
| 15.3 | Disclaimers                        |
| 15.4 | Trademarks 17                      |
| 16   | Contact information 18             |
| 17   | Contents 19                        |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

#### © NXP B.V. 2010.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 15 March 2010 Document identifier: 74ABT646A\_3