# **NX3L2T384**

# Dual low-ohmic single-pole single-throw analog switch

Rev. 5 — 8 February 2013

**Product data sheet** 

## 1. General description

The NX3L2T384 is a dual low-ohmic single-pole single-throw analog switch. Each switch has two input/output terminals (nY and nZ) and an active LOW enable input ( $n\overline{E}$ ). When pin  $n\overline{E}$  is HIGH, the analog switch is turned off.

Schmitt trigger action at the enable input  $(n\overline{E})$  makes the circuit tolerant to slower input rise and fall times. A low input voltage threshold allows pin nE to be driven by lower level logic signals without a significant increase in supply current  $I_{CC}$ . This makes it possible for the NX3L2T384 to switch 4.3 V signals with a 1.8 V digital controller, eliminating the need for logic level translation.

The NX3L2T384 allows signals with amplitude up to  $V_{CC}$  to be transmitted from nY to nZ; or from nZ to nY. Its low ON resistance (0.5  $\Omega$ ) and flatness (0.13  $\Omega$ ) ensures minimal attenuation and distortion of transmitted signals.

#### 2. Features and benefits

- Wide supply voltage range from 1.4 V to 4.3 V
- Very low ON resistance (peak):
  - 1.6  $\Omega$  (typical) at  $V_{CC} = 1.4 \text{ V}$
  - 1.0  $\Omega$  (typical) at  $V_{CC} = 1.65 \text{ V}$
  - 0.55 Ω (typical) at V<sub>CC</sub> = 2.3 V
  - 0.50 Ω (typical) at V<sub>CC</sub> = 2.7 V
  - 0.50 Ω (typical) at V<sub>CC</sub> = 4.3 V
- High noise immunity
- ESD protection:
  - ♦ HBM JESD22-A114F Class 3A exceeds 7500 V
  - ♦ MM JESD22-A115-A exceeds 200 V
  - ◆ CDM AEC-Q100-011 revision B exceeds 1000 V
  - ◆ IEC61000-4-2 contact discharge exceeds 4000 V for switch ports
- CMOS low-power consumption
- Latch-up performance exceeds 100 mA per JESD 78B Class II Level A
- 1.8 V control logic at V<sub>CC</sub> = 3.6 V
- Control input accepts voltages above supply voltage
- Very low supply current, even when input is below V<sub>CC</sub>
- High current handling capability (350 mA continuous current under 3.3 V supply)
- Specified from −40 °C to +85 °C and from −40 °C to +125 °C



#### Dual low-ohmic single-pole single-throw analog switch

## 3. Applications

- Cell phone
- PDA
- Portable media player

## 4. Ordering information

Table 1. Ordering information

| Type number | Package           | Package |                                                                                                           |          |  |  |  |  |  |  |
|-------------|-------------------|---------|-----------------------------------------------------------------------------------------------------------|----------|--|--|--|--|--|--|
|             | Temperature range | Name    | Description                                                                                               | Version  |  |  |  |  |  |  |
| NX3L2T384GT | –40 °C to +125 °C | XSON8   | plastic extremely thin small outline package; no leads; 8 terminals; body 1 $\times$ 1.95 $\times$ 0.5 mm | SOT833-1 |  |  |  |  |  |  |
| NX3L2T384GD | –40 °C to +125 °C | XSON8   | plastic extremely thin small outline package; no leads; 8 terminals; body 3 $\times$ 2 $\times$ 0.5 mm    | SOT996-2 |  |  |  |  |  |  |
| NX3L2T384GM | –40 °C to +125 °C | XQFN8   | plastic, extremely thin quad flat package; no leads; 8 terminals; body 1.6 $\times$ 1.6 $\times$ 0.5 mm   | SOT902-2 |  |  |  |  |  |  |

## 5. Marking

Table 2. Marking codes[1]

| Type number | Marking code |
|-------------|--------------|
| NX3L2T384GT | M84          |
| NX3L2T384GD | M84          |
| NX3L2T384GM | M84          |

<sup>[1]</sup> The pin 1 indicator is located on the lower left corner of the device, below the marking code.

## 6. Functional diagram



#### Dual low-ohmic single-pole single-throw analog switch

## 7. Pinning information

#### 7.1 Pinning





## 7.2 Pin description

Table 3. Pin description

| Symbol          | Pin                            |      | Description                 |  |
|-----------------|--------------------------------|------|-----------------------------|--|
|                 | SOT833-1 and SOT996-2 SOT902-2 |      |                             |  |
| 1Y, 2Y          | 1, 5                           | 7, 3 | independent input or output |  |
| 1Z, 2Z          | 2, 6                           | 6, 2 | independent input or output |  |
| GND             | 4                              | 4    | ground (0 V)                |  |
| 1E, 2E          | 7, 3                           | 1, 5 | enable input (active HIGH)  |  |
| V <sub>CC</sub> | 8                              | 8    | supply voltage              |  |

NX3L2T384

All information provided in this document is subject to legal disclaimers.

#### Dual low-ohmic single-pole single-throw analog switch

## 8. Functional description

Table 4. Function table[1]

| Input nE | Switch    |
|----------|-----------|
| L        | ON-state  |
| Н        | OFF-state |

<sup>[1]</sup> H = HIGH voltage level; L = LOW voltage level.

## 9. Limiting values

Table 5. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).

| Symbol           | Parameter               | Conditions                                                                                                       | Min             | Max            | Unit |
|------------------|-------------------------|------------------------------------------------------------------------------------------------------------------|-----------------|----------------|------|
| $V_{CC}$         | supply voltage          |                                                                                                                  | -0.5            | +4.6           | V    |
| $V_{I}$          | input voltage           | enable input nE                                                                                                  | <u>[1]</u> –0.5 | +4.6           | V    |
| $V_{SW}$         | switch voltage          |                                                                                                                  | <u>[2]</u> -0.5 | $V_{CC} + 0.5$ | V    |
| I <sub>IK</sub>  | input clamping current  | $V_1 < -0.5 \text{ V}$                                                                                           | -50             | -              | mΑ   |
| I <sub>SK</sub>  | switch clamping current | $V_1 < -0.5 \text{ V or } V_1 > V_{CC} + 0.5 \text{ V}$                                                          | -               | ±50            | mΑ   |
| $I_{SW}$         | switch current          | $V_{SW} > -0.5 \text{ V or } V_{SW} < V_{CC} + 0.5 \text{ V};$ source or sink current                            | -               | ±350           | mA   |
|                  |                         | $V_{SW}$ > -0.5 V or $V_{SW}$ < $V_{CC}$ + 0.5 V;<br>pulsed at 1 ms duration, < 10 % duty cycle;<br>peak current | -               | ±500           | mA   |
| T <sub>stg</sub> | storage temperature     |                                                                                                                  | -65             | +150           | °C   |
| P <sub>tot</sub> | total power dissipation | $T_{amb} = -40 ^{\circ}\text{C} \text{ to } +125 ^{\circ}\text{C}$                                               | [3] _           | 250            | mW   |

<sup>[1]</sup> The minimum input voltage rating may be exceeded if the input current rating is observed.

## 10. Recommended operating conditions

Table 6. Recommended operating conditions

| Symbol                | Parameter                           | Conditions                                 | Min          | Тур | Max      | Unit |
|-----------------------|-------------------------------------|--------------------------------------------|--------------|-----|----------|------|
| $V_{CC}$              | supply voltage                      |                                            | 1.4          | -   | 4.3      | V    |
| VI                    | input voltage                       | enable input nE                            | 0            | -   | 4.3      | V    |
| $V_{SW}$              | switch voltage                      |                                            | <u>[1]</u> 0 | -   | $V_{CC}$ | V    |
| T <sub>amb</sub>      | ambient temperature                 |                                            | -40          | -   | +125     | °C   |
| $\Delta t / \Delta V$ | input transition rise and fall rate | $V_{CC} = 1.4 \text{ V to } 4.3 \text{ V}$ | [2] _        | -   | 200      | ns/V |

<sup>[1]</sup> To avoid sinking GND current from terminal nZ when switch current flows in terminal nY, the voltage drop across the bidirectional switch must not exceed 0.4 V. If the switch current flows into terminal nZ, no GND current will flow from terminal nY. In this case, there is no limit for the voltage drop across the switch.

NX3L2T384

<sup>[2]</sup> The minimum and maximum switch voltage ratings may be exceeded if the switch clamping current rating is observed but may not exceed 4.6 V.

<sup>[3]</sup> For XSON8 and XQFN8 packages: above 118 °C the value of Ptot derates linearly with 7.8 mW/K.

<sup>[2]</sup> Applies to control signal levels.

#### Dual low-ohmic single-pole single-throw analog switch

## 11. Static characteristics

Table 7. Static characteristics

At recommended operating conditions; voltages are referenced to GND (ground 0 V).

| Symbol              | Parameter                | Conditions                                                                           | Ta  | <sub>mb</sub> = 25 | °C   | T <sub>amb</sub> = | Unit           |                 |    |
|---------------------|--------------------------|--------------------------------------------------------------------------------------|-----|--------------------|------|--------------------|----------------|-----------------|----|
|                     |                          |                                                                                      | Min | Тур                | Max  | Min                | Max<br>(85 °C) | Max<br>(125 °C) |    |
| $V_{IH}$            | HIGH-level               | V <sub>CC</sub> = 1.4 V to 1.6 V                                                     | 0.9 | -                  | -    | 0.9                | -              | -               | V  |
|                     | input voltage            | V <sub>CC</sub> = 1.65 V to 1.95 V                                                   | 0.9 | -                  | -    | 0.9                | -              | -               | V  |
|                     |                          | V <sub>CC</sub> = 2.3 V to 2.7 V                                                     | 1.1 | -                  | -    | 1.1                | -              | -               | V  |
|                     |                          | V <sub>CC</sub> = 2.7 V to 3.6 V                                                     | 1.3 | -                  | -    | 1.3                | -              | -               | V  |
|                     |                          | V <sub>CC</sub> = 3.6 V to 4.3 V                                                     | 1.4 | -                  | -    | 1.4                | -              | -               | V  |
| V <sub>IL</sub>     | LOW-level                | V <sub>CC</sub> = 1.4 V to 1.6 V                                                     | -   | -                  | 0.3  | -                  | 0.3            | 0.3             | V  |
|                     | input voltage            | V <sub>CC</sub> = 1.65 V to 1.95 V                                                   | -   | -                  | 0.4  | -                  | 0.4            | 0.3             | V  |
|                     |                          | V <sub>CC</sub> = 2.3 V to 2.7 V                                                     | -   | -                  | 0.4  | -                  | 0.4            | 0.4             | V  |
|                     |                          | V <sub>CC</sub> = 2.7 V to 3.6 V                                                     | -   | -                  | 0.5  | -                  | 0.5            | 0.5             | V  |
|                     |                          | V <sub>CC</sub> = 3.6 V to 4.3 V                                                     | -   | -                  | 0.6  | -                  | 0.6            | 0.6             | V  |
| l <sub>l</sub>      | input leakage<br>current | enable input $n\overline{E}$ ;<br>$V_I = GND$ to 4.3 V;<br>$V_{CC} = 1.4$ V to 4.3 V | -   | -                  | -    | -                  | ±0.5           | ±1              | μΑ |
| I <sub>S(OFF)</sub> | OFF-state                | nY port; see Figure 6                                                                |     |                    |      |                    |                |                 |    |
|                     | leakage<br>current       | V <sub>CC</sub> = 1.4 V to 3.6 V                                                     | -   | -                  | ±5   | -                  | ±50            | ±500            | nA |
|                     |                          | $V_{CC} = 3.6 \text{ V to } 4.3 \text{ V}$                                           | -   | -                  | ±10  | -                  | ±50            | ±500            | nA |
| I <sub>S(ON)</sub>  | ON-state                 | nZ port; see Figure 7                                                                |     |                    |      |                    |                |                 |    |
|                     | leakage                  | V <sub>CC</sub> = 1.4 V to 3.6 V                                                     | -   | -                  | ±5   | -                  | ±50            | ±500            | nΑ |
|                     | current                  | $V_{CC} = 3.6 \text{ V to } 4.3 \text{ V}$                                           | -   | -                  | ±10  | -                  | ±50            | ±500            | nA |
| I <sub>CC</sub>     | supply current           | $V_I = V_{CC}$ or GND;<br>$V_{SW} = GND$ or $V_{CC}$                                 |     |                    |      |                    |                |                 |    |
|                     |                          | V <sub>CC</sub> = 3.6 V                                                              | -   | -                  | 100  | -                  | 690            | 6000            | nΑ |
|                     |                          | V <sub>CC</sub> = 4.3 V                                                              | -   | -                  | 150  | -                  | 800            | 7000            | nΑ |
| Δl <sub>CC</sub>    | additional               | $V_{SW} = GND \text{ or } V_{CC}$                                                    |     |                    |      |                    |                |                 |    |
|                     | supply current           | $V_{I} = 2.6 \text{ V}; V_{CC} = 4.3 \text{ V}$                                      | -   | 2.0                | 4.0  | -                  | 7              | 7               | μΑ |
|                     |                          | $V_{I} = 2.6 \text{ V}; V_{CC} = 3.6 \text{ V}$                                      | -   | 0.35               | 0.7  | -                  | 1              | 1               | μΑ |
|                     |                          | V <sub>I</sub> = 1.8 V; V <sub>CC</sub> = 4.3 V                                      | -   | 7.0                | 10.0 | -                  | 15             | 15              | μΑ |
|                     |                          | $V_{I} = 1.8 \text{ V}; V_{CC} = 3.6 \text{ V}$                                      | -   | 2.5                | 4.0  | -                  | 5              | 5               | μΑ |
|                     |                          | $V_{I} = 1.8 \text{ V}; V_{CC} = 2.5 \text{ V}$                                      | -   | 50                 | 200  | -                  | 300            | 500             | nA |
| C <sub>I</sub>      | input<br>capacitance     |                                                                                      | -   | 1.0                | -    | -                  | -              | -               | pF |
| C <sub>S(OFF)</sub> | OFF-state capacitance    |                                                                                      | -   | 35                 | -    | -                  | -              | -               | pF |
| C <sub>S(ON)</sub>  | ON-state capacitance     |                                                                                      | -   | 110                | -    | -                  | -              | -               | pF |

#### Dual low-ohmic single-pole single-throw analog switch

#### 11.1 Test circuits



#### 11.2 ON resistance

Table 8. ON resistance

At recommended operating conditions; voltages are referenced to GND (ground = 0 V); for graphs see Figure 9 to Figure 15.

| Symbol                | Parameter                                     | Conditions                                                             | Ta  | amb =        | –40 °C to | +85 °C | $T_{amb} = -40$ ° | C to +125 °C | Unit |
|-----------------------|-----------------------------------------------|------------------------------------------------------------------------|-----|--------------|-----------|--------|-------------------|--------------|------|
|                       |                                               |                                                                        |     | <b>V</b> lin | Typ[1]    | Max    | Min               | Max          |      |
| R <sub>ON(peak)</sub> | ON resistance<br>(peak)                       | $V_I = GND$ to $V_{CC}$ ;<br>$I_{SW} = 100$ mA;<br>see <u>Figure 8</u> |     |              |           |        |                   |              |      |
|                       |                                               | V <sub>CC</sub> = 1.4 V                                                |     | -            | 1.6       | 3.7    | -                 | 4.1          | Ω    |
|                       |                                               | V <sub>CC</sub> = 1.65 V                                               |     | -            | 1.0       | 1.6    | -                 | 1.7          | Ω    |
|                       |                                               | $V_{CC} = 2.3 \text{ V}$                                               |     | -            | 0.55      | 8.0    | -                 | 0.9          | Ω    |
|                       |                                               | $V_{CC} = 2.7 \text{ V}$                                               |     | -            | 0.5       | 0.75   | -                 | 0.9          | Ω    |
|                       |                                               | $V_{CC} = 4.3 \text{ V}$                                               |     | -            | 0.5       | 0.75   | -                 | 0.9          | Ω    |
| $\Delta R_{ON}$       | ON resistance<br>mismatch between<br>channels | $V_I = GND \text{ to } V_{CC};$<br>$I_{SW} = 100 \text{ mA}$           | [2] |              |           |        |                   |              |      |
|                       |                                               | V <sub>CC</sub> = 1.4 V                                                |     | -            | 0.04      | 0.3    | -                 | 0.3          | Ω    |
|                       |                                               | $V_{CC} = 1.65 \text{ V}$                                              |     | -            | 0.04      | 0.2    | -                 | 0.3          | Ω    |
|                       |                                               | $V_{CC} = 2.3 \text{ V}$                                               |     | -            | 0.02      | 0.08   | -                 | 0.1          | Ω    |
|                       |                                               | $V_{CC} = 2.7 \text{ V}$                                               |     | -            | 0.02      | 0.075  | -                 | 0.1          | Ω    |
|                       |                                               | $V_{CC} = 4.3 \text{ V}$                                               |     | -            | 0.02      | 0.075  | -                 | 0.1          | Ω    |
| $R_{\text{ON(flat)}}$ | ON resistance (flatness)                      | $V_I$ = GND to $V_{CC}$ ;<br>$I_{SW}$ = 100 mA                         | [3] |              |           |        |                   |              |      |
|                       |                                               | V <sub>CC</sub> = 1.4 V                                                |     | -            | 1.0       | 3.3    | -                 | 3.6          | Ω    |
|                       |                                               | V <sub>CC</sub> = 1.65 V                                               |     | -            | 0.5       | 1.2    | -                 | 1.3          | Ω    |
|                       |                                               | $V_{CC} = 2.3 \text{ V}$                                               |     | -            | 0.15      | 0.3    | -                 | 0.35         | Ω    |
|                       |                                               | $V_{CC} = 2.7 \text{ V}$                                               |     | -            | 0.13      | 0.3    | -                 | 0.35         | Ω    |
|                       |                                               | $V_{CC} = 4.3 \text{ V}$                                               |     | -            | 0.2       | 0.4    | -                 | 0.45         | Ω    |

<sup>[1]</sup> Typical values are measured at  $T_{amb}$  = 25 °C.

<sup>[2]</sup> Measured at identical V<sub>CC</sub>, temperature and input voltage.

### Dual low-ohmic single-pole single-throw analog switch

[3] Flatness is defined as the difference between the maximum and minimum value of ON resistance measured at identical V<sub>CC</sub> and temperature.

### 11.3 ON resistance test circuit and graphs



rig or root on out for modelling of rootstande

#### Dual low-ohmic single-pole single-throw analog switch



- (1)  $T_{amb} = 125 \, ^{\circ}C$ .
- (2)  $T_{amb} = 85 \, ^{\circ}C$ .
- (3)  $T_{amb} = 25 \, ^{\circ}C$ .
- (4)  $T_{amb} = -40 \, ^{\circ}C$ .

Fig 10. ON resistance as a function of input voltage;  $V_{CC} = 1.5 \text{ V}$ 



- (1)  $T_{amb} = 125 \, ^{\circ}C$ .
- (2)  $T_{amb} = 85 \, ^{\circ}C$ .
- (3)  $T_{amb} = 25 \, ^{\circ}C$ .
- (4)  $T_{amb} = -40 \, ^{\circ}C$ .

Fig 11. ON resistance as a function of input voltage;  $V_{CC} = 1.8 \text{ V}$ 



- (1)  $T_{amb} = 125 \, ^{\circ}C$ .
- (2)  $T_{amb} = 85 \, ^{\circ}C$ .
- (3)  $T_{amb} = 25 \, ^{\circ}C$ .
- (4)  $T_{amb} = -40 \, ^{\circ}C$ .

Fig 12. ON resistance as a function of input voltage;  $V_{CC} = 2.5 \text{ V}$ 



- (1)  $T_{amb} = 125 \, ^{\circ}C$ .
- (2)  $T_{amb} = 85 \, ^{\circ}C$ .
- (3)  $T_{amb} = 25 \, ^{\circ}C$ .
- (4)  $T_{amb} = -40 \, ^{\circ}C$ .

Fig 13. ON resistance as a function of input voltage;  $V_{CC} = 2.7 \text{ V}$ 

#### Dual low-ohmic single-pole single-throw analog switch



## 12. Dynamic characteristics

Table 9. Dynamic characteristics

 $V_{CC} = 3.3 \text{ V}$ 

At recommended operating conditions; voltages are referenced to GND (ground = 0 V); for load circuit see Figure 17.

 $V_{CC} = 4.3 V$ 

| Symbol           | Parameter    | Conditions                                 | Ta  | <sub>mb</sub> = 25 | °C  | T <sub>amb</sub> = | +125 °C        | Unit            |    |
|------------------|--------------|--------------------------------------------|-----|--------------------|-----|--------------------|----------------|-----------------|----|
|                  |              |                                            | Min | Typ[1]             | Max | Min                | Max<br>(85 °C) | Max<br>(125 °C) |    |
| t <sub>en</sub>  | enable time  | nE to nZ or nY;<br>see Figure 16           |     |                    |     |                    |                |                 |    |
|                  |              | $V_{CC}$ = 1.4 V to 1.6 V                  | -   | 50                 | 90  | -                  | 120            | 120             | ns |
|                  |              | $V_{CC}$ = 1.65 V to 1.95 V                | -   | 36                 | 70  | -                  | 80             | 90              | ns |
|                  |              | $V_{CC}$ = 2.3 V to 2.7 V                  | -   | 24                 | 45  | -                  | 50             | 55              | ns |
|                  |              | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | -   | 22                 | 40  | -                  | 45             | 50              | ns |
|                  |              | $V_{CC} = 3.6 \text{ V to } 4.3 \text{ V}$ | -   | 22                 | 40  | -                  | 45             | 50              | ns |
| t <sub>dis</sub> | disable time | nE to nZ or nY;<br>see <u>Figure 16</u>    |     |                    |     |                    |                |                 |    |
|                  |              | $V_{CC}$ = 1.4 V to 1.6 V                  | -   | 30                 | 45  | -                  | 50             | 60              | ns |
|                  |              | $V_{CC}$ = 1.65 V to 1.95 V                | -   | 20                 | 30  | -                  | 35             | 40              | ns |
|                  |              | $V_{CC}$ = 2.3 V to 2.7 V                  | -   | 15                 | 20  | -                  | 22             | 25              | ns |
|                  |              | $V_{CC}$ = 2.7 V to 3.6 V                  | -   | 11                 | 15  | -                  | 18             | 22              | ns |
|                  |              | $V_{CC} = 3.6 \text{ V to } 4.3 \text{ V}$ | -   | 11                 | 15  | -                  | 18             | 22              | ns |

<sup>[1]</sup> Typical values are measured at  $T_{amb}$  = 25 °C and  $V_{CC}$  = 1.5 V, 1.8 V, 2.5 V, 3.3 V and 4.3 V respectively.

NX3L2T384

All information provided in this document is subject to legal disclaimers.

#### Dual low-ohmic single-pole single-throw analog switch

#### 12.1 Waveform and test circuits



Measurement points are given in Table 10.

Logic level:  $V_{\text{OH}}$  is the typical output voltage that occurs with the output load.

Fig 16. Enable and disable times

Table 10. Measurement points

| Supply voltage  | Input              | Output             |
|-----------------|--------------------|--------------------|
| V <sub>CC</sub> | V <sub>M</sub>     | V <sub>X</sub>     |
| 1.4 V to 4.3 V  | 0.5V <sub>CC</sub> | 0.9V <sub>OH</sub> |



Test data is given in Table 11.

Definitions test circuit:

R<sub>L</sub> = Load resistance.

 $C_L$  = Load capacitance including jig and probe capacitance.

 $V_{EXT}$  = External voltage for measuring switching times.

Fig 17. Test circuit for measuring switching times

Table 11. Test data

| Supply voltage  | Input           |                                 | Load  |                |
|-----------------|-----------------|---------------------------------|-------|----------------|
| V <sub>CC</sub> | V <sub>I</sub>  | t <sub>r</sub> , t <sub>f</sub> | CL    | R <sub>L</sub> |
| 1.4 V to 4.3 V  | V <sub>CC</sub> | ≤ 2.5 ns                        | 35 pF | 50 Ω           |

#### Dual low-ohmic single-pole single-throw analog switch

## 12.2 Additional dynamic characteristics

Table 12. Additional dynamic characteristics

At recommended operating conditions; voltages are referenced to GND (ground = 0 V);  $V_l = \text{GND}$  or  $V_{\text{CC}}$  (unless otherwise specified);  $t_r = t_f \le 2.5$  ns.

| Symbol              | Parameter             | Conditions                                                                                                              |            | Ta  | T <sub>amb</sub> = 25 °C |     | Unit |
|---------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------|------------|-----|--------------------------|-----|------|
|                     |                       |                                                                                                                         |            | Min | Тур                      | Max |      |
| THD                 | total harmonic        | $f_i$ = 20 Hz to 20 kHz; $R_L$ = 32 $\Omega$ ; see Figure 18                                                            | <u>[1]</u> |     |                          |     |      |
|                     | distortion            | $V_{CC} = 1.4 \text{ V}; V_I = 1 \text{ V (p-p)}$                                                                       |            | -   | 0.15                     | -   | %    |
|                     |                       | $V_{CC} = 1.65 \text{ V}; V_I = 1.2 \text{ V (p-p)}$                                                                    |            | -   | 0.10                     | -   | %    |
|                     |                       | $V_{CC} = 2.3 \text{ V}; V_I = 1.5 \text{ V (p-p)}$                                                                     |            | -   | 0.02                     | -   | %    |
|                     |                       | $V_{CC} = 2.7 \text{ V}; V_{I} = 2 \text{ V (p-p)}$                                                                     |            | -   | 0.02                     | -   | %    |
|                     |                       | $V_{CC} = 4.3 \text{ V}; V_{I} = 2 \text{ V (p-p)}$                                                                     |            | -   | 0.02                     | -   | %    |
| f <sub>(-3dB)</sub> | -3 dB frequency       | $R_L = 50 \Omega$ ; see Figure 19                                                                                       | <u>[1]</u> |     |                          |     |      |
|                     | response              | V <sub>CC</sub> = 1.4 V to 4.3 V                                                                                        |            | -   | 60                       | -   | MHz  |
| $lpha_{iso}$        | isolation (OFF-state) | $f_i$ = 100 kHz; $R_L$ = 50 $\Omega$ ; see Figure 20                                                                    | <u>[1]</u> |     |                          |     |      |
|                     |                       | V <sub>CC</sub> = 1.4 V to 4.3 V                                                                                        |            | -   | -90                      | -   | dB   |
| $V_{ct}$            | crosstalk voltage     | between digital inputs and switch;<br>$f_i = 1 \text{ MHz}$ ; $C_L = 50 \text{ pF}$ ; $R_L = 50 \Omega$ ; see Figure 21 |            |     |                          |     |      |
|                     |                       | V <sub>CC</sub> = 1.4 V to 3.6 V                                                                                        |            | -   | 0.2                      | -   | V    |
|                     |                       | V <sub>CC</sub> = 3.6 V to 4.3 V                                                                                        |            | -   | 0.2                      | -   | V    |
| Xtalk               | crosstalk             | between switches;<br>$f_i = 100 \text{ kHz}$ ; $R_L = 50 \Omega$ ; see Figure 22                                        | [1]        |     |                          |     |      |
|                     |                       | V <sub>CC</sub> = 1.4 V to 4.3 V                                                                                        |            | -   | -90                      | -   | dB   |
| Q <sub>inj</sub>    | charge injection      | $f_i$ = 1 MHz; $C_L$ = 0.1 nF; $R_L$ = 1 M $\Omega$ ; $V_{gen}$ = 0 V; $R_{gen}$ = 0 $\Omega$ ; see Figure 23           |            |     |                          |     |      |
|                     |                       | V <sub>CC</sub> = 1.5 V                                                                                                 |            | -   | 3                        | -   | рС   |
|                     |                       | V <sub>CC</sub> = 1.8 V                                                                                                 |            | -   | 3                        | -   | рС   |
|                     |                       | V <sub>CC</sub> = 2.5 V                                                                                                 |            | -   | 3                        | -   | рС   |
|                     |                       | V <sub>CC</sub> = 3.3 V                                                                                                 |            | -   | 3                        | -   | рС   |
|                     |                       | V <sub>CC</sub> = 4.3 V                                                                                                 |            | -   | 6                        | -   | рС   |

<sup>[1]</sup>  $f_i$  is biased at  $0.5V_{CC}$ .

## 13. Test circuits



NX3L2T384

All information provided in this document is subject to legal disclaimers.

#### Dual low-ohmic single-pole single-throw analog switch



Adjust f<sub>i</sub> voltage to obtain 0 dBm level at output. Increase f<sub>i</sub> frequency until dB meter reads -3 dB.

Fig 19. Test circuit for measuring the frequency response when channel is in ON-state



Adjust fi voltage to obtain 0 dBm level at input.

Fig 20. Test circuit for measuring isolation (OFF-state)



a. Test circuit



b. Input and output pulse definitions

Fig 21. Test circuit for measuring crosstalk voltage between digital inputs and switch

NX3L2T384 **NXP Semiconductors** 

#### Dual low-ohmic single-pole single-throw analog switch





a. Test circuit



b. Input and output pulse definitions

Definition:  $Q_{inj} = \Delta V_O \times C_L$ .  $\Delta V_{O}$  = output voltage variation. R<sub>gen</sub> = generator resistance.

 $V_{gen}$  = generator voltage.

Fig 23. Test circuit for measuring charge injection

NX3L2T384 **NXP Semiconductors** 

#### Dual low-ohmic single-pole single-throw analog switch

## 14. Package outline



Fig 24. Package outline SOT833-1 (XSON8)

All information provided in this document is subject to legal disclaimers.

NX3L2T384 **NXP Semiconductors** 

#### Dual low-ohmic single-pole single-throw analog switch



Fig 25. Package outline SOT996-2 (XSON8)

NX3L2T384 All information provided in this document is subject to legal disclaimers.

#### Dual low-ohmic single-pole single-throw analog switch



Fig 26. Package outline SOT902-2 (XQFN8)

NX3L2T384

#### Dual low-ohmic single-pole single-throw analog switch

## 15. Abbreviations

#### Table 13. Abbreviations

| Acronym | Description                             |
|---------|-----------------------------------------|
| CDM     | Charged Device Model                    |
| CMOS    | Complementary Metal Oxide Semiconductor |
| ESD     | ElectroStatic Discharge                 |
| НВМ     | Human Body Model                        |
| MM      | Machine Model                           |

# 16. Revision history

#### Table 14. Revision history

| Document ID    | Release date                     | Data sheet status     | Change notice          | Supersedes    |
|----------------|----------------------------------|-----------------------|------------------------|---------------|
| NX3L2T384 v.5  | 20130208                         | Product data sheet    | -                      | NX3L2T384 v.4 |
| Modifications: | <ul> <li>For type nur</li> </ul> | mber NX3L2T384GD XSOI | N8U has changed to XS0 | ON8.          |
| NX3L2T384 v.4  | 20120621                         | Product data sheet    | -                      | NX3L2T384 v.3 |
| NX3L2T384 v.3  | 20111107                         | Product data sheet    | -                      | NX3L2T384 v.2 |
| NX3L2T384 v.2  | 20101221                         | Product data sheet    | -                      | NX3L2T384 v.1 |
| NX3L2T384 v.1  | 20091022                         | Product data sheet    | -                      | -             |
|                |                                  |                       |                        |               |

### Dual low-ohmic single-pole single-throw analog switch

## 17. Legal information

#### 17.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

#### 17.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 17.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

NX3L2T384

#### Dual low-ohmic single-pole single-throw analog switch

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond

NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### 17.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

#### 18. Contact information

For more information, please visit: <a href="http://www.nxp.com">http://www.nxp.com</a>

For sales office addresses, please send an email to: salesaddresses@nxp.com

NX3L2T384 **NXP Semiconductors** Dual low-ohmic single-pole single-throw analog switch

### 19. Contents

| 1    | General description                   | . 1 |
|------|---------------------------------------|-----|
| 2    | Features and benefits                 | . 1 |
| 3    | Applications                          | . 2 |
| 4    | Ordering information                  |     |
| 5    | Marking                               | . 2 |
| 6    | Functional diagram                    | . 2 |
| 7    | Pinning information                   | . 3 |
| 7.1  | Pinning                               | . 3 |
| 7.2  | Pin description                       | . 3 |
| 8    | Functional description                | . 4 |
| 9    | Limiting values                       | . 4 |
| 10   | Recommended operating conditions      | . 4 |
| 11   | Static characteristics                | . 5 |
| 11.1 | Test circuits                         | . 6 |
| 11.2 | ON resistance                         |     |
| 11.3 | ON resistance test circuit and graphs | . 7 |
| 12   | Dynamic characteristics               | . 9 |
| 12.1 | Waveform and test circuits            | 10  |
| 12.2 | Additional dynamic characteristics    | 11  |
| 13   | Test circuits                         | 11  |
| 14   | Package outline                       | 14  |
| 15   | Abbreviations                         | 17  |
| 16   | Revision history                      | 17  |
| 17   | Legal information                     | 18  |
| 17.1 | Data sheet status                     | 18  |
| 17.2 | Definitions                           | 18  |
| 17.3 | Disclaimers                           | 18  |
| 17.4 | Trademarks                            | 19  |
| 18   | Contact information                   | 19  |
| 19   | Contents                              | 20  |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.