

60 V, 5 A PNP low V<sub>CEsat</sub> (BISS) transistor Rev. 01 — 1 April 2010

Product data sheet

#### 1. **Product profile**

### **1.1 General description**

PNP low V<sub>CEsat</sub> Breakthrough In Small Signal (BISS) transistor in a medium power and flat lead SOT89 (SC-62) Surface-Mounted Device (SMD) plastic package.

NPN complement: PBSS4041NX.

#### 1.2 Features and benefits

- Very low collector-emitter saturation voltage V<sub>CEsat</sub>
- High collector current capability I<sub>C</sub> and I<sub>CM</sub>
- High collector current gain (h<sub>FE</sub>) at high I<sub>C</sub>
- High energy efficiency due to less heat generation
- AEC-Q101 qualified
- Smaller required Printed-Circuit Board (PCB) area than for conventional transistors

#### 1.3 Applications

- Loadswitch
- Battery-driven devices
- Power management
- Charging circuits
- Power switches (e.g. motors, fans)

### 1.4 Quick reference data

#### Table 1. **Quick reference data**

| Symbol             | Parameter                                  | Conditions                                           | Min          | Тур | Max | Unit |
|--------------------|--------------------------------------------|------------------------------------------------------|--------------|-----|-----|------|
| $V_{CEO}$          | collector-emitter voltage                  | open base                                            | -            | -   | -60 | V    |
| l <sub>C</sub>     | collector current                          |                                                      | -            | -   | -5  | А    |
| I <sub>CM</sub>    | peak collector current                     | single pulse; $t_p \leq 1 \text{ ms}$                | -            | -   | -15 | A    |
| R <sub>CEsat</sub> | collector-emitter<br>saturation resistance | $I_{C} = -4 \text{ A};$<br>$I_{B} = -400 \text{ mA}$ | <u>[1]</u> _ | 40  | 60  | mΩ   |

[1] Pulse test:  $t_p \le 300 \ \mu s$ ;  $\delta \le 0.02$ .



60 V, 5 A PNP low V<sub>CEsat</sub> (BISS) transistor

### 2. Pinning information

| Table 2. | Pinning     |                    |                |
|----------|-------------|--------------------|----------------|
| Pin      | Description | Simplified outline | Graphic symbol |
| 1        | emitter     | _                  | _              |
| 2        | collector   |                    | 2              |
| 3        | base        |                    | 3              |
|          |             |                    | 006aaa231      |

## 3. Ordering information

| Table 3. Orde | ering inform | nation                                   |         |
|---------------|--------------|------------------------------------------|---------|
| Type number   | Package      |                                          |         |
|               | Name         | Description                              | Version |
| PBSS4041PX    | SC-62        | plastic surface-mounted package; 3 leads | SOT89   |

### 4. Marking

| Table 4. Marking codes |                             |
|------------------------|-----------------------------|
| Type number            | Marking code <sup>[1]</sup> |
| PBSS4041PX             | *6G                         |
|                        |                             |

- [1] \* = -: made in Hong Kong
  - \* = p: made in Hong Kong
  - \* = t: made in Malaysia
  - \* = W: made in China

### 5. Limiting values

#### Table 5. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter                 | Conditions                            | Min | Max | Unit |
|------------------|---------------------------|---------------------------------------|-----|-----|------|
| V <sub>CBO</sub> | collector-base voltage    | open emitter                          | -   | -60 | V    |
| V <sub>CEO</sub> | collector-emitter voltage | open base                             | -   | -60 | V    |
| $V_{\text{EBO}}$ | emitter-base voltage      | open collector                        | -   | -5  | V    |
| I <sub>C</sub>   | collector current         |                                       | -   | -5  | А    |
| I <sub>CM</sub>  | peak collector current    | single pulse; $t_p \leq 1 \text{ ms}$ | -   | -15 | А    |
| I <sub>B</sub>   | base current              |                                       | -   | -1  | А    |

PBSS4041PX\_1 Product data sheet

#### 60 V, 5 A PNP low V<sub>CEsat</sub> (BISS) transistor

| Table 5. | Limiting | values | continued |
|----------|----------|--------|-----------|
|----------|----------|--------|-----------|

In accordance with the Absolute Maximum Rating System (IEC 60134).

|                  |                         |                               | ,            |      |      |
|------------------|-------------------------|-------------------------------|--------------|------|------|
| Symbol           | Parameter               | Conditions                    | Min          | Max  | Unit |
| P <sub>tot</sub> | total power dissipation | $T_{amb} \leq 25 \ ^{\circ}C$ | <u>[1]</u> _ | 600  | mW   |
|                  |                         |                               | [2] _        | 1650 | mW   |
|                  |                         |                               | [3] _        | 2500 | mW   |
| Tj               | junction temperature    |                               | -            | 150  | °C   |
| T <sub>amb</sub> | ambient temperature     |                               | -55          | +150 | °C   |
| T <sub>stg</sub> | storage temperature     |                               | -65          | +150 | °C   |

[1] Device mounted on an FR4 PCB, single-sided copper, tin-plated and standard footprint.

[2] Device mounted on an FR4 PCB, single-sided copper, tin-plated, mounting pad for collector 6 cm<sup>2</sup>.

[3] Device mounted on a ceramic PCB,  $AI_2O_3$ , standard footprint.



60 V, 5 A PNP low V<sub>CEsat</sub> (BISS) transistor

### 6. Thermal characteristics

| Table 6.              | Thermal characteristics                          |             |              |     |     |      |
|-----------------------|--------------------------------------------------|-------------|--------------|-----|-----|------|
| Symbol                | Parameter                                        | Conditions  | Min          | Тур | Max | Unit |
| R <sub>th(j-a)</sub>  | thermal resistance from junction to ambient      | in free air | <u>[1]</u> _ | -   | 210 | K/W  |
|                       |                                                  |             | [2] _        | -   | 75  | K/W  |
|                       |                                                  |             | <u>[3]</u> _ | -   | 50  | K/W  |
| R <sub>th(j-sp)</sub> | thermal resistance from junction to solder point |             | -            | -   | 20  | K/W  |

[1] Device mounted on an FR4 PCB, single-sided copper, tin-plated and standard footprint.

[2] Device mounted on an FR4 PCB, single-sided copper, tin-plated, mounting pad for collector 6 cm<sup>2</sup>.

[3] Device mounted on a ceramic PCB, Al<sub>2</sub>O<sub>3</sub>, standard footprint.



#### **NXP Semiconductors**

## PBSS4041PX

#### 60 V, 5 A PNP low V<sub>CEsat</sub> (BISS) transistor



60 V, 5 A PNP low V<sub>CEsat</sub> (BISS) transistor

### 7. Characteristics

| Symbol                               | Parameter                               | Conditions                                                                        |            | Min | Тур   | Max   | Unit |
|--------------------------------------|-----------------------------------------|-----------------------------------------------------------------------------------|------------|-----|-------|-------|------|
| I <sub>CBO</sub>                     | collector-base cut-off                  | $V_{CB} = -60 \text{ V}; I_E = 0 \text{ A}$                                       |            | -   | -     | -100  | nA   |
|                                      | current                                 | $V_{CB} = -60 \text{ V}; I_E = 0 \text{ A};$<br>T <sub>j</sub> = 150 °C           |            | -   | -     | -50   | μΑ   |
| I <sub>CES</sub>                     | collector-emitter<br>cut-off current    | $V_{CE} = -48 \text{ V};  V_{BE} = 0 \text{ V}$                                   |            | -   | -     | -100  | nA   |
| I <sub>EBO</sub>                     | emitter-base cut-off current            | $V_{EB} = -5 \text{ V}; \text{ I}_{C} = 0 \text{ A}$                              |            | -   | -     | -100  | nA   |
| h <sub>FE</sub>                      | DC current gain                         | $V_{CE} = -2 V$                                                                   | [1]        |     |       |       |      |
|                                      |                                         | I <sub>C</sub> = -500 mA                                                          |            | 200 | 300   | -     |      |
|                                      |                                         | $I_{\rm C} = -1$ A                                                                |            | 180 | 270   | -     |      |
|                                      |                                         | $I_{\rm C} = -2$ A                                                                |            | 150 | 250   | -     |      |
|                                      |                                         | $I_C = -4 A$                                                                      |            | 120 | 180   | -     |      |
|                                      |                                         | $I_{\rm C} = -6  {\rm A}$                                                         |            | 80  | 125   | -     |      |
| V <sub>CEsat</sub> collector-emitter |                                         |                                                                                   | [1]        |     |       |       |      |
|                                      | saturation voltage                      | $I_{C} = -1 \text{ A}; I_{B} = -50 \text{ mA}$                                    |            | -   | -60   | -90   | mV   |
|                                      |                                         | $I_{C} = -1 \text{ A}; I_{B} = -10 \text{ mA}$                                    |            | -   | -120  | -180  | mV   |
|                                      |                                         | $I_{C} = -2 \text{ A}; I_{B} = -40 \text{ mA}$                                    |            | -   | -145  | -210  | mV   |
|                                      |                                         | $I_{C} = -4 \text{ A}; I_{B} = -200 \text{ mA}$                                   |            | -   | -195  | -300  | mV   |
|                                      |                                         | $I_{C} = -4 \text{ A}; I_{B} = -400 \text{ mA}$                                   |            | -   | -160  | -240  | mV   |
|                                      |                                         | $I_{C} = -5 \text{ A}; I_{B} = -500 \text{ mA}$                                   |            | -   | -200  | -300  | mV   |
| R <sub>CEsat</sub>                   | collector-emitter saturation resistance | $I_{C} = -4 \text{ A}; I_{B} = -400 \text{ mA}$                                   | <u>[1]</u> | -   | 40    | 60    | mΩ   |
| V <sub>BEsat</sub>                   | base-emitter                            | $I_{C} = -1 \text{ A}; I_{B} = -100 \text{ mA}$                                   | [1]        | -   | -0.84 | -0.9  | V    |
|                                      | saturation voltage                      | $I_{\rm C} = -4$ A; $I_{\rm B} = -400$ mA                                         | [1]        | -   | -0.98 | -1.05 | V    |
| V <sub>BEon</sub>                    | base-emitter turn-on voltage            | $V_{CE} = -2 \text{ V}; \text{ I}_{C} = -2 \text{ A}$                             | <u>[1]</u> | -   | -0.77 | -0.85 | V    |
| t <sub>d</sub>                       | delay time                              | V <sub>CC</sub> = -12.5 V;                                                        |            | -   | 45    | -     | ns   |
| t <sub>r</sub>                       | rise time                               | $I_{\rm C} = -1 \text{ A}; I_{\rm Bon} = -0.05 \text{ A};$                        |            | -   | 60    | -     | ns   |
| t <sub>on</sub>                      | turn-on time                            | $I_{Boff} = 0.05 \text{ A}$                                                       |            | -   | 105   | -     | ns   |
| t <sub>s</sub>                       | storage time                            |                                                                                   |            | -   | 440   | -     | ns   |
| t <sub>f</sub>                       | fall time                               |                                                                                   |            | -   | 75    | -     | ns   |
| t <sub>off</sub>                     | turn-off time                           |                                                                                   |            | -   | 515   | -     | ns   |
| f <sub>T</sub>                       | transition frequency                    | $V_{CE} = -10 V;$<br>$I_{C} = -100 mA;$<br>f = 100 MHz                            |            | -   | 110   | -     | MHz  |
| C <sub>c</sub>                       | collector capacitance                   | $V_{CB} = -10 \text{ V};$<br>$I_E = i_e = 0 \text{ A}; \text{ f} = 1 \text{ MHz}$ |            | -   | 85    | -     | pF   |

 $\label{eq:point} \begin{tabular}{ll} \begin{$ 

#### **NXP Semiconductors**

## PBSS4041PX

### 60 V, 5 A PNP low V<sub>CEsat</sub> (BISS) transistor



#### **NXP Semiconductors**

## PBSS4041PX

#### 60 V, 5 A PNP low V<sub>CEsat</sub> (BISS) transistor



PBSS4041PX 1

60 V, 5 A PNP low V<sub>CEsat</sub> (BISS) transistor

### 8. Test information



#### 8.1 Quality information

This product has been qualified in accordance with the Automotive Electronics Council (AEC) standard *Q101* - *Stress test qualification for discrete semiconductors*, and is suitable for use in automotive applications.

60 V, 5 A PNP low V<sub>CEsat</sub> (BISS) transistor

### 9. Package outline



### **10. Packing information**

#### Table 8. Packing methods

The indicated -xxx are the last three digits of the 12NC ordering code.[1]

| Type number Package Description |                                     | Description                         | Packing quantit |      | g quantity |
|---------------------------------|-------------------------------------|-------------------------------------|-----------------|------|------------|
|                                 |                                     |                                     |                 | 3000 | 10000      |
| PBSS4041PX SOT89                | 8 mm pitch, 12 mm tape and reel; T1 | [2]                                 | -115            | -135 |            |
|                                 |                                     | 8 mm pitch, 12 mm tape and reel; T3 | <u>[3]</u>      | -120 | -          |

[1] For further information and the availability of packing methods, see <u>Section 14</u>.

- [2] T1: normal taping
- [3] T3: 90° rotated taping

60 V, 5 A PNP low V<sub>CEsat</sub> (BISS) transistor

### 11. Soldering



PBSS4041PX\_1

60 V, 5 A PNP low V<sub>CEsat</sub> (BISS) transistor

## **12. Revision history**

| Table 9. Revision hist | ory          |                    |               |            |
|------------------------|--------------|--------------------|---------------|------------|
| Document ID            | Release date | Data sheet status  | Change notice | Supersedes |
| PBSS4041PX_1           | 20100401     | Product data sheet | -             | -          |

#### 60 V, 5 A PNP low V<sub>CEsat</sub> (BISS) transistor

### 13. Legal information

#### 13.1 Data sheet status

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

#### 13.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 13.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or

malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on a weakness or default in the customer application/use or the application/use of customer's third party customer(s) (hereinafter both referred to as "Application"). It is customer's sole responsibility to check whether the NXP Semiconductors product is suitable and fit for the Application planned. Customer has to do all necessary testing for the Application in order to avoid a default of the Application and the product. NXP Semiconductors does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

#### 13.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

Desidence data alla

PBSS4041PX 1

© NXP B.V. 2010. All rights reserved.

60 V, 5 A PNP low V<sub>CEsat</sub> (BISS) transistor

### 14. Contact information

For more information, please visit: <u>http://www.nxp.com</u>

For sales office addresses, please send an email to: <a href="mailto:salesaddresses@nxp.com">salesaddresses@nxp.com</a>

### 60 V, 5 A PNP low V<sub>CEsat</sub> (BISS) transistor

### **15. Contents**

| 1    | Product profile 1         |
|------|---------------------------|
| 1.1  | General description 1     |
| 1.2  | Features and benefits 1   |
| 1.3  | Applications 1            |
| 1.4  | Quick reference data 1    |
| 2    | Pinning information 2     |
| 3    | Ordering information 2    |
| 4    | Marking 2                 |
| 5    | Limiting values 2         |
| 6    | Thermal characteristics 4 |
| 7    | Characteristics 6         |
| 8    | Test information 9        |
| 8.1  | Quality information 9     |
| 9    | Package outline 10        |
| 10   | Packing information 10    |
| 11   | Soldering 11              |
| 12   | Revision history 12       |
| 13   | Legal information 13      |
| 13.1 | Data sheet status 13      |
| 13.2 | Definitions               |
| 13.3 | Disclaimers               |
| 13.4 | Trademarks13              |
| 14   | Contact information 14    |
| 15   | Contents 15               |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2010.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 1 April 2010 Document identifier: PBSS4041PX\_1