

# PCF85176 40 x 4 universal LCD driver for low multiplex rates Rev. 4 – 10 June 2013 Prode

Product data sheet

# 1. General description

The PCF85176 is a peripheral device which interfaces to almost any Liquid Crystal Display (LCD)<sup>1</sup> with low multiplex rates. It generates the drive signals for any static or multiplexed LCD containing up to four backplanes and up to 40 segments. It can be easily cascaded for larger LCD applications. The PCF85176 is compatible with most microcontrollers and communicates via the two-line bidirectional I<sup>2</sup>C-bus. Communication overheads are minimized by a display RAM with auto-incremented addressing, by hardware subaddressing, and by display memory switching (static and duplex drive modes).

# 2. Features and benefits

- Single chip LCD controller and driver
- Selectable backplane drive configuration: static, 2, 3, or 4 backplane multiplexing
- Selectable display bias configuration: static, <sup>1</sup>/<sub>2</sub>, or <sup>1</sup>/<sub>3</sub>
- Internal LCD bias generation with voltage-follower buffers
- 40 segment drives:
  - Up to 20 7-segment numeric characters
  - Up to 10 14-segment alphanumeric characters
  - Any graphics of up to 160 elements
- 40 × 4-bit RAM for display data storage
- Auto-incremented display data loading across device subaddress boundaries
- Display memory bank switching in static and duplex drive modes
- Versatile blinking modes
- Independent supplies possible for LCD and logic voltages
- Wide power supply range: from 1.8 V to 5.5 V
- Wide logic LCD supply range:
  - From 2.5 V for low-threshold LCDs
  - Up to 6.5 V for guest-host LCDs and high-threshold twisted nematic LCDs
- Low power consumption
- 400 kHz l<sup>2</sup>C-bus interface
- May be cascaded for large LCD applications (up to 2560 elements possible)
- No external components required
- Manufactured in silicon gate CMOS process

<sup>1.</sup> The definition of the abbreviations and acronyms used in this data sheet can be found in <u>Section 19</u>.



# 3. Ordering information

| Table 1. Ordering information |         |                                                                               |          |  |  |  |  |
|-------------------------------|---------|-------------------------------------------------------------------------------|----------|--|--|--|--|
| Type number                   | Package | Package                                                                       |          |  |  |  |  |
|                               | Name    | Description                                                                   | Version  |  |  |  |  |
| PCF85176H                     | TQFP64  | plastic thin quad flat package, 64 leads; body 10 $\times$ 10 $\times$ 1.0 mm | SOT357-1 |  |  |  |  |
| PCF85176T                     | TSSOP56 | plastic thin shrink small outline package,<br>56 leads; body width 6.1 mm     | SOT364-1 |  |  |  |  |

# 3.1 Ordering options

### Table 2.Ordering options

| Product type number | Sales item (12NC) | Orderable part number | IC<br>revision | Delivery form                    |
|---------------------|-------------------|-----------------------|----------------|----------------------------------|
| PCF85176H/1         | 935290063518      | PCF85176H/1,518       | 1              | tape and reel, 13 inch, dry pack |
| PCF85176T/1         | 935290075118      | PCF85176T/1,118       | 1              | tape and reel, 13 inch           |

# 4. Marking

| Table 3. Marking codes |              |
|------------------------|--------------|
| Product type number    | Marking code |
| PCF85176H/1            | PCF85176H    |
| PCF85176T/1            | PCF85176T    |

40 x 4 universal LCD driver for low multiplex rates

# 5. Block diagram



40 x 4 universal LCD driver for low multiplex rates

# 6. Pinning information

# 6.1 Pinning



4 of 57

# **NXP Semiconductors**

# PCF85176

40 x 4 universal LCD driver for low multiplex rates



# 6.2 Pin description

# Table 4. Pin description

| Symbol                | Pin                                     | Description            |              |                                                                    |  |
|-----------------------|-----------------------------------------|------------------------|--------------|--------------------------------------------------------------------|--|
|                       | TQFP64<br>(PCF85176H)                   | TSSOP56<br>(PCF85176T) | Туре         |                                                                    |  |
| SDA                   | 10                                      | 44                     | input/output | I <sup>2</sup> C-bus serial data line                              |  |
| SCL                   | 11                                      | 45                     | input        | I <sup>2</sup> C-bus serial clock                                  |  |
| CLK                   | 13                                      | 47                     | input/output | clock line                                                         |  |
| V <sub>DD</sub>       | 14                                      | 48                     | supply       | supply voltage                                                     |  |
| SYNC                  | 12                                      | 46                     | input/output | cascade synchronization                                            |  |
| OSC                   | 15                                      | 49                     | input        | internal oscillator enable                                         |  |
| A0 to A2              | 16 to 18                                | 50 to 52               | input        | subaddress inputs                                                  |  |
| SA0                   | 19                                      | 53                     | input        | I <sup>2</sup> C-bus address input                                 |  |
| V <sub>SS</sub>       | 20                                      | 54                     | supply       | ground supply voltage                                              |  |
| V <sub>LCD</sub>      | 21                                      | 55                     | supply       | LCD supply voltage                                                 |  |
| BP0, BP2,<br>BP1, BP3 | 25 to 28                                | 56, 1, 2, 3            | output       | LCD backplane outputs                                              |  |
| S0 to S39             | 29 to 32, 34 to 47,<br>49 to 64, 2 to 7 | 4 to 43                | output       | LCD segment outputs                                                |  |
| n.c.                  | 1, 8, 9, 22 to 24,<br>33, 48            | -                      | -            | not connected; do not<br>connect and do not use as<br>feed through |  |

6 of 57

# 7. Functional description

The PCF85176 is a versatile peripheral device designed to interface between any microcontroller to a wide variety of LCD segment or dot matrix displays (see Figure 4). It can directly drive any static or multiplexed LCD containing up to four backplanes and up to 40 segments.

# 7.1 Commands of PCF85176

The commands available to the PCF85176 are defined in Table 5.

## Table 5.Definition of PCF85176 commands

Bit position labeled as - is not used.

| Command           | Ope | Operation Code |       |   |   |       | Reference |     |          |
|-------------------|-----|----------------|-------|---|---|-------|-----------|-----|----------|
| Bit               | 7   | 6              | 5     | 4 | 3 | 2     | 1         | 0   |          |
| mode-set          | С   | 1              | 0     | - | Е | В     | M[1:      | 0]  | Table 7  |
| load-data-pointer | С   | 0              | P[5:0 | ] |   |       |           |     | Table 8  |
| device-select     | С   | 1              | 1     | 0 | 0 | A[2:0 | )]        |     | Table 9  |
| bank-select       | С   | 1              | 1     | 1 | 1 | 0     | I         | 0   | Table 10 |
| blink-select      | С   | 1              | 1     | 1 | 0 | AB    | BF[1      | :0] | Table 11 |

All available commands carry a continuation bit C in their most significant bit position as shown in <u>Figure 22</u>. When this bit is set logic 1, it indicates that the next byte of the transfer to arrive will also represent a command. If this bit is set logic 0, it indicates that the command byte is the last in the transfer. Further bytes will be regarded as display data (see <u>Table 6</u>).

#### Table 6.C bit description

| Bit | Symbol | Value | Description                                                                   |
|-----|--------|-------|-------------------------------------------------------------------------------|
| 7   | С      |       | continue bit                                                                  |
|     |        | 0     | last control byte in the transfer; next byte will be regarded as display data |
|     |        | 1     | control bytes continue; next byte will be a command too                       |

## 7.1.1 Command: mode-set

The mode-set command allows configuring the multiplex mode, the bias levels and enabling or disabling the display.

| Table 7. | Mode-set | t command l | bit description                       |
|----------|----------|-------------|---------------------------------------|
| Bit      | Symbol   | Value       | Description                           |
| 7        | С        | 0, 1        | see <u>Table 6</u>                    |
| 6 to 5   | -        | 10          | fixed value                           |
| 4        | -        | -           | unused                                |
| 3        | Е        |             | display status <sup>[1]</sup>         |
|          |          | 0[2]        | disabled (blank)[3]                   |
|          |          | 1           | enabled                               |
| 2        | В        |             | LCD bias configuration <sup>[4]</sup> |
|          |          | 0[2]        | 1⁄3 bias                              |
|          |          | 1           | 1⁄2 bias                              |
| 1 to 0   | M[1:0]   |             | LCD drive mode selection              |
|          |          | 01          | static; BP0                           |
|          |          | 10          | 1:2 multiplex; BP0, BP1               |
|          |          | 11          | 1:3 multiplex; BP0, BP1, BP2          |
|          |          | 00[2]       | 1:4 multiplex; BP0, BP1, BP2, BP3     |

[1] The possibility to disable the display allows implementation of blinking under external control.

[2] Default value.

[3] The display is disabled by setting all backplane and segment outputs to  $V_{LCD}$ .

[4] Not applicable for static drive mode.

### 7.1.2 Command: load-data-pointer

The load-data-pointer command defines the display RAM address where the following display data will be sent to.

 Table 8.
 Load-data-pointer command bit description

 See Section 7.6.1.

|        | <u>,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,</u> |                                |                                                                                                           |
|--------|----------------------------------------------|--------------------------------|-----------------------------------------------------------------------------------------------------------|
| Bit    | Symbol                                       | Value                          | Description                                                                                               |
| 7      | С                                            | 0, 1                           | see Table 6                                                                                               |
| 6      | -                                            | 0                              | fixed value                                                                                               |
| 5 to 0 | P[5:0]                                       | 000000 <u>[1]</u> to<br>100111 | 6 bit binary value, 0 to 39; transferred to the data pointer to define one of forty display RAM addresses |

[1] Default value.

### 7.1.3 Command: device-select

The device-select command allows defining the subaddress counter value.

| Table 9.Device-select command bit descriptionSee Section 7.6.2. |        |                           |                                                                                                                |  |  |
|-----------------------------------------------------------------|--------|---------------------------|----------------------------------------------------------------------------------------------------------------|--|--|
| Bit                                                             | Symbol | Value                     | Description                                                                                                    |  |  |
| 7                                                               | С      | 0, 1                      | see Table 6                                                                                                    |  |  |
| 6 to 3                                                          | -      | 1100                      | fixed value                                                                                                    |  |  |
| 2 to 0                                                          | A[2:0] | 000 <sup>[1]</sup> to 111 | 3 bit binary value, 0 to 7; transferred to the subaddress counter to define one of eight hardware subaddresses |  |  |

[1] Default value.

# 7.1.4 Command: bank-select

The bank-select command controls where data is written to RAM and where it is displayed from.

# Table 10. Bank-select command bit description See Section 7.6.5.

| Bit    | Symbol | Value | Description          | Description                        |  |  |
|--------|--------|-------|----------------------|------------------------------------|--|--|
|        |        |       | Static               | 1:2 multiplex <sup>[1]</sup>       |  |  |
| 7      | С      | 0, 1  | see Table 6          |                                    |  |  |
| 6 to 2 | -      | 11110 | fixed value          |                                    |  |  |
| 1 I    |        |       | input bank selection | ; storage of arriving display data |  |  |
|        |        | 0[2]  | RAM row 0            | RAM rows 0 and 1                   |  |  |
|        |        | 1     | RAM row 2            | RAM rows 2 and 3                   |  |  |
| 0      | 0      |       | output bank selectio | n; retrieval of LCD display data   |  |  |
|        |        | 0[2]  | RAM row 0            | RAM rows 0 and 1                   |  |  |
|        |        | 1     | RAM row 2            | RAM rows 2 and 3                   |  |  |

[1] The bank-select command has no effect in 1:3 and 1:4 multiplex drive modes.

[2] Default value.

### 7.1.5 Command: blink-select

The blink-select command allows configuring the blink mode and the blink frequency.

| See <u>Section</u> |         |       |                                            |
|--------------------|---------|-------|--------------------------------------------|
| Bit                | Symbol  | Value | Description                                |
| 7                  | С       | 0, 1  | see Table 6                                |
| 6 to 3             | -       | 1110  | fixed value                                |
| 2                  | AB      |       | blink mode selection                       |
|                    |         | 0[1]  | normal blinking <sup>[2]</sup>             |
|                    |         | 1     | alternate RAM bank blinking <sup>[3]</sup> |
| 1 to 0             | BF[1:0] |       | blink frequency selection                  |
|                    |         | 00[1] | off                                        |
|                    |         | 01    | 1                                          |
|                    |         | 10    | 2                                          |
|                    |         | 11    | 3                                          |

| Table 11.  | <b>Blink-select</b> | command | bit | description |
|------------|---------------------|---------|-----|-------------|
| Cas Castie | 7454                |         |     |             |

- [1] Default value.
- [2] Normal blinking is assumed when the LCD multiplex drive modes 1:3 or 1:4 are selected.
- [3] Alternate RAM bank blinking does not apply in 1:3 and 1:4 multiplex drive modes.

#### 7.1.5.1 Blinking

The display blinking capabilities of the PCF85176 are very versatile. The whole display can blink at frequencies selected by the blink-select command (see Table 11). The blink frequencies are derived from the clock frequency. The ratio between the clock and blink frequencies depends on the blink mode selected (see Table 12).

An additional feature is for an arbitrary selection of LCD elements to blink. This applies to the static and 1:2 multiplex drive modes and can be implemented without any communication overheads. By means of the output bank selector, the displayed RAM banks are exchanged with alternate RAM banks at the blink frequency. This mode can also be specified by the blink-select command.

In the 1:3 and 1:4 multiplex modes, where no alternative RAM bank is available, groups of LCD elements can blink by selectively changing the display RAM data at fixed time intervals.

The entire display can blink at a frequency other than the nominal blink frequency. This can be effectively performed by resetting and setting the display enable bit E at the required rate using the mode-set command (see Table 7).

#### Table 12. Blink frequencies

| Blink mode | Blink frequency <sup>[1]</sup> |
|------------|--------------------------------|
| off        | -                              |

### 40 x 4 universal LCD driver for low multiplex rates

| Table 12.         Blink frequencies |                                    |
|-------------------------------------|------------------------------------|
| Blink mode                          | Blink frequency <sup>[1]</sup>     |
| 1                                   | $f_{blink} = \frac{f_{clk}}{768}$  |
| 2                                   | $f_{blink} = \frac{f_{clk}}{1536}$ |
| 3                                   | $f_{blink} = \frac{f_{clk}}{3072}$ |

 The blink frequency is proportional to the clock frequency (f<sub>clk</sub>). For the range of the clock frequency see <u>Table 20</u>.

# 7.2 Power-On Reset (POR)

----

. . . . .

At power-on the PCF85176 resets to the following starting conditions:

- All backplane and segment outputs are set to V<sub>LCD</sub>
- The selected drive mode is: 1:4 multiplex with  $\frac{1}{3}$  bias
- Blinking is switched off
- Input and output bank selectors are reset
- The I<sup>2</sup>C-bus interface is initialized
- The data pointer and the subaddress counter are cleared (set to logic 0)
- The display is disabled (bit E = 0, see Table 7)

**Remark:** Do not transfer data on the  $I^2C$ -bus for at least 1 ms after a power-on to allow the reset action to complete.

# 7.3 Possible display configurations

The possible display configurations of the PCF85176 depend on the number of active backplane outputs required. A selection of display configurations is shown in <u>Table 13</u>. All of these configurations can be implemented in the typical system shown in <u>Figure 5</u>.

PCF85176 Product data sheet



### Table 13. Selection of possible display configurations

| Backplanes | Icons | Digits/Characte          | Dot matrix/               |              |
|------------|-------|--------------------------|---------------------------|--------------|
|            |       | 7-segment <sup>[1]</sup> | 14-segment <sup>[2]</sup> | Elements     |
| 4          | 160   | 20                       | 10                        | 160 (4 × 40) |
| 3          | 120   | 15                       | 7                         | 120 (3 × 40) |
| 2          | 80    | 10                       | 5                         | 80 (2 × 40)  |
| 1          | 40    | 5                        | 2                         | 40 (1 × 40)  |

[1] 7 segment display has 8 elements including the decimal point.

[2] 14 segment display has 16 elements including decimal point and accent dot.



The host microcontroller maintains the 2-line I<sup>2</sup>C-bus communication channel with the PCF85176. The internal oscillator is enabled by connecting pin OSC to pin V<sub>SS</sub>. The appropriate biasing voltages for the multiplexed LCD waveforms are generated internally. The only other connections required to complete the system are the power supplies (V<sub>DD</sub>, V<sub>SS</sub>, and V<sub>LCD</sub>) and the LCD panel chosen for the application.

### 7.3.1 LCD bias generator

Fractional LCD biasing voltages are obtained from an internal voltage divider of three impedances connected between  $V_{LCD}$  and  $V_{SS}$ . The center impedance is bypassed by switch if the  $1/_2$  bias voltage level for the 1:2 multiplex drive mode configuration is selected.

# 7.3.2 Display register

The display register holds the display data while the corresponding multiplex signals are generated.

# 7.3.3 LCD voltage selector

The LCD voltage selector coordinates the multiplexing of the LCD in accordance with the selected LCD drive configuration. The operation of the voltage selector is controlled by the mode-set command from the command decoder. The biasing configurations that apply to the preferred modes of operation, together with the biasing characteristics as functions of V<sub>LCD</sub> and the resulting discrimination ratios (D) are given in <u>Table 14</u>.

Discrimination is a term which is defined as the ratio of the on and off RMS voltage across a segment. It can be thought of as a measurement of contrast.

| LCD drive<br>mode | Number of: |        | LCD bias      | V <sub>off(RMS)</sub> | V <sub>on(RMS)</sub> | $D - \frac{V_{on(RMS)}}{V_{on(RMS)}}$      |
|-------------------|------------|--------|---------------|-----------------------|----------------------|--------------------------------------------|
|                   | Backplanes | Levels | configuration | V <sub>LCD</sub>      | V <sub>LCD</sub>     | $D = \frac{\partial h(RMS)}{V_{off(RMS)}}$ |
| static            | 1          | 2      | static        | 0                     | 1                    | $\infty$                                   |
| 1:2 multiplex     | 2          | 3      | 1/2           | 0.354                 | 0.791                | 2.236                                      |
| 1:2 multiplex     | 2          | 4      | 1/3           | 0.333                 | 0.745                | 2.236                                      |
| 1:3 multiplex     | 3          | 4      | 1/3           | 0.333                 | 0.638                | 1.915                                      |
| 1:4 multiplex     | 4          | 4      | 1/3           | 0.333                 | 0.577                | 1.732                                      |

#### Table 14. Biasing characteristics

A practical value for V<sub>LCD</sub> is determined by equating V<sub>off(RMS)</sub> with a defined LCD threshold voltage (V<sub>th(off)</sub>), typically when the LCD exhibits approximately 10 % contrast. In the static drive mode a suitable choice is  $V_{LCD} > 3V_{th(off)}$ .

Multiplex drive modes of 1:3 and 1:4 with  $\frac{1}{2}$  bias are possible but the discrimination and hence the contrast ratios are smaller.

Bias is calculated by  $\frac{1}{1+a}$ , where the values for a are

a = 1 for  $\frac{1}{2}$  bias

a = 2 for  $\frac{1}{3}$  bias

The RMS on-state voltage (V<sub>on(RMS)</sub>) for the LCD is calculated with Equation 1:

40 x 4 universal LCD driver for low multiplex rates

$$V_{on(RMS)} = V_{LCD} \sqrt{\frac{a^2 + 2a + n}{n \times (1 + a)^2}}$$
(1)

where the values for n are

n = 1 for static drive mode

n = 2 for 1:2 multiplex drive mode

n = 3 for 1:3 multiplex drive mode

n = 4 for 1:4 multiplex drive mode

The RMS off-state voltage (Voff(RMS)) for the LCD is calculated with Equation 2:

$$V_{off(RMS)} = v_{LCD} \sqrt{\frac{a^2 - 2a + n}{n \times (1 + a)^2}}$$
(2)

Discrimination is the ratio of V<sub>on(RMS)</sub> to V<sub>off(RMS)</sub> and is determined from Equation 3:

$$D = \frac{V_{on(RMS)}}{V_{off(RMS)}} = \sqrt{\frac{a^2 + 2a + n}{a^2 - 2a + n}}$$
(3)

Using Equation 3, the discrimination for an LCD drive mode of 1:3 multiplex with  $\frac{1}{2}$  bias is  $\sqrt{3} = 1.732$  and the discrimination for an LCD drive mode of 1:4 multiplex with  $\frac{1}{2}$  bias is  $\frac{\sqrt{21}}{3} = 1.528$ .

The advantage of these LCD drive modes is a reduction of the LCD full scale voltage  $V_{\text{LCD}}$  as follows:

- 1:3 multiplex (1/2 bias):  $V_{LCD} = \sqrt{6} \times V_{off(RMS)} = 2.449 V_{off(RMS)}$
- 1:4 multiplex (1/2 bias):  $V_{LCD} = \left[\frac{(4 \times \sqrt{3})}{3}\right] = 2.309 V_{off(RMS)}$

These compare with  $V_{LCD} = 3V_{off(RMS)}$  when  $\frac{1}{3}$  bias is used.

It should be noted that  $V_{LCD}$  is sometimes referred as the LCD operating voltage.

#### 7.3.3.1 Electro-optical performance

Suitable values for  $V_{on(RMS)}$  and  $V_{off(RMS)}$  are dependent on the LCD liquid used. The RMS voltage, at which a pixel will be switched on or off, determine the transmissibility of the pixel.

For any given liquid, there are two threshold values defined. One point is at 10 % relative transmission (at  $V_{th(off)}$ ) and the other at 90 % relative transmission (at  $V_{th(on)}$ ), see <u>Figure 6</u>. For a good contrast performance, the following rules should be followed:

| $V_{on(RMS)} \ge V_{th(on)}$   | (4) |
|--------------------------------|-----|
| $V_{off(RMS)} \le V_{th(off)}$ | (5) |

 $V_{on(RMS)}$  and  $V_{off(RMS)}$  are properties of the display driver and are affected by the selection of a, n (see <u>Equation 1</u> to <u>Equation 3</u>) and the V<sub>LCD</sub> voltage.

 $V_{th(off)}$  and  $V_{th(on)}$  are properties of the LCD liquid and can be provided by the module manufacturer.  $V_{th(off)}$  is sometimes just named  $V_{th}$ .  $V_{th(on)}$  is sometimes named saturation voltage  $V_{sat}$ .

It is important to match the module properties to those of the driver in order to achieve optimum performance.



40 x 4 universal LCD driver for low multiplex rates

### 7.3.4 LCD drive mode waveforms

### 7.3.4.1 Static drive mode

The static LCD drive mode is used when a single backplane is provided in the LCD. The backplane (BPn) and segment (Sn) drive waveforms for this mode are shown in Figure 7.



### 40 x 4 universal LCD driver for low multiplex rates

### 7.3.4.2 1:2 Multiplex drive mode

When two backplanes are provided in the LCD, the 1:2 multiplex mode applies. The PCF85176 allows the use of  $\frac{1}{2}$  bias or  $\frac{1}{3}$  bias in this mode as shown in Figure 8 and Figure 9.



# **NXP Semiconductors**

# PCF85176

40 x 4 universal LCD driver for low multiplex rates



#### 40 x 4 universal LCD driver for low multiplex rates

#### 7.3.4.3 1:3 Multiplex drive mode

When three backplanes are provided in the LCD, the 1:3 multiplex drive mode applies, as shown in Figure 10.



#### 40 x 4 universal LCD driver for low multiplex rates

### 7.3.4.4 1:4 Multiplex drive mode

When four backplanes are provided in the LCD, the 1:4 multiplex drive mode applies as shown in Figure 11.



PCF85176 Product data sheet

# 7.4 Oscillator

## 7.4.1 Internal clock

The internal logic of the PCF85176 and its LCD drive signals are timed either by its internal oscillator or by an external clock. The internal oscillator is enabled by connecting pin OSC to pin  $V_{SS}$ . If the internal oscillator is used, the output from pin CLK can be used as the clock signal for several PCF85176 in the system that are connected in cascade.

# 7.4.2 External clock

Pin CLK is enabled as an external clock input by connecting pin OSC to  $V_{DD}$ . The LCD frame frequency is determined by the clock frequency ( $f_{clk}$ ).

**Remark:** A clock signal must always be supplied to the device; removing the clock may freeze the LCD in a DC state, which is not suitable for the liquid crystal.

## 7.4.3 Timing

The PCF85176 timing controls the internal data flow of the device. This includes the transfer of display data from the display RAM to the display segment outputs. In cascaded applications, the correct timing relationship between each PCF85176 in the system is maintained by the synchronization signal at pin SYNC. The timing also generates the LCD frame frequency signal. The frame frequency signal is a fixed division of the clock

frequency from either the internal or an external clock:  $f_{fr} = \frac{f_{clk}}{24}$ 

# 7.5 Backplane and segment outputs

### 7.5.1 Backplane outputs

The LCD drive section includes four backplane outputs BP0 to BP3 which must be connected directly to the LCD. The backplane output signals are generated in accordance with the selected LCD drive mode. If less than four backplane outputs are required, the unused outputs can be left open-circuit.

- In 1:3 multiplex drive mode, BP3 carries the same signal as BP1, therefore these two adjacent outputs can be tied together to give enhanced drive capabilities
- In 1:2 multiplex drive mode, BP0 and BP2, respectively, BP1 and BP3 all carry the same signals and may also be paired to increase the drive capabilities
- In static drive mode the same signal is carried by all four backplane outputs and they can be connected in parallel for very high drive requirements

# 7.5.2 Segment outputs

The LCD drive section includes 40 segment outputs S0 to S39 which should be connected directly to the LCD. The segment output signals are generated in accordance with the multiplexed backplane signals and with data residing in the display register. When less than 40 segment outputs are required, the unused segment outputs should be left open-circuit.

# 7.6 Display RAM

The display RAM is a static 40  $\times$  4-bit RAM which stores LCD data.

There is a one-to-one correspondence between

- the bits in the RAM bitmap and the LCD elements
- the RAM columns and the segment outputs
- the RAM rows and the backplane outputs.

A logic 1 in the RAM bitmap indicates the on-state of the corresponding LCD element; similarly, a logic 0 indicates the off-state.

The display RAM bitmap, Figure 12, shows the rows 0 to 3 which correspond with the backplane outputs BP0 to BP3, and the columns 0 to 39 which correspond with the segment outputs S0 to S39. In multiplexed LCD applications the segment data of the first, second, third, and fourth row of the display RAM are time-multiplexed with BP0, BP1, BP2, and BP3 respectively.



When display data is transmitted to the PCF85176, the display bytes received are stored in the display RAM in accordance with the selected LCD drive mode. The data is stored as it arrives and depending on the current multiplex drive mode the bits are stored singularly, in pairs, triples, or quadruples. To illustrate the filling order, an example of a 7-segment display showing all drive modes is given in Figure 13; the RAM filling organization depicted applies equally to other LCD types.

- In static drive mode the eight transmitted data bits are placed into row 0 as one byte
- In 1:2 multiplex drive mode the eight transmitted data bits are placed in pairs into row 0 and 1 as two successive 4-bit RAM words
- In 1:3 multiplex drive mode the eight bits are placed in triples into row 0, 1, and 2 as three successive 3-bit RAM words, with bit 3 of the third address left unchanged. It is not recommended to use this bit in a display because of the difficult addressing. This last bit may, if necessary, be controlled by an additional transfer to this address, but care should be taken to avoid overwriting adjacent data because always full bytes are transmitted (see Section 7.6.3)
- In 1:4 multiplex drive mode, the eight transmitted data bits are placed in quadruples into row 0, 1, 2, and 3 as two successive 4-bit RAM words

PCF85176 Product data sheet

All information provided in this document is subject to legal disclaimers **Rev. 4 — 10 June 2013** 

© NXP B.V. 2013. All rights reserved. 23 of 57



6

x 4 universal LCD driver for low multiplex rates

CF85176

NXP

Semiconductors

### 7.6.1 Data pointer

The addressing mechanism for the display RAM is realized using the data pointer. This allows the loading of an individual display data byte, or a series of display data bytes, into any location of the display RAM. The sequence commences with the initialization of the data pointer by the load-data-pointer command (see <u>Table 8</u>). Following this command, an arriving data byte is stored at the display RAM address indicated by the data pointer. The filling order is shown in Figure 13.

After each byte is stored, the content of the data pointer is automatically incremented by a value dependent on the selected LCD drive mode:

- In static drive mode by eight
- In 1:2 multiplex drive mode by four
- In 1:3 multiplex drive mode by three
- In 1:4 multiplex drive mode by two

If an I<sup>2</sup>C-bus data access terminates early then the state of the data pointer is unknown. Consequently, the data pointer must be rewritten prior to further RAM accesses.

### 7.6.2 Subaddress counter

The storage of display data is determined by the contents of the subaddress counter. Storage is allowed only when the content of the subaddress counter match with the hardware subaddress applied to A0, A1, and A2. The subaddress counter value is defined by the device-select command (see <u>Table 9</u>). If the content of the subaddress counter and the hardware subaddress do not match then data storage is inhibited but the data pointer is incremented as if data storage had taken place. The subaddress counter is also incremented when the data pointer overflows.

The storage arrangements described lead to extremely efficient data loading in cascaded applications. When a series of display bytes are sent to the display RAM, automatic wrap-over to the next PCF85176 occurs when the last RAM address is exceeded. Subaddressing across device boundaries is successful even if the change to the next device in the cascade occurs within a transmitted character.

The hardware subaddress must not be changed while the device is being accessed on the  $I^2C$ -bus interface.

### 7.6.3 RAM writing in 1:3 multiplex drive mode

In 1:3 multiplex drive mode, the RAM is written as shown in <u>Table 15</u> (see <u>Figure 13</u> as well).

#### Table 15. Standard RAM filling in 1:3 multiplex drive mode

Assumption: BP2/S2, BP2/S5, BP2/S8 etc. are not connected to any elements on the display.

| Display RAM                                | Displa | Display RAM addresses (columns)/segment outputs (Sn) |    |    |    |    |    |    |    |    |   |  |
|--------------------------------------------|--------|------------------------------------------------------|----|----|----|----|----|----|----|----|---|--|
| bits (rows)/<br>backplane<br>outputs (BPn) | 0      | 1                                                    | 2  | 3  | 4  | 5  | 6  | 7  | 8  | 9  | : |  |
| 0                                          | a7     | a4                                                   | a1 | b7 | b4 | b1 | c7 | c4 | c1 | d7 | : |  |
| 1                                          | a6     | a3                                                   | a0 | b6 | b3 | b0 | c6 | c3 | c0 | d6 | : |  |
| 2                                          | a5     | a2                                                   | -  | b5 | b2 | -  | c5 | c2 | -  | d5 | : |  |
| 3                                          | -      | -                                                    | -  | -  | -  | -  | -  | -  | -  | -  | : |  |

If the bit at position BP2/S2 would be written by a second byte transmitted, then the mapping of the segment bits would change as illustrated in Table 16.

### Table 16. Entire RAM filling by rewriting in 1:3 multiplex drive mode

Assumption: BP2/S2, BP2/S5, BP2/S8 etc. are connected to elements on the display.

| Display RAM                                | Display RAM addresses (columns)/segment outputs (Sn) |    |       |    |       |    |       |    |       |    |   |
|--------------------------------------------|------------------------------------------------------|----|-------|----|-------|----|-------|----|-------|----|---|
| bits (rows)/<br>backplane<br>outputs (BPn) | 0                                                    | 1  | 2     | 3  | 4     | 5  | 6     | 7  | 8     | 9  | : |
| 0                                          | a7                                                   | a4 | a1/b7 | b4 | b1/c7 | c4 | c1/d7 | d4 | d1/e7 | e4 | : |
| 1                                          | a6                                                   | a3 | a0/b6 | b3 | b0/c6 | c3 | c0/d6 | d3 | d0/e6 | e3 | : |
| 2                                          | a5                                                   | a2 | b5    | b2 | c5    | c2 | d5    | d2 | e5    | e2 | : |
| 3                                          | -                                                    | -  | -     | -  | -     | -  | -     | -  | -     | -  | : |

In the case described in <u>Table 16</u> the RAM has to be written entirely and BP2/S2, BP2/S5, BP2/S8 etc. have to be connected to elements on the display. This can be achieved by a combination of writing and rewriting the RAM like follows:

- In the first write to the RAM, bits a7 to a0 are written
- The data-pointer (see Section 7.6.1 on page 24) has to be set to the address of bit a1
- In the second write, bits b7 to b0 are written, overwriting bits a1 and a0 with bits b7 and b6
- The data-pointer has to be set to the address of bit b1
- In the third write, bits c7 to c0 are written, overwriting bits b1 and b0 with bits c7 and c6

Depending on the method of writing to the RAM (standard or entire filling by rewriting), some elements remain unused or can be used, but it has to be considered in the module layout process as well as in the driver software design.

### 7.6.4 Writing over the RAM address boundary

In all multiplex drive modes, depending on the setting of the data pointer, it is possible to fill the RAM over the RAM address boundary. If the PCF85176 is part of a cascade the additional bits fall into the next device that also generates the acknowledge signal. If the PCF85176 is a single device or the last device in a cascade the additional bits will be discarded and no acknowledge signal will be generated.

#### 7.6.5 Bank selection

#### 7.6.5.1 Output bank selector

The output bank selector (see <u>Table 10</u>) selects one of the four rows per display RAM address for transfer to the display register. The actual row selected depends on the selected LCD drive mode in operation and on the instant in the multiplex sequence.

- In 1:4 multiplex mode, all RAM addresses of row 0 are selected, these are followed by the contents of row 1, 2, and then 3
- In 1:3 multiplex mode, rows 0, 1, and 2 are selected sequentially
- In 1:2 multiplex mode, rows 0 and 1 are selected
- In static mode, row 0 is selected

The PCF85176 includes a RAM bank switching feature in the static and 1:2 multiplex drive modes. In the static drive mode, the bank-select command may request the contents of row 2 to be selected for display instead of the contents of row 0. In the 1:2 multiplex mode, the contents of rows 2 and 3 may be selected instead of rows 0 and 1. This gives the provision for preparing display information in an alternative bank and to be able to switch to it once it is assembled.

#### 7.6.5.2 Input bank selector

The input bank selector loads display data into the display RAM in accordance with the selected LCD drive configuration. Display data can be loaded in row 2 in static drive mode or in rows 2 and 3 in 1:2 multiplex drive mode by using the bank-select command (see Table 10). The input bank selector functions independently to the output bank selector.

#### 7.6.5.3 RAM bank switching

The PCF85176 includes a RAM bank switching feature in the static and 1:2 multiplex drive modes. A bank can be thought of as one RAM row or a collection of RAM rows (see Figure 14). The RAM bank switching gives the provision for preparing display information in an alternative bank and to be able to switch to it once it is complete.

PCF85176

#### 40 x 4 universal LCD driver for low multiplex rates



There are two banks; bank 0 and bank 1. Figure 14 shows the location of these banks relative to the RAM map. Input and output banks can be set independently from one another with the Bank-select command (see <u>Table 10 on page 9</u>). Figure 15 shows the concept.



In the static drive mode, the bank-select command may request the contents of row 2 to be selected for display instead of the contents of row 0. In the 1:2 multiplex mode, the contents of rows 2 and 3 may be selected instead of rows 0 and 1. This gives the provision for preparing display information in an alternative bank and to be able to switch to it once it is assembled.

In <u>Figure 16</u> an example is shown for 1:2 multiplex drive mode where the displayed data is read from the first two rows of the memory (bank 0), while the transmitted data is stored in the second two rows of the memory (bank 1).

PCF85176

# **NXP Semiconductors**

# PCF85176

## 40 x 4 universal LCD driver for low multiplex rates



# 8. Characteristics of the I<sup>2</sup>C-bus

The I<sup>2</sup>C-bus is for bidirectional, two-line communication between different ICs or modules. The two lines are a Serial DAta line (SDA) and a Serial CLock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy.

# 8.1 Bit transfer

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse as changes in the data line at this time will be interpreted as a control signal (see Figure 17).



# 8.2 START and STOP conditions

Both data and clock lines remain HIGH when the bus is not busy.

A HIGH-to-LOW transition of the data line while the clock is HIGH is defined as the START condition - S.

A LOW-to-HIGH transition of the data line while the clock is HIGH is defined as the STOP condition - P.

The START and STOP conditions are illustrated in Figure 18.



# 8.3 System configuration

A device generating a message is a transmitter, a device receiving a message is the receiver. The device that controls the message is the master and the devices which are controlled by the master are the slaves. The system configuration is shown in Figure 19.



# 8.4 Acknowledge

The number of data bytes transferred between the START and STOP conditions from transmitter to receiver is unlimited. Each byte of eight bits is followed by an acknowledge cycle.

- A slave receiver, which is addressed, must generate an acknowledge after the reception of each byte
- A master receiver must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter
- The device that acknowledges must pull-down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse (set-up and hold times must be taken into consideration)
- A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event, the transmitter must leave the data line HIGH to enable the master to generate a STOP condition

data output by transmitter not acknowledge data output by receiver acknowledge SCL from 8 a master s clock pulse for START acknowledgement condition mbc602 Fig 20. Acknowledgement of the I<sup>2</sup>C-bus

Acknowledgement on the I<sup>2</sup>C-bus is illustrated in Figure 20.

# 8.5 I<sup>2</sup>C-bus controller

The PCF85176 acts as an I<sup>2</sup>C-bus slave receiver. It does not initiate I<sup>2</sup>C-bus transfers or transmit data to an I<sup>2</sup>C-bus master receiver. The only data output from the PCF85176 are the acknowledge signals of the selected devices. Device selection depends on the I<sup>2</sup>C-bus slave address, on the transferred command data and on the hardware subaddress.

In single device applications, the hardware subaddress inputs A0, A1, and A2 are normally tied to V<sub>SS</sub> which defines the hardware subaddress 0. In multiple device applications A0, A1, and A2 are tied to V<sub>SS</sub> or V<sub>DD</sub> using a binary coding scheme, so that no two devices with a common I<sup>2</sup>C-bus slave address have the same hardware subaddress.

# 8.6 Input filters

To enhance noise immunity in electrically adverse environments, RC low-pass filters are provided on the SDA and SCL lines.

## 8.7 I<sup>2</sup>C-bus protocol

Two l<sup>2</sup>C-bus slave addresses (0111 000 and 0111 001) are used to address the PCF85176. The entire l<sup>2</sup>C-bus slave address byte is shown in <u>Table 17</u>.

### Table 17. I<sup>2</sup>C slave address byte

|     | Slave add | Slave address |   |   |   |   |     |     |  |  |
|-----|-----------|---------------|---|---|---|---|-----|-----|--|--|
| Bit | 7         | 6             | 5 | 4 | 3 | 2 | 1   | 0   |  |  |
|     | MSB       |               |   |   |   |   |     | LSB |  |  |
|     | 0         | 1             | 1 | 1 | 0 | 0 | SA0 | R/W |  |  |

The PCF85176 is a write-only device and will not respond to a read access, therefore bit 0 should always be logic 0. Bit 1 of the slave address byte that a PCF85176 will respond to, is defined by the level tied to its SA0 input ( $V_{SS}$  for logic 0 and  $V_{DD}$  for logic 1).

Having two reserved slave addresses allows the following on the same I<sup>2</sup>C-bus:

- Up to 16 PCF85176 for very large LCD applications
- The use of two types of LCD multiplex drive modes

The I<sup>2</sup>C-bus protocol is shown in <u>Figure 21</u>. The sequence is initiated with a START condition (S) from the I<sup>2</sup>C-bus master which is followed by one of the two possible PCF85176 slave addresses available. All PCF85176 whose SA0 inputs correspond to bit 0 of the slave address respond by asserting an acknowledge in parallel. This I<sup>2</sup>C-bus transfer is ignored by all PCF85176 whose SA0 inputs are set to the alternative level.

#### 40 x 4 universal LCD driver for low multiplex rates



After an acknowledgement, one or more command bytes follow that define the status of each addressed PCF85176.

The last command byte sent is identified by resetting its most significant bit, continuation bit C (see Figure 22). The command bytes are also acknowledged by all addressed PCF85176 on the bus.



After the last command byte, one or more display data bytes may follow. Display data bytes are stored in the display RAM at the address specified by the data pointer and the subaddress counter. Both data pointer and subaddress counter are automatically updated and the data directed to the intended PCF85176 device.

An acknowledgement after each byte is asserted only by the PCF85176 that are addressed via address lines A0, A1, and A2. After the last display byte, the I<sup>2</sup>C-bus master asserts a STOP condition (P). Alternately a START may be asserted to restart an I<sup>2</sup>C-bus access.

# 40 x 4 universal LCD driver for low multiplex rates

# 9. Internal circuitry



PCF85176 Product data sheet

# **10. Limiting values**

#### CAUTION



Static voltages across the liquid crystal display can build up when the LCD supply voltage ( $V_{LCD}$ ) is on while the IC supply voltage ( $V_{DD}$ ) is off, or vice versa. This may cause unwanted display artifacts. To avoid such artifacts,  $V_{LCD}$  and  $V_{DD}$  must be applied or removed together.

#### Table 18. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol               | Parameter               | Conditions                                                        | Min            | Max   | Unit |
|----------------------|-------------------------|-------------------------------------------------------------------|----------------|-------|------|
| $V_{DD}$             | supply voltage          |                                                                   | -0.5           | +6.5  | V    |
| $V_{LCD}$            | LCD supply voltage      |                                                                   | -0.5           | +7.5  | V    |
| VI                   | input voltage           | on each of the pins CLK,<br>SDA, SCL, SYNC, SA0,<br>OSC, A0 to A2 | -0.5           | +6.5  | V    |
| Vo                   | output voltage          | on each of the pins S0 to S39, BP0 to BP3                         | -0.5           | +7.5  | V    |
| I <sub>I</sub>       | input current           |                                                                   | -10            | +10   | mA   |
| lo                   | output current          |                                                                   | -10            | +10   | mA   |
| I <sub>DD</sub>      | supply current          |                                                                   | -50            | +50   | mA   |
| I <sub>DD(LCD)</sub> | LCD supply current      |                                                                   | -50            | +50   | mA   |
| I <sub>SS</sub>      | ground supply current   |                                                                   | -50            | +50   | mA   |
| P <sub>tot</sub>     | total power dissipation |                                                                   | -              | 400   | mW   |
| Po                   | output power            |                                                                   | -              | 100   | mW   |
| $V_{\text{ESD}}$     | electrostatic discharge | HBM                                                               | <u>[1]</u> _   | ±2000 | V    |
|                      | voltage                 | CDM                                                               |                |       |      |
|                      |                         | TQFP64 (PCF85176H)                                                | [2] _          | ±1000 | V    |
|                      |                         | TSSOP56 (PCF85176T)                                               | [2] _          | ±1500 | V    |
| l <sub>lu</sub>      | latch-up current        |                                                                   | [3] _          | 200   | mA   |
| T <sub>stg</sub>     | storage temperature     |                                                                   | <u>[4]</u> –55 | +150  | °C   |
| T <sub>amb</sub>     | ambient temperature     | operating device                                                  | -40            | +85   | °C   |

[1] Pass level; Human Body Model (HBM), according to Ref. 6 "JESD22-A114"

[2] Pass level; Charged-Device Model (CDM), according to Ref. 7 "JESD22-C101"

[3] Pass level; latch-up testing according to Ref. 8 "JESD78" at maximum ambient temperature (T<sub>amb(max)</sub>).

[4] According to the store and transport requirements (see <u>Ref. 12 "UM10569</u>") the devices have to be stored at a temperature of +8 °C to +45 °C and a humidity of 25 % to 75 %.

40 x 4 universal LCD driver for low multiplex rates

# 11. Static characteristics

#### Table 19. Static characteristics

 $V_{DD}$  = 1.8 V to 5.5 V;  $V_{SS}$  = 0 V;  $V_{LCD}$  = 2.5 V to 6.5 V;  $T_{amb}$  = -40 °C to +85 °C; unless otherwise specified.

| Symbol               | Parameter                            | Conditions                                                                 |               | Min         | Тур | Max                | Unit |
|----------------------|--------------------------------------|----------------------------------------------------------------------------|---------------|-------------|-----|--------------------|------|
| Supplies             |                                      |                                                                            |               |             |     |                    |      |
| V <sub>DD</sub>      | supply voltage                       |                                                                            |               | 1.8         | -   | 5.5                | V    |
| V <sub>LCD</sub>     | LCD supply voltage                   |                                                                            | <u>[1]</u>    | 2.5         | -   | 6.5                | V    |
| I <sub>DD</sub>      | supply current                       | f <sub>clk(ext)</sub> = 1536 Hz                                            | [2][3]        | -           | 3.5 | 7                  | μΑ   |
|                      |                                      | V <sub>DD</sub> = 3.0 V;<br>T <sub>amb</sub> = 25 °C                       |               | -           | 2.7 | -                  | μΑ   |
| I <sub>DD(LCD)</sub> | LCD supply current                   | f <sub>clk(ext)</sub> = 1536 Hz                                            | [2]           | -           | 18  | 25                 | μΑ   |
|                      |                                      | V <sub>LCD</sub> = 3.0 V;<br>T <sub>amb</sub> = 25 °C                      |               | -           | 13  | -                  | μA   |
| Logic <sup>[4]</sup> |                                      |                                                                            |               |             |     |                    |      |
| V <sub>P(POR)</sub>  | power-on reset supply voltage        |                                                                            |               | 1.0         | 1.3 | 1.6                | V    |
| V <sub>IL</sub>      | LOW-level input voltage              | on pins CLK, <u>SYNC,</u><br>OSC, A0 to A2, SA0,<br>SCL, SDA               |               | $V_{SS}$    | -   | 0.3V <sub>DD</sub> | V    |
| V <sub>IH</sub>      | HIGH-level input voltage             | on pins CLK, <u>SYNC,</u><br>OSC, A0 to A2, SA0,<br>SCL, SDA               | <u>[5][6]</u> | $0.7V_{DD}$ | -   | V <sub>DD</sub>    | V    |
| I <sub>OL</sub>      | LOW-level output current             | output sink current;<br>$V_{OL} = 0.4 V$ ; $V_{DD} = 5 V$                  |               |             |     |                    |      |
|                      |                                      | on pins CLK and SYNC                                                       |               | 1           | -   | -                  | mA   |
|                      |                                      | on pin SDA                                                                 |               | 3           | -   | -                  | mA   |
| I <sub>OH(CLK)</sub> | HIGH-level output current on pin CLK | output source current;<br>$V_{OH}$ = 4.6 V; $V_{DD}$ = 5 V                 |               | 1           | -   | -                  | mA   |
| IL                   | leakage current                      | $V_I = V_{DD}$ or $V_{SS}$ ;<br>on pins CLK, SCL, SDA,<br>A0 to A2 and SA0 |               | -1          | -   | +1                 | μΑ   |
| I <sub>L(OSC)</sub>  | leakage current on pin OSC           | $V_{I} = V_{DD}$                                                           |               | -1          | -   | +1                 | μΑ   |
| CI                   | input capacitance                    |                                                                            | [7]           | -           | -   | 7                  | pF   |

# 40 x 4 universal LCD driver for low multiplex rates

| Symbol         | Parameter                | Conditions                       | Min  | Тур | Max  | Unit |
|----------------|--------------------------|----------------------------------|------|-----|------|------|
| LCD output     | uts                      |                                  |      |     |      |      |
| $\Delta V_{O}$ | output voltage variation | on pins BP0 to BP3 and S0 to S39 | -100 | -   | +100 | mV   |
| R <sub>O</sub> | output resistance        | $V_{LCD} = 5 V$                  | [8]  |     |      |      |
|                |                          | on pins BP0 to BP3               | -    | 1.5 | -    | kΩ   |
|                |                          | on pins S0 to S39                | -    | 6.0 | -    | kΩ   |

#### Table 19. Static characteristics ...continued

 $V_{DD} = 1.8$  V to 5.5 V;  $V_{SS} = 0$  V;  $V_{ICD} = 2.5$  V to 6.5 V;  $T_{amb} = -40$  °C to +85 °C; unless otherwise specified.

[1]  $V_{LCD} > 3 V$  for  $\frac{1}{3}$  bias.

[2] LCD outputs are open-circuit; inputs at V<sub>SS</sub> or V<sub>DD</sub>; external clock with 50 % duty factor; I<sup>2</sup>C-bus inactive.

[3] For typical values, see Figure 24.

[4] The I<sup>2</sup>C-bus interface of the PCF85176 is 5 V tolerant.

[5] When tested, I<sup>2</sup>C pins SCL and SDA have no diode to  $V_{DD}$  and may be driven to the V<sub>1</sub> limiting values given in Table 18 (see Figure 23 as well).

[6] Propagation delay of driver between clock (CLK) and LCD driving signals.

[7] Periodically sampled, not 100 % tested.

[8] Outputs measured one at a time.



## **12. Dynamic characteristics**

#### Table 20. Dynamic characteristics

 $V_{DD}$  = 1.8 V to 5.5 V;  $V_{SS}$  = 0 V;  $V_{LCD}$  = 2.5 V to 6.5 V;  $T_{amb}$  = -40 °C to +85 °C; unless otherwise specified.

| Symbol                              | Parameter                                        | Conditions                  |            | Min  | Тур  | Max  | Unit |
|-------------------------------------|--------------------------------------------------|-----------------------------|------------|------|------|------|------|
| Clock                               |                                                  |                             |            |      |      |      |      |
| f <sub>clk(int)</sub>               | internal clock frequency                         |                             | <u>[1]</u> | 1440 | 1970 | 2640 | Hz   |
| f <sub>clk(ext)</sub>               | external clock frequency                         |                             |            | 960  | -    | 2640 | Hz   |
| f <sub>fr</sub>                     | frame frequency                                  | internal clock              |            | 60   | 82   | 110  | Hz   |
|                                     |                                                  | external clock              |            | 40   | -    | 110  | Hz   |
| t <sub>clk(H)</sub>                 | HIGH-level clock time                            |                             |            | 60   | -    | -    | μS   |
| t <sub>clk(L)</sub>                 | LOW-level clock time                             |                             |            | 60   | -    | -    | μS   |
| Synchroniz                          | ation                                            |                             |            |      |      |      |      |
| t <sub>PD(SYNC_N)</sub>             | SYNC propagation delay                           |                             |            | -    | 30   | -    | ns   |
| t <sub>SYNC_NL</sub>                | SYNC LOW time                                    |                             |            | 1    | -    | -    | μS   |
| t <sub>PD(drv)</sub>                | driver propagation delay                         | $V_{LCD} = 5 V$             | [2]        | -    | -    | 30   | μS   |
| l <sup>2</sup> C-bus <sup>[3]</sup> |                                                  |                             |            |      |      |      |      |
| Pin SCL                             |                                                  |                             |            |      |      |      |      |
| f <sub>SCL</sub>                    | SCL clock frequency                              |                             |            | -    | -    | 400  | kHz  |
| t <sub>LOW</sub>                    | LOW period of the SCL clock                      |                             |            | 1.3  | -    | -    | μs   |
| t <sub>HIGH</sub>                   | HIGH period of the SCL clock                     |                             |            | 0.6  | -    | -    | μs   |
| Pin SDA                             |                                                  |                             |            |      |      |      |      |
| t <sub>SU;DAT</sub>                 | data set-up time                                 |                             |            | 100  | -    | -    | ns   |
| t <sub>HD;DAT</sub>                 | data hold time                                   |                             |            | 0    | -    | -    | ns   |
| Pins SCL ar                         | nd SDA                                           |                             |            |      |      |      |      |
| t <sub>BUF</sub>                    | bus free time between a STOP and START condition |                             |            | 1.3  | -    | -    | μS   |
| t <sub>SU;STO</sub>                 | set-up time for STOP condition                   |                             |            | 0.6  | -    | -    | μS   |
| t <sub>HD;STA</sub>                 | hold time (repeated) START condition             |                             |            | 0.6  | -    | -    | μS   |
| t <sub>SU;STA</sub>                 | set-up time for a repeated START condition       |                             |            | 0.6  | -    | -    | μS   |
| t <sub>r</sub>                      | rise time of both SDA and SCL signals            | $f_{SCL} = 400 \text{ kHz}$ |            | -    | -    | 0.3  | μS   |
|                                     |                                                  | f <sub>SCL</sub> < 125 kHz  |            | -    | -    | 1.0  | μS   |
| t <sub>f</sub>                      | fall time of both SDA and SCL signals            |                             |            | -    | -    | 0.3  | μS   |
| C <sub>b</sub>                      | capacitive load for each bus line                |                             |            | -    | -    | 400  | pF   |
| t <sub>w(spike)</sub>               | spike pulse width                                | on the I <sup>2</sup> C-bus |            | -    | -    | 50   | ns   |

[1] Typical output duty factor: 50 % measured at the CLK output pin.

[2] Not tested in production.

[3] All timing values are valid within the operating supply voltage and ambient temperature range and are referenced to V<sub>IL</sub> and V<sub>IH</sub> with an input voltage swing of V<sub>SS</sub> to V<sub>DD</sub>.

# PCF85176

#### 40 x 4 universal LCD driver for low multiplex rates





38 of 57

## **13. Application information**

### 13.1 Cascaded operation

Large display configurations of up to 16 PCF85176 can be recognized on the same  $I^2C$ -bus by using the 3-bit hardware subaddress (A0, A1, and A2) and the programmable  $I^2C$ -bus slave address (SA0).

| Cluster | Bit SA0 | Pin A2 | Pin A1 | Pin A0 | Device |
|---------|---------|--------|--------|--------|--------|
| 1       | 0       | 0      | 0      | 0      | 0      |
|         |         | 0      | 0      | 1      | 1      |
|         |         | 0      | 1      | 0      | 2      |
|         |         | 0      | 1      | 1      | 3      |
|         |         | 1      | 0      | 0      | 4      |
|         |         | 1      | 0      | 1      | 5      |
|         |         | 1      | 1      | 0      | 6      |
|         |         | 1      | 1      | 1      | 7      |
| 2       | 1       | 0      | 0      | 0      | 8      |
|         |         | 0      | 0      | 1      | 9      |
|         |         | 0      | 1      | 0      | 10     |
|         |         | 0      | 1      | 1      | 11     |
|         |         | 1      | 0      | 0      | 12     |
|         |         | 1      | 0      | 1      | 13     |
|         |         | 1      | 1      | 0      | 14     |
|         |         | 1      | 1      | 1      | 15     |

#### Table 21. Addressing cascaded PCF85176

When cascaded PCF85176 are synchronized, they can share the backplane signals from one of the devices in the cascade. The other PCF85176 of the cascade contribute additional segment outputs, but their backplane outputs are left open-circuit (see Figure 27).

#### 40 x 4 universal LCD driver for low multiplex rates



The SYNC line is provided to maintain the correct synchronization between all cascaded PCF85176. Synchronization is guaranteed after a power-on reset. The only time that SYNC is likely to be needed is if synchronization is accidentally lost (e.g. by noise in adverse electrical environments or by defining a multiplex drive mode when PCF85176 with different SA0 levels are cascaded).

SYNC is organized as an input/output pin. The output selection is realized as an open-drain driver with an internal pull-up resistor. A PCF85176 asserts the SYNC line at the onset of its last active backplane signal and monitors the SYNC line at all other times. If synchronization in the cascade is lost, it is restored by the first PCF85176 to assert SYNC. The timing relationship between the backplane waveforms and the SYNC signal for the various drive modes of the PCF85176 are shown in Figure 28.

The PCF85176 can always be cascaded with other devices of the same type or conditionally with other devices of the same family. This allows optimal drive selection for a given number of pixels to display. Figure 25 and Figure 28 show the timing of the synchronization signals.

In a cascaded configuration only one PCF85176 master must be used as clock source. All other PCF85176 in the cascade must be configured as slave such that they receive the clock from the master.

If an external clock source is used, all PCF85176 in the cascade must be configured such as to receive the clock from that external source (pin OSC connected to  $V_{DD}$ ). Thereby it must be ensured that the clock tree is designed such that on all PCF85176 the clock propagation delay from the clock source to all PCF85176 in the cascade is as equal as possible since otherwise synchronization artefacts may occur.

In mixed cascading configurations, care has to be taken that the specifications of the individual cascaded devices are met at all times.



# **PCF85176**

40 x 4 universal LCD driver for low multiplex rates

## 14. Package outline



#### Fig 29. Package outline SOT357-1 (TQFP64) of PCF85176H

All information provided in this document is subject to legal disclaimers.

40 x 4 universal LCD driver for low multiplex rates



Fig 30. Package outline SOT364-1 (TSSOP56) of PCF85176T

All information provided in this document is subject to legal disclaimers.

## **15. Handling information**

All input and output pins are protected against ElectroStatic Discharge (ESD) under normal handling. When handling Metal-Oxide Semiconductor (MOS) devices ensure that all normal precautions are taken as described in *JESD625-A*, *IEC 61340-5* or equivalent standards.

40 x 4 universal LCD driver for low multiplex rates

## **16. Packing information**



## 16.1 Tape and reel information

### Table 22. Carrier tape dimensions of PCF85176

| Symbol        | Description                 | Value      | Unit |
|---------------|-----------------------------|------------|------|
| SOT357-1 (T   | QFP64) of PCF85176H         |            |      |
| Compartment   | S                           |            |      |
| A0            | pocket width in x direction | 12.6 to 13 | mm   |
| B0            | pocket width in y direction | 12.6 to 13 | mm   |
| K0            | pocket depth                | 1.5 to 1.7 | mm   |
| P1            | pocket hole pitch           | 16         | mm   |
| D1            | pocket hole diameter        | 1.5        | mm   |
| Overall dimen | sions                       |            |      |
| W             | tape width                  | 24         | mm   |
| D0            | sprocket hole diameter      | 1.5        | mm   |
| P0            | sprocket hole pitch         | 4          | mm   |

PCF85176 Product data sheet

| Table 22. | Carrier tape dimensions of PCF85176 continued |  |
|-----------|-----------------------------------------------|--|
|-----------|-----------------------------------------------|--|

| Symbol       | Description                 | Value        | Unit |
|--------------|-----------------------------|--------------|------|
| SOT364-1 (   | TSSOP56) of PCF85176T       |              |      |
| Compartmen   | nts                         |              |      |
| A0           | pocket width in x direction | 8.65 to 8.9  | mm   |
| B0           | pocket width in y direction | 14.4 to 15.8 | mm   |
| K0           | pocket depth                | 1.5 to 1.8   | mm   |
| P1           | pocket hole pitch           | 12           | mm   |
| D1           | pocket hole diameter        | 1.5 to 2.05  | mm   |
| Overall dime | ensions                     |              |      |
| W            | tape width                  | 24           | mm   |
| D0           | sprocket hole diameter      | 1.5 to 1.55  | mm   |
| P0           | sprocket hole pitch         | 4            | mm   |

## 17. Soldering of SMD packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*.

### 17.1 Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

### 17.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- · Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

• Board specifications, including the board finish, solder masks and vias

#### 40 x 4 universal LCD driver for low multiplex rates

- Package footprints, including solder thieves and orientation
- · The moisture sensitivity level of the packages
- Package placement
- Inspection and repair
- Lead-free soldering versus SnPb soldering

### 17.3 Wave soldering

Key characteristics in wave soldering are:

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- · Solder bath specifications, including temperature and impurities

### 17.4 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 32</u>) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 23 and 24

#### Table 23. SnPb eutectic process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C) |       |  |
|------------------------|---------------------------------|-------|--|
|                        | Volume (mm <sup>3</sup> )       |       |  |
|                        | < 350                           | ≥ 350 |  |
| < 2.5                  | 235                             | 220   |  |
| ≥ 2.5                  | 220                             | 220   |  |

#### Table 24. Lead-free process (from J-STD-020D)

| Package thickness (mm) | n) Package reflow temperature (°C)<br>Volume (mm <sup>3</sup> ) |             |        |  |
|------------------------|-----------------------------------------------------------------|-------------|--------|--|
|                        |                                                                 |             |        |  |
|                        | < 350                                                           | 350 to 2000 | > 2000 |  |
| < 1.6                  | 260                                                             | 260         | 260    |  |
| 1.6 to 2.5             | 260                                                             | 250         | 245    |  |
| > 2.5                  | 250                                                             | 245         | 245    |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

All information provided in this document is subject to legal disclaimers.

#### 40 x 4 universal LCD driver for low multiplex rates



Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 32.

For further information on temperature profiles, refer to Application Note *AN10365 "Surface mount reflow soldering description".* 

40 x 4 universal LCD driver for low multiplex rates

## **18. Footprint information**



All information provided in this document is subject to legal disclaimers.

# PCF85176

40 x 4 universal LCD driver for low multiplex rates



40 x 4 universal LCD driver for low multiplex rates

## **19. Abbreviations**

| Table 25.        | Abbreviations                           |
|------------------|-----------------------------------------|
| Acronym          | Description                             |
| CMOS             | Complementary Metal-Oxide Semiconductor |
| CDM              | Charged Device Model                    |
| DC               | Direct Current                          |
| HBM              | Human Body Model                        |
| I <sup>2</sup> C | Inter-Integrated Circuit                |
| IC               | Integrated Circuit                      |
| LCD              | Liquid Crystal Display                  |
| LSB              | Least Significant Bit                   |
| MSB              | Most Significant Bit                    |
| MSL              | Moisture Sensitivity Level              |
| PCB              | Printed-Circuit Board                   |
| POR              | Power-On Reset                          |
| RAM              | Random Access Memory                    |
| RC               | Resistance and Capacitance              |
| RMS              | Root Mean Square                        |
| SCL              | Serial CLock line                       |
| SDA              | Serial DAta Line                        |
| SMD              | Surface-Mount Device                    |

## **20. References**

- [1] AN10365 Surface mount reflow soldering description
- [2] AN10853 ESD and EMC sensitivity of IC
- [3] IEC 60134 Rating systems for electronic tubes and valves and analogous semiconductor devices
- [4] IEC 61340-5 Protection of electronic devices from electrostatic phenomena
- [5] IPC/JEDEC J-STD-020D Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices
- [6] JESD22-A114 Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM)
- [7] JESD22-C101 Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components
- [8] JESD78 IC Latch-Up Test
- [9] JESD625-A Requirements for Handling Electrostatic-Discharge-Sensitive (ESDS) Devices
- [10] SNV-FA-01-02 Marking Formats Integrated Circuits
- [11] UM10204 I<sup>2</sup>C-bus specification and user manual
- [12] UM10569 Store and transport requirements

## 21. Revision history

#### Table 26. Revision history

| Document ID    | Release date                       | Data sheet status                                               | Change notice | Supersedes   |
|----------------|------------------------------------|-----------------------------------------------------------------|---------------|--------------|
| PCF85176 v.4   | 20130610                           | Product data sheet                                              | -             | PCF85176 v.3 |
| Modifications: | <ul> <li>Adjusted value</li> </ul> | ues for I <sub>DD</sub> and I <sub>DD(LCD)</sub> in <u>Tabl</u> | e 19          |              |
| PCF85176 v.3   | 20120905                           | Product data sheet                                              | -             | PCF85176 v.2 |
| PCF85176 v.2   | 20110627                           | Product data sheet                                              | -             | PCF85176 v.1 |
| PCF85176 v.1   | 20100414                           | Product data sheet                                              | -             | -            |

## 22. Legal information

### 22.1 Data sheet status

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

### 22.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

### 22.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

#### Suitability for use in automotive applications - This NXP

Semiconductors product has been qualified for use in automotive applications. Unless otherwise agreed in writing, the product is not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

# PCF85176

#### 40 x 4 universal LCD driver for low multiplex rates

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

### 22.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

I<sup>2</sup>C-bus — logo is a trademark of NXP B.V.

## 23. Contact information

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

# PCF85176

## 40 x 4 universal LCD driver for low multiplex rates

## 24. Tables

| Table 1.  | Ordering information2                           |
|-----------|-------------------------------------------------|
| Table 2.  | Ordering options                                |
| Table 3.  | Marking codes2                                  |
| Table 4.  | Pin description                                 |
| Table 5.  | Definition of PCF85176 commands7                |
| Table 6.  | C bit description7                              |
| Table 7.  | Mode-set command bit description                |
| Table 8.  | Load-data-pointer command bit description 8     |
| Table 9.  | Device-select command bit description9          |
| Table 10. | Bank-select command bit description9            |
| Table 11. | Blink-select command bit description10          |
| Table 12. | Blink frequencies                               |
| Table 13. | Selection of possible display configurations 12 |
| Table 14. | Biasing characteristics                         |
| Table 15. | Standard RAM filling in 1:3 multiplex drive     |
|           | mode                                            |
| Table 16. |                                                 |
|           | drive mode                                      |
| Table 17. | I <sup>2</sup> C slave address byte             |
| Table 18. | Limiting values                                 |
| Table 19. | Static characteristics                          |
| Table 20. | Dynamic characteristics                         |
| Table 21. | Addressing cascaded PCF85176                    |
| Table 22. | Carrier tape dimensions of PCF8517645           |
| Table 23. | SnPb eutectic process (from J-STD-020D)47       |
| Table 24. | Lead-free process (from J-STD-020D)47           |
| Table 25. | Abbreviations                                   |
| Table 26. | Revision history                                |

## 40 x 4 universal LCD driver for low multiplex rates

## 25. Figures

| Fig 1.                | Block diagram of PCF851763                     |
|-----------------------|------------------------------------------------|
| Fig 2.                | Pinning diagram for TQFP64 (PCF85176H)4        |
| Fig 3.                | Pinning diagram for TSSOP56 (PCF85176T)5       |
| Fig 4.                | Example of displays suitable for PCF8517612    |
| Fig 5.                | Typical system configuration                   |
| Fig 6.                | Electro-optical characteristic: relative       |
| U                     | transmission curve of the liquid15             |
| Fig 7.                | Static drive mode waveforms                    |
| Fig 8.                | Waveforms for the 1:2 multiplex drive mode     |
|                       | with $\frac{1}{2}$ bias                        |
| Fig 9.                | Waveforms for the 1:2 multiplex drive mode     |
|                       | with $\frac{1}{3}$ bias                        |
| Fig 10.               | Waveforms for the 1:3 multiplex drive mode     |
|                       | with $1/3$ bias                                |
| Fig 11.               | Waveforms for the 1:4 multiplex drive mode     |
| g                     | with $\frac{1}{3}$ bias                        |
| Fig 12.               | Display RAM bitmap                             |
| Fig 13.               | Relationship between LCD layout, drive mode,   |
| 1 19 10.              | display RAM filling order, and display data    |
|                       | transmitted over the $l^2$ C-bus               |
| Fig 14.               | RAM banks in static and multiplex driving      |
| i ig i <del>i</del> . | mode 1:2                                       |
| Fig 15.               | Bank selection                                 |
| Fig 16.               | Example of the Bank-select command with        |
| rig to.               | multiplex drive mode 1:2                       |
| Fig 17.               | Bit transfer                                   |
| Fig 18.               | Definition of START and STOP conditions 29     |
| Fig 19.               | System configuration                           |
| Fig 20.               | Acknowledgement of the I <sup>2</sup> C-bus    |
| Fig 21.               | l <sup>2</sup> C-bus protocol                  |
| Fig 22.               | Format of command byte                         |
| Fig 23.               | Device protection circuits                     |
| Fig 24.               | Typical $I_{DD}$ with respect to $V_{DD}$      |
| Fig 25.               | Driver timing waveforms                        |
| Fig 26.               | l <sup>2</sup> C-bus timing waveforms          |
| Fig 27.               | Cascaded PCF85176 configuration40              |
| Fig 28.               | Synchronization of the cascade for the various |
| g _o.                 | PCF85176 drive modes                           |
| Fig 29.               | Package outline SOT357-1 (TQFP64) of           |
| i ig 20.              | PCF85176H                                      |
| Fig 30.               | Package outline SOT364-1 (TSSOP56) of          |
| i ig 00.              | PCF85176T                                      |
| Fig 31.               | Tape and reel details for PCF8517645           |
| Fig 32.               | Temperature profiles for large and small       |
| i ig 52.              | components                                     |
| Fig 33.               | Footprint information for reflow soldering of  |
| i ig 55.              | SOT357-1 (TQFP64) of PCF85176H                 |
| Fig 34.               | Footprint information for reflow soldering of  |
| , ig 0 <del>-</del> . | SOT364-1 (TSSOP56) of PCF85176T50              |
|                       |                                                |

#### 40 x 4 universal LCD driver for low multiplex rates

## 26. Contents

| 1       | General description 1                      |
|---------|--------------------------------------------|
| 2       | Features and benefits 1                    |
| 3       | Ordering information 2                     |
| 3.1     | Ordering options 2                         |
| 4       | Marking 2                                  |
| 5       | Block diagram 3                            |
| 6       | Pinning information 4                      |
| 6.1     | Pinning                                    |
| 6.2     | Pin description 6                          |
| 7       | Functional description7                    |
| 7.1     | Commands of PCF851767                      |
| 7.1.1   | Command: mode-set 8                        |
| 7.1.2   | Command: load-data-pointer                 |
| 7.1.3   | Command: device-select                     |
| 7.1.4   | Command: bank-select                       |
| 7.1.5   | Command: blink-select                      |
| 7.1.5.1 | Blinking                                   |
| 7.2     | Power-On Reset (POR)                       |
| 7.3     | Possible display configurations            |
| 7.3.1   | LCD bias generator                         |
| 7.3.2   | Display register                           |
| 7.3.3   | LCD voltage selector                       |
| 7.3.3.1 | Electro-optical performance                |
| 7.3.4   | LCD drive mode waveforms                   |
| 7.3.4.1 | Static drive mode                          |
| 7.3.4.2 | 1:2 Multiplex drive mode                   |
| 7.3.4.3 | 1:3 Multiplex drive mode                   |
| 7.3.4.4 | 1:4 Multiplex drive mode                   |
| 7.4     | Oscillator                                 |
| 7.4.1   | Internal clock                             |
| 7.4.2   | External clock                             |
| 7.4.3   | Timing                                     |
| 7.5     | Backplane and segment outputs              |
| 7.5.1   | Backplane outputs                          |
| 7.5.2   | Segment outputs                            |
| 7.6     | Display RAM                                |
| 7.6.1   | Data pointer                               |
| 7.6.2   | Subaddress counter                         |
| 7.6.3   | RAM writing in 1:3 multiplex drive mode 25 |
| 7.6.4   | Writing over the RAM address boundary 26   |
| 7.6.5   | Bank selection                             |
| 7.6.5.1 | Output bank selector                       |
| 7.6.5.2 | Input bank selector                        |
| 7.6.5.3 | RAM bank switching                         |
|         | <b>a</b>                                   |
| 8       |                                            |
| 8.1     | Bit transfer 29                            |

| 8.2  | START and STOP conditions       | 29 |
|------|---------------------------------|----|
| 8.3  | System configuration            | 29 |
| 8.4  | Acknowledge                     | 30 |
| 8.5  | I <sup>2</sup> C-bus controller | 31 |
| 8.6  | Input filters                   | 31 |
| 8.7  | I <sup>2</sup> C-bus protocol   | 31 |
| 9    | Internal circuitry              | 33 |
| 10   | Limiting values                 | 34 |
| 11   | Static characteristics          | 35 |
| 12   | Dynamic characteristics         | 37 |
| 13   | Application information         | 39 |
| 13.1 | Cascaded operation              | 39 |
| 14   | Package outline                 | 42 |
| 15   | Handling information            | 44 |
| 16   | Packing information             | 45 |
| 16.1 | Tape and reel information       | 45 |
| 17   | Soldering of SMD packages       | 46 |
| 17.1 | Introduction to soldering.      | 46 |
| 17.2 | Wave and reflow soldering.      | 46 |
| 17.3 | Wave soldering                  | 47 |
| 17.4 | Reflow soldering                | 47 |
| 18   | Footprint information           | 49 |
| 19   | Abbreviations                   | 51 |
| 20   | References                      | 52 |
| 21   | Revision history                | 52 |
| 22   | Legal information               | 53 |
| 22.1 | Data sheet status               | 53 |
| 22.2 | Definitions                     | 53 |
| 22.3 | Disclaimers                     | 53 |
| 22.4 | Trademarks                      | 54 |
| 23   | Contact information             | 54 |
| 24   | Tables                          | 55 |
| 25   | Figures                         | 56 |
| 26   | Contents                        | 57 |
|      |                                 |    |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

#### © NXP B.V. 2013.

#### All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 10 June 2013 Document identifier: PCF85176