# TDA4865J; TDA4865AJ

# Vertical deflection booster Rev. 02 — 3 November 2006

**Product data sheet** 

#### **General description** 1.

The TDA4865J and TDA4865AJ are deflection boosters for use in vertical deflection systems for frame frequencies up to 200 Hz.

The TDA4865J needs a separate flyback supply voltage, so the supply voltages are independently adjustable to optimize power consumption and flyback time.

For the TDA4865AJ the flyback supply voltage will be generated internally by doubling the supply voltage and therefore a separate flyback supply voltage is not needed.

Both circuits provide differential input stages.

#### 2. **Features**

- Power amplifier with differential inputs
- Output current up to 3.8 A (p-p)
- High vertical deflection frequency up to 200 Hz
- High linear sawtooth signal amplification
- Flyback generator:
  - TDA4865J: separate adjustable flyback supply voltage up to 70 V
  - ◆ TDA4865AJ: internally doubled supply voltage (two supply voltages only for DC-coupled outputs)

#### **Quick reference data** 3.

Table 1. Quick reference data

| idbio ii        | Quion rolololloc data                         |                     |                     |     |                       |      |
|-----------------|-----------------------------------------------|---------------------|---------------------|-----|-----------------------|------|
| Symbol          | Parameter                                     | Conditions          | Min                 | Тур | Max                   | Unit |
| $V_{P1}$        | supply voltage 1                              |                     | 9                   | -   | 35                    | V    |
| $V_{P2}$        | supply voltage 2                              |                     | V <sub>P1</sub> – 1 | -   | 70                    | V    |
| $V_{FB}$        | flyback supply voltage of TDA4865J            |                     | V <sub>P1</sub> – 1 | -   | 70                    | V    |
| V <sub>P3</sub> | flyback generator output voltage of TDA4865AJ | $I_{VOUT} = -1.9 A$ | 0                   | -   | V <sub>P1</sub> + 2.2 | V    |
| $V_{i(INN)}$    | input voltage on pin INN                      |                     | 1.6                 | -   | $V_{P1}-0.5$          | V    |
| $V_{i(INP)}$    | input voltage on pin INP                      |                     | 1.6                 | -   | $V_{P1}-0.5$          | V    |
| I <sub>P1</sub> | supply current 1                              | during scan         | -                   | 6   | 10                    | mΑ   |



Table 1. Quick reference data ...continued

| Symbol                 | Parameter                                                     | Conditions     | Min | Тур | Max | Unit |
|------------------------|---------------------------------------------------------------|----------------|-----|-----|-----|------|
| I <sub>P2</sub>        | quiescent supply current 2                                    | $I_{VOUT} = 0$ | -   | 25  | 60  | mA   |
| I <sub>VOUT(p-p)</sub> | vertical deflection output<br>current<br>(peak-to-peak value) |                | -   | -   | 3.8 | Α    |
| T <sub>amb</sub>       | ambient temperature                                           |                | -20 | -   | +75 | °C   |

## 4. Ordering information

Table 2. Ordering information

| Туре      | Package |                                             |          |  |  |
|-----------|---------|---------------------------------------------|----------|--|--|
| number    | Name    | Description                                 | Version  |  |  |
| TDA4865J  | DBS7P   | plastic DIL-bent-SIL power package; 7 leads | SOT524-1 |  |  |
| TDA4865AJ |         | (lead length 12/11 mm); exposed die pad     |          |  |  |

### 5. Block diagram





## 6. Pinning information

### 6.1 Pinning



### 6.2 Pin description

Table 3. Pin description

| Symbol   | Pin      |           | Description                                    |
|----------|----------|-----------|------------------------------------------------|
|          | TDA4865J | TDA4865AJ |                                                |
| $V_{P1}$ | 1        | 1         | positive supply voltage 1                      |
| $V_{FB}$ | 2        | -         | flyback supply voltage                         |
| $V_{P3}$ | -        | 2         | flyback generator output                       |
| $V_{P2}$ | 3        | 3         | supply voltage 2 for vertical output           |
| GND      | 4        | 4         | ground or negative supply voltage              |
| VOUT     | 5        | 5         | vertical output                                |
| INN      | 6        | 6         | inverted input of differential input stage     |
| INP      | 7        | 7         | non-inverted input of differential input stage |

### 7. Functional description

Both the TDA4865J and TDA4865AJ consist of a differential input stage, a vertical output stage, a flyback generator, a reference circuit and a thermal protection circuit.

The TDA4865J operates with a separate flyback supply voltage (see <u>Figure 1</u>) while the TDA4865AJ generates the flyback voltage internally by doubling the supply voltage (see <u>Figure 2</u>).

#### 7.1 Differential input stage

The differential sawtooth input current signal (from the deflection controller) is connected to the inputs (inverted signal to pin INN and non-inverted signal to pin INP). The vertical feedback signal is superimposed on the inverted signal on pin INN.

#### 7.2 Vertical output and thermal protection

The vertical output stage is a quasi-complementary class-B amplifier with a high linearity.

The output stage is protected against thermal overshoots. For a junction temperature of  $T_i > 150$  °C the protection will be activated and will reduce the deflection current ( $I_{VOUT}$ ).

### 7.3 Flyback generator

The flyback generator supplies the vertical output stage during flyback.

The TDA4865J is used with a separate flyback supply voltage to achieve a short flyback time with minimized power dissipation.

The TDA4865AJ needs a capacitor ( $C_F$ ) connected between pins  $V_{P3}$  and  $V_{P2}$  (see Figure 2). Capacitor  $C_F$  is charged during scan, using the external diode D1 and resistor R5. During flyback the cathode of capacitor  $C_F$  is connected to the positive supply voltage and the flyback voltage is then twice the supply voltage. For the TDA4865AJ the resistor R6 in the positive supply line can be used to reduce the power consumption.

In parallel with the deflection coil a damping resistor  $R_P$  and an RC combination ( $R_{S1}=5.6~\Omega$  and  $C_{S1}=100~nF)$  are needed. Furthermore, another additional RC combination ( $R_{S2}=5.6~\Omega$  and  $C_{S2}=47~nF$  to 150 nF) can be used to minimize the noise effect and the flyback time (see Figure 7 and Figure 8).

### 8. Internal circuitry

Table 4. Internal circuits



V<sub>P1</sub> 1 V<sub>P3</sub> 2 V<sub>P2</sub> 3 GND 4 VOUT 5

6

INN

INP

**TDA4865AJ** 



TDA4865J\_TDA4865AJ\_2

5 of 18

### 9. Limiting values

#### Table 5. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages referenced to pin GND; unless otherwise specified.

| •                    |                                               |                  |                  |              |      |
|----------------------|-----------------------------------------------|------------------|------------------|--------------|------|
| Symbol               | Parameter                                     | Conditions       | Min              | Max          | Unit |
| $V_{P1}$             | supply voltage 1                              |                  | -                | 40           | V    |
| $V_{P2}$             | supply voltage 2                              |                  | -                | 70           | V    |
| $V_{FB}$             | flyback supply voltage of TDA4865J            |                  | -                | 70           | V    |
| $V_{P3}$             | flyback generator output voltage of TDA4865AJ |                  | 0                | $V_{P1} + 3$ | V    |
| V <sub>i(INN)</sub>  | input voltage on pin INN                      |                  | -                | $V_{P1}$     | V    |
| V <sub>i(INP)</sub>  | input voltage on pin INP                      |                  | -                | $V_{P1}$     | V    |
| V <sub>o(VOUT)</sub> | output voltage on pin VOUT                    |                  | -                | 72           | V    |
| I <sub>P2</sub>      | supply current 2                              |                  | -                | ±2.0         | Α    |
| I <sub>o(VOUT)</sub> | output current on pin VOUT                    |                  | <u>[1]</u> -     | ±2.0         | Α    |
| $I_{VFB}$            | current during flyback of TDA4865J            |                  | -                | ±2.0         | Α    |
| I <sub>VP3</sub>     | current during flyback of TDA4865AJ           |                  | -                | ±2.0         | Α    |
| T <sub>stg</sub>     | storage temperature                           |                  | -25              | +150         | °C   |
| T <sub>amb</sub>     | ambient temperature                           |                  | -20              | +75          | °C   |
| Tj                   | junction temperature                          |                  | <u>[1]</u> -     | 150          | °C   |
| V <sub>esd</sub>     | electrostatic discharge voltage               | machine model    | <u>[2]</u> –400  | +400         | V    |
|                      |                                               | human body model | <u>[3]</u> –4000 | +4000        | V    |
|                      |                                               |                  |                  |              |      |

<sup>[1]</sup> Internally limited by thermal protection; will be activated for  $T_i \ge 150$  °C.

### 10. Thermal characteristics

#### Table 6. Thermal characteristics

| Symbol         | Parameter                                         | Conditions | Тур   | Unit |
|----------------|---------------------------------------------------|------------|-------|------|
| $R_{th(j-mb)}$ | thermal resistance from junction to mounting base |            | [1] 4 | K/W  |

<sup>[1]</sup> To minimize the thermal resistance from mounting base to heat sink  $[R_{th(mb-h)}]$  follow the recommended mounting instruction: screw mounting preferred; torque = 40 Ncm; use heat sink compound; isolation plate increases  $R_{th(mb-h)}$ .

### 11. Characteristics

Table 7. Characteristics

 $V_{P1}$  = 25 V;  $T_{amb}$  = 25 °C; voltages referenced to pin GND; unless otherwise specified.

| Symbol          | Parameter                          | Conditions | Min                 | Тур | Max | Unit |
|-----------------|------------------------------------|------------|---------------------|-----|-----|------|
| Supplies        |                                    |            |                     |     |     |      |
| $V_{P1}$        | supply voltage 1                   |            | 9                   | -   | 35  | V    |
| V <sub>P2</sub> | supply voltage 2                   |            | V <sub>P1</sub> – 1 | -   | 70  | V    |
| $V_{FB}$        | flyback supply voltage of TDA4865J |            | V <sub>P1</sub> – 1 | -   | 70  | V    |

<sup>[2]</sup> Class C according to EIA/JESD22-A115-A.

<sup>[3]</sup> Class 3A according to JESD22-A114C.01.

 Table 7.
 Characteristics ...continued

 $V_{P1}$  = 25 V;  $T_{amb}$  = 25 °C; voltages referenced to pin GND; unless otherwise specified.

| Symbol                  | Parameter                                               | Conditions                   | Min   | Тур  | Max                   | Unit |
|-------------------------|---------------------------------------------------------|------------------------------|-------|------|-----------------------|------|
| $V_{P3}$                | flyback generator output voltage of TDA4865AJ           | $I_{VOUT} = -1.9 A$          | 0     | -    | V <sub>P1</sub> + 2.2 | V    |
| P1                      | supply current 1                                        | during scan                  | -     | 6    | 10                    | mA   |
| P2                      | quiescent supply current 2                              | $I_{VOUT} = 0$               | -     | 25   | 60                    | mA   |
| Differential            | input stage                                             |                              |       |      |                       |      |
| V <sub>i(INN)</sub>     | input voltage on pin INN                                |                              | 1.6   | -    | $V_{P1} - 0.5$        | V    |
| V <sub>i(INP)</sub>     | input voltage on pin INP                                |                              | 1.6   | -    | $V_{P1} - 0.5$        | V    |
| q(INN)                  | input quiescent current on pin INN                      |                              | -     | -100 | -500                  | nA   |
| q(INP)                  | input quiescent current on pin INP                      |                              | -     | -100 | -500                  | nA   |
| Flyback gei             | nerator                                                 |                              |       |      |                       |      |
| VFB                     | current during flyback of TDA4865J                      |                              | -     | -    | ±1.9                  | Α    |
| VP3                     | current during flyback of TDA4865AJ                     |                              | -     | -    | ±1.9                  | Α    |
| V <sub>VP2-VFB(r)</sub> | reverse voltage drop during flyback                     | $I_{VOUT} = -1 A$            | -     | -2   | -                     | V    |
| of TDA4865J             | $I_{VOUT} = -1.25 \text{ A}$                            | -                            | -2.2  | -    | V                     |      |
|                         |                                                         | $I_{VOUT} = -1.9 A$          | -     | -2.7 | -                     | V    |
| V <sub>VP2-VFB(f)</sub> | forward voltage drop during flyback                     | I <sub>VOUT</sub> = 1 A      | -     | 1.5  | -                     | V    |
|                         | of TDA4865J                                             | I <sub>VOUT</sub> = 1.25 A   | -     | 1.7  | -                     | V    |
|                         |                                                         | I <sub>VOUT</sub> = 1.9 A    | -     | 2.1  | -                     | V    |
| V <sub>VP3-VP1(r)</sub> | reverse voltage drop during flyback                     | $I_{VOUT} = -1 A$            | -     | -2   | -                     | V    |
|                         | of TDA4865AJ                                            | $I_{VOUT} = -1.25 \text{ A}$ | -     | -2.2 | -                     | V    |
|                         |                                                         | $I_{VOUT} = -1.9 A$          | -     | -2.7 | -                     | V    |
| V <sub>VP3-VP1(f)</sub> | forward voltage drop during flyback                     | I <sub>VOUT</sub> = 1 A      | -     | 1.5  | -                     | V    |
|                         | of TDA4865AJ                                            | I <sub>VOUT</sub> = 1.25 A   | -     | 1.7  | -                     | V    |
|                         |                                                         | I <sub>VOUT</sub> = 1.9 A    | -     | 2.1  | -                     | V    |
| /ertical out            | put stage; see Figure 5                                 |                              |       |      |                       |      |
| VOUT                    | vertical deflection output current                      |                              | -     | -    | ±1.9                  | Α    |
| VOUT(p-p)               | vertical deflection output current (peak-to-peak value) |                              | -     | -    | 3.8                   | Α    |
| √ <sub>o(sat)n</sub>    | output saturation voltage to ground                     | I <sub>VOUT</sub> = 1 A      | -     | 1.3  | 1.7                   | V    |
|                         |                                                         | I <sub>VOUT</sub> = 1.25 A   | -     | 1.5  | 2.3                   | V    |
|                         |                                                         | I <sub>VOUT</sub> = 1.9 A    | -     | 2.6  | 3.0                   | V    |
| √ <sub>o(sat)p</sub>    | output saturation voltage to V <sub>P2</sub>            | I <sub>VOUT</sub> = 1 A      | -2.3  | -2.0 | -                     | V    |
|                         |                                                         | I <sub>VOUT</sub> = 1.25 A   | -2.8  | -2.2 | -                     | V    |
|                         |                                                         | I <sub>VOUT</sub> = 1.9 A    | -3.5  | -2.6 | -                     | V    |
| LIN                     | non-linearity of output signal                          |                              | [1] - | -    | 1                     | %    |

<sup>[1]</sup> Deviation of the output slope at a constant input slope.



## 12. Application information





Remark: the heat sink of the IC must be isolated against ground of the application (it is connected to pin GND).

(1) With C<sub>S2</sub> (typical value between 47 nF and 150 nF) the flyback time and the noise behavior can be optimized.

Fig 7. Application diagram with TDA4865J



Remark: the heat sink of the IC must be isolated against ground of the application (it is connected to pin GND).

- (1) With C<sub>S2</sub> (typical value between 47 nF and 150 nF) the flyback time and the noise behavior can be optimized.
- (2) With R5 capacitor  $C_F$  will be charged during scan and the value (typical value between 150  $\Omega$  and 270  $\Omega$ ) depends on  $I_{deff}$ ,  $t_{flb}$  and  $C_F$ .
- (3) R6 reduces the power dissipation of the IC. The maximum possible value depends on the application.

Fig 8. Application diagram with TDA4865AJ

### 12.1 Example for both TDA4865J and TDA4865AJ

Table 8. Values given from application

| Symbol                    | Value            | Unit |
|---------------------------|------------------|------|
| I <sub>defl(max)(M)</sub> | 1.6 (peak value) | A    |
| L <sub>deflcoil</sub>     | 10               | mH   |
| R <sub>deflcoil</sub>     | 4                | Ω    |
| R <sub>P</sub>            | 270              | Ω    |
| R1                        | 0.5              | Ω    |
| R2                        | 1.8              | kΩ   |
| R3                        | 1.8              | kΩ   |
| V <sub>F</sub> [1]        | 50               | V    |
| T <sub>amb</sub>          | 50               | °C   |
| T <sub>deflcoil</sub>     | 75               | °C   |
| R <sub>th(j-mb)</sub>     | 4                | K/W  |
| R <sub>th(mb-h)</sub>     | 0.5              | K/W  |
| $R_{th(h-a)}$             | 2                | K/W  |

[1] Flyback voltage measured against 0 V; for TDA4865J only.

Table 9. Calculated values

| Symbol                  | Value               | Unit  |     |
|-------------------------|---------------------|-------|-----|
|                         | TDA4865AJ TDA4865AJ |       |     |
| $V_{P1}$                | 8                   | 15    | V   |
| $V_N$                   | -13                 | –15   | V   |
| P <sub>tot</sub>        | 8.5                 | 12.1  | W   |
| P <sub>defl</sub>       | 3.85                | 3.85  | W   |
| P <sub>IC</sub>         | 4.65                | 8.25  | W   |
| $R_{th(tot)(max)}$      | 12.9                | 7.27  | K/W |
| T <sub>j(max)</sub> [1] | 93                  | 103.6 | °C  |
| t <sub>flb</sub>        | 650                 | 720   | μs  |

<sup>[1]</sup> With a heat sink of 2 K/W.

 $V_{P1},\,V_{N}$  and  $V_{FB}$  are referenced to ground of application; voltages are calculated with +10 % tolerances.

The calculation formulae for supply voltages are as follows:

$$V_{PI} = -V_{o(sat)p} + (RI + R_{deflcoil}) \times I_{defl(max)} - U_L' + U_{DI}$$

$$\tag{1}$$

$$|V_N| = V_{o(sat)n} + (RI + R_{deflcoil}) \times I_{defl(max)} + U'_L$$
(2)

where:

$$U'_L = L_{deflcoil} \times 2I_{defl(max)} \times f_v$$

f<sub>v</sub> = vertical deflection frequency

U<sub>D1</sub> = forward voltage drop across D1

The calculation formulae for power consumption is:

$$P_{IC} = P_{tot} - P_{defl} \tag{3}$$

$$P_{tot} = (V_{PI} - U_{DI}) \times \frac{I_{defl(max)}}{4} + |V_N| \times \frac{I_{defl(max)}}{4} + (V_{PI} + |V_N|) \times 0.01 + 0.2$$
 (4)

$$P_{defl} = \frac{R_{deflcoil} + RI}{3} \times I_{defl(max)}^{2}$$
 (5)

where:

P<sub>IC</sub> = power dissipation of the IC

 $P_{tot}$  = total power dissipation

P<sub>defl</sub> = power dissipation of the deflection coil

Calculation formulae for maximum required thermal resistance for the heat sink at  $T_{i(max)} = 110$  °C:

$$R_{th(tot)} = R_{th(i-mb)} + R_{th(mb-h)} + R_{th(h-a)}$$
(6)

$$R_{th(h-a)} = \frac{T_{j(max)} - T_{amb}}{P_{IC}} - R_{th(j-mb)} - R_{th(mb-h)}$$
 (7)

Calculation formulae for flyback time (for TDA4865J only):

$$t_{flb} = \frac{L_{deflcoil}}{R_{deflcoil} + RI} \times ln \left( \frac{V_F + (R_{deflcoil} + RI) \times I_{defl(max)}}{V_F - (R_{deflcoil} + RI) \times I_{defl(max)}} \right)$$
(8)

where:

V<sub>F</sub> measured against 0 V

### 12.2 Application example for different driver circuits







### 13. Package outline

DBS7P: plastic DIL-bent-SIL power package; 7 leads (lead length 12/11 mm); exposed die pad SOT524-1



Fig 12. Package outline SOT524-1 (DBS7P)

SOT524-1

00-07-03

03-03-12

 $\bigcirc$ 

### 14. Soldering

### 14.1 Introduction to soldering through-hole mount packages

This text gives a brief insight to wave, dip and manual soldering.

Wave soldering is the preferred method for mounting of through-hole mount IC packages on a printed-circuit board.

### 14.2 Soldering by dipping or by solder wave

Driven by legislation and environmental forces the worldwide use of lead-free solder pastes is increasing. Typical dwell time of the leads in the wave ranges from 3 seconds to 4 seconds at 250 °C or 265 °C, depending on solder material applied, SnPb or Pb-free respectively.

The total contact time of successive solder waves must not exceed 5 seconds.

The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified maximum storage temperature  $(T_{stg(max)})$ . If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit.

### 14.3 Manual soldering

Apply the soldering iron (24 V or less) to the lead(s) of the package, either below the seating plane or not more than 2 mm above it. If the temperature of the soldering iron bit is less than 300  $^{\circ}$ C it may remain in contact for up to 10 seconds. If the bit temperature is between 300  $^{\circ}$ C and 400  $^{\circ}$ C, contact may be up to 5 seconds.

#### 14.4 Package related soldering information

Table 10. Suitability of through-hole mount IC packages for dipping and wave soldering

| Package                         | Soldering method |                         |  |  |
|---------------------------------|------------------|-------------------------|--|--|
|                                 | Dipping          | Wave                    |  |  |
| CPGA, HCPGA                     | -                | suitable                |  |  |
| DBS, DIP, HDIP, RDBS, SDIP, SIL | suitable         | suitable <sup>[1]</sup> |  |  |
| PMFP[2]                         | -                | not suitable            |  |  |

<sup>[1]</sup> For SDIP packages, the longitudinal axis must be parallel to the transport direction of the printed-circuit board.

<sup>[2]</sup> For PMFP packages hot bar soldering or manual soldering is suitable.

# 15. Revision history

### Table 11. Revision history

| Document ID          | Release date                                                                                                                               | Data sheet status           | Change notice        | Supersedes  |  |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|----------------------|-------------|--|
| TDA4865J_TDA4865AJ_2 | 20061103                                                                                                                                   | Product data sheet          | -                    | TDA4865_1   |  |
| Modifications:       | <ul> <li>The format of this data sheet has been redesigned to comply with the new identity<br/>guidelines of NXP Semiconductors</li> </ul> |                             |                      |             |  |
|                      | <ul> <li>Legal texts</li> </ul>                                                                                                            | have been adapted to the ne | w company name where | appropriate |  |
| TDA4865_1            | 19921208                                                                                                                                   | Preliminary specification   | -                    | -           |  |

### 16. Legal information

#### 16.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

#### 16.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

### 16.3 Disclaimers

**General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Suitability for use** — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or

malfunction of a NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability.

Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

#### 16.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

#### 17. Contact information

For additional information, please visit: http://www.nxp.com

For sales office addresses, send an email to: <a href="mailto:salesaddresses@nxp.com">salesaddresses@nxp.com</a>

### 18. Contents

| 1            | General description                                  |
|--------------|------------------------------------------------------|
| 2            | Features                                             |
| 3            | Quick reference data                                 |
| 4            | Ordering information                                 |
| 5            | Block diagram 2                                      |
| 6            | Pinning information                                  |
| 6.1          | Pinning                                              |
| 6.2          | Pin description 4                                    |
| 7            | Functional description 4                             |
| 7.1          | Differential input stage 4                           |
| 7.2          | Vertical output and thermal protection 4             |
| 7.3          | Flyback generator 4                                  |
| 8            | Internal circuitry 5                                 |
| 9            | Limiting values 6                                    |
| 10           | Thermal characteristics 6                            |
| 11           | Characteristics 6                                    |
| 12           | Application information 8                            |
| 12.1         | Example for both TDA4865J and TDA4865AJ 10           |
| 12.2         | Application example for different driver circuits 12 |
| 13           | Package outline                                      |
| 14           | Soldering 15                                         |
| 14.1         | Introduction to soldering through-hole mount         |
|              | packages 15                                          |
| 14.2         | Soldering by dipping or by solder wave 15            |
| 14.3<br>14.4 | Manual soldering                                     |
|              | Package related soldering information 15             |
| 15           | Revision history                                     |
| 16           | Legal information                                    |
| 16.1         | Data sheet status                                    |
| 16.2         | Definitions                                          |
| 16.3<br>16.4 | Disclaimers                                          |
|              |                                                      |
| 17           | Contact information                                  |
| 18           | Contents                                             |



