

HV start-up flyback controller for DCM or QR mode; 125 kHz f<sub>osc(h)</sub>; standby output signal

Rev. 3.1 — 21 June 2012

**Product data sheet** 

## 1. General description

The GreenChipII is the second generation of green Switched Mode Power Supply (SMPS) control ICs operating directly from the rectified universal mains. A high level of integration leads to a cost effective power supply with a very low number of external components.

The special built-in green functions allow the efficiency to be optimum at all power levels. This holds for quasi-resonant operation at high power levels, as well as fixed frequency operation with valley switching at medium power levels. At low power (standby) levels, the system operates at reduced frequency and with valley detection.

The proprietary high voltage BCD800 process makes direct start-up possible from the rectified mains voltage in an effective and green way. A second low voltage BICMOS IC is used for accurate, high speed protection functions and control.

Highly efficient, reliable supplies can easily be designed using the GreenChipII control IC.

## 2. Features and benefits

- Distinctive features:
  - Universal mains supply operation (70 V AC to 276 V AC)
  - High level of integration, giving a very low external component count.
- Green features:
  - Valley or zero voltage switching for minimum switching losses
  - Efficient quasi-resonant operation at high power levels
  - Frequency reduction at low power standby for improved system efficiency (<3 W)</li>
  - Cycle skipping mode at very low loads. P<sub>i</sub> < 300 mW at no-load operation for a typical adapter application
  - On-chip start-up current source
  - Standby indication pin to indicate low output power consumption.
- Protection features:
  - Safe restart mode for system fault conditions
  - Continuous mode protection by means of demagnetization detection (zero switch-on current)
  - Accurate and adjustable overvoltage protection (latched)
  - Short winding protection
  - Undervoltage protection (foldback during overload)
  - Overtemperature protection (latched)



- Low and adjustable overcurrent protection trip level
- Soft (re)start
- Mains voltage-dependent operation-enabling level
- General purpose input for lock protection.

## 3. Applications

#### 3.1 Typical application

Typical application areas are adapters and chargers (e.g. for laptops, camcorders and printers) and all applications that demand an efficient and cost-effective solution up to 250 W.

## 4. Ordering information

#### Table 1.Ordering information

| Type number | Package | <sup>v</sup> ackage                                        |          |  |  |
|-------------|---------|------------------------------------------------------------|----------|--|--|
|             | Name    | Description                                                | Version  |  |  |
| TEA1552T    | SO14    | plastic small outline package; 14 leads; body width 3.9 mm | SOT108-1 |  |  |



# S **Block diagram**



Rev. 3.1 ---21 June 2012

Product data sheet

All information provided in this document is subject to legal disclai

## 6. Pinning information

#### 6.1 Pinning



#### 6.2 Pin description

#### Table 2. Pin description

| Symbol              | Pin | Description                                                                 |
|---------------------|-----|-----------------------------------------------------------------------------|
| VCOadj              | 1   | VCO adjustment input                                                        |
| I <sub>sense</sub>  | 2   | programmable current sense input                                            |
| STDBY               | 3   | standby indication or control output                                        |
| DRIVER              | 4   | gate driver output                                                          |
| HVS                 | 5   | high voltage safety spacer, not connected                                   |
| HVS                 | 6   | high voltage safety spacer, not connected                                   |
| DRAIN               | 7   | drain of external MOS switch, input for start-up current and valley sensing |
| V <sub>CC</sub>     | 8   | supply voltage                                                              |
| n.c.                | 9   | not connected                                                               |
| GND                 | 10  | ground                                                                      |
| V <sub>CC(5V)</sub> | 11  | 5 V output                                                                  |
| LOCK                | 12  | lock input                                                                  |
| CTRL                | 13  | control input                                                               |
| DEM                 | 14  | input from auxiliary winding for demagnetization timing, OVP and OPP        |

## 7. Functional description

The TEA1552 is the controller of a compact flyback converter, with the IC situated at the primary side. An auxiliary winding of the transformer provides demagnetization detection and powers the IC after start-up.

The TEA1552 operates in multi modes (see Figure 3).

TEA1552

The next converter stroke is started only after demagnetization of the transformer current (zero current switching), while the drain voltage has reached the lowest voltage to prevent switching losses (green function). The primary resonant circuit of primary inductance and drain capacitor ensures this quasi-resonant operation. The design can be optimized in such a way that zero voltage switching can be reached over almost the complete universal mains range.

To prevent very high frequency operation at lower loads, the quasi-resonant operation changes smoothly in fixed frequency PWM control.

At very low power (standby) levels, the frequency is controlled down, via the VCO, to a minimum frequency of approximately 25 kHz.

# 7.1 Start-up, mains enabling operation level and undervoltage lock-out (see Figure 11 and 12)

Initially, the IC is self supplying from the rectified mains voltage via pin DRAIN. Supply capacitor  $C_{VCC}$  is charged by the internal start-up current source to a level of approximately 4 V or higher, depending on the drain voltage. Once the drain voltage exceeds the M-level (mains-dependent operation-enabling level), the start-up current source will continue charging capacitor  $C_{VCC}$  (switch S1 will be opened); see Figure 1. The IC will activate the power converter as soon as the voltage on pin V<sub>CC</sub> passes the level V<sub>CC(start)</sub>. The IC supply is taken over by the auxiliary winding as soon as the output voltage reaches its intended level and the IC supply from the mains voltage is subsequently stopped for high efficiency operation (green function).

The moment the voltage on pin  $V_{CC}$  drops below the undervoltage lock-out level  $V_{UVLO}$ , the IC stops switching and enters a safe restart from the rectified mains voltage. Inhibiting the auxiliary supply by external means causes the converter to operate in a stable, well defined burst mode.

#### 7.2 Supply management

All (internal) reference voltages are derived from a temperature compensated, on-chip band gap circuit.



#### 7.3 Current mode control

Current mode control is used for its good line regulation behaviour.

TEA1552

The 'on-time' is controlled by the internally inverted control pin voltage, which is compared with the primary current information. The primary current is sensed across an external resistor. The driver output is latched in the logic, preventing multiple switch-on.

The internal control voltage is inversely proportional to the external control pin voltage, with an offset of 1.5 V. This means that a voltage range from 1 V to 1.5 V on pin CTRL will result in an internal control voltage range from 0.5 V to 0 V (a high external control voltage results in a low duty cycle).

#### 7.4 Oscillator



The maximum fixed frequency of the oscillator is set by an internal current source and capacitor. The maximum frequency is reduced once the control voltage enters the VCO control window. Then, the maximum frequency changes linearly with the control voltage until the minimum frequency is reached (see Figure 4 and 5).



#### 7.5 VCO adjustment

The VCOadj pin can be used to set the VCO operation point. As soon as the peak voltage on the sense resistor is controlled below half the voltage on the VCOadj pin (VCO<sub>1</sub> level), frequency reduction will start. The actual peak voltage on sense will be somewhat higher

due to switch-off delay (see Figure 6). The frequency reduction will stop approximately 25 mV lower (VCO<sub>2</sub> level), when the minimum frequency is reached.

#### 7.6 Cycle skipping

At very low power levels, a cycle skipping mode will be activated. A high control voltage will reduce the switching frequency to a minimum of 25 kHz. If the voltage on the control pin has raised even more, switch-on of the external power MOSFET will be inhibited until the voltage on the control pin has dropped to a lower value again <.Normal\_XRef>(see Fig.6).

For system accuracy, it is not the absolute voltage on the control pin that will trigger the cycle skipping mode, but a signal derived from the internal VCO will be used.

Remark: If the no-load requirement of the system is such that the output voltage can be regulated to its intended level at a switching frequency of 25 kHz or above, the cycle skipping mode will not be activated.



Fig 6. A functional implementation of the standby and cycle skipping circuitry.

#### 7.7 Standby output

The STDBY output pin (V<sub>STDBY</sub> = 5 V) can be used to drive an external NPN transistor or FET in order to e.g. switch-off a PFC circuit. The STDBY output is activated by the internal VCO: as soon as the VCO has reduced the switching frequency to (almost) the minimum frequency of 25 kHz, the STDBY output will be activated (see Figure 6). The STDBY output will go low again as soon as the VCO allows a switching frequency close to the maximum frequency of 125 kHz.

#### 7.8 Demagnetization

The system will be in discontinuous conduction mode all the time. The oscillator will not start a new primary stroke until the secondary stroke has ended.

Demagnetization features a cycle-by-cycle output short-circuit protection by immediately lowering the frequency (longer off-time), thereby reducing the power level.

Demagnetization recognition is suppressed during the first time ( $t_{suppr}$ ). This suppression may be necessary in applications where the transformer has a large leakage inductance and at low output voltages/start-up.

#### 7.9 OverVoltage Protection (OVP)

An OVP mode is implemented in the GreenChip series. For the TEA1552, this works by sensing the auxiliary voltage via the current flowing into pin DEM during the secondary stroke. The auxiliary winding voltage is a well-defined replica of the output voltage. Any voltage spikes are averaged by an internal filter.

If the output voltage exceeds the OVP trip level, the OVP circuit switches off the power MOSFET. The controller then waits until the UVLO level is reached on pin V<sub>CC</sub>. When V<sub>CC</sub> drops to UVLO, capacitor C<sub>VCC</sub> will be recharged to the V<sub>start</sub> level, however the IC will not start switching again. Subsequently, V<sub>CC</sub> will drop again to the UVLO level, etc.

Operation only recommences when the  $V_{CC}$  voltage drops below a level of approximately 4.5 V (practically when the  $V_{mains}$  has been disconnected for a short period).

The output voltage ( $V_{OVP}$ ) at which the OVP function trips, can be set by the demagnetization resistor  $R_{DEM}$ :

$$V_{\text{OVP}} = \frac{N_s}{N_{aux}} \times [I_{\text{OVP}(\text{DEM})} \times R_{\text{DEM}} + V_{\text{clamp}(\text{DEM})(\text{pos})}]$$

where  $N_{s}$  is the number of secondary turns and  $N_{aux}$  is the number of auxiliary turns of the transformer.

Current I<sub>OVP(DEM)</sub> is internally trimmed.

The value of the demagnetization resistor ( $R_{DEM}$ ) can be adjusted to the turns ratio of the transformer, thus making an accurate OVP possible.

## 7.10 Valley switching (see Figure 7)

A new cycle starts when the power switch is switched on. After the 'on-time' (which is determined by the 'sense' voltage and the internal control voltage), the switch is opened and the secondary stroke starts.

After the secondary stroke, the drain voltage shows an oscillation with a frequency of

approximately  $\frac{1}{(2 \times \pi \times \sqrt{(L_p \times C_d)})}$ 

where  $L_p$  is the primary self inductance of the transformer and  $C_d$  is the capacitance on the drain node.

#### HV start-up flyback controller for DCM or QR mode



As soon as the oscillator voltage is high again and the secondary stroke has ended, the circuit waits for the lowest drain voltage before starting a new primary stroke. This method is called valley detection. Figure 7 shows the drain voltage together with the valley signal, the signal indicating the secondary stroke and the oscillator signal.

In an optimum design, the reflected secondary voltage on the primary side will force the drain voltage to zero. Thus, zero voltage switching is very possible, preventing large capacitive switching losses

$$\left(P = \frac{1}{2} \times C \times V^2 \times f\right)$$

and allowing high frequency operation, which results in small and cost effective inductors.

## 7.11 OverCurrent Protection (OCP)

The cycle-by-cycle peak drain current limit circuit uses the external source resistor to measure the current accurately. This allows optimum size determination of the transformer core (cost issue). The circuit is activated after the leading edge blanking time  $t_{leb}$ . The OCP protection circuit limits the 'sense' voltage to an internal level.

#### 7.12 OverPower Protection (OPP)

During the primary stroke, the rectified mains input voltage is measured by sensing the current drawn from pin DEM. This current is dependent on the mains voltage, according to the following formula:

$$I_{DEM} \approx \frac{V_{\text{aux}}}{R_{DEM}} \approx \frac{N \times V_{\text{mains}}}{R_{\text{DEM}}}$$

where:

$$N = \frac{N_{aux}}{N_P}$$

The current information is used to adjust the peak drain current, which is measured via pin  $I_{sense}$ . The internal compensation is such that an almost mains independent maximum output power can be realized.

The OPP curve is given in Figure 8.



#### 7.13 Minimum and maximum 'on-time'

The minimum 'on-time' of the SMPS is determined by the Leading Edge Blanking (LEB) time. The IC limits the 'on-time' to 50  $\mu$ s. When the system desires an 'on-time' longer than 50  $\mu$ s, a fault condition is assumed, and the IC will stop switching and enter the safe restart mode.

#### 7.14 Short winding protection

After the leading edge blanking time, the short winding protection circuit is also activated. If the 'sense' voltage exceeds the short winding protection voltage  $V_{swp}$ , the converter will stop switching. Once  $V_{CC}$  drops below the UVLO level, capacitor  $C_{VCC}$  will be recharged and the supply will restart again. This cycle will be repeated until the short-circuit is removed (safe restart mode).

The short winding protection will also protect in case of a secondary diode short-circuit.

#### 7.15 Lock input

Pin LOCK is a general purpose (high-impedance) input pin, which can be used to switch off the IC. As soon as the voltage on this pin is raised above 2.5 V, switching will stop immediately. The voltage on the V<sub>CC</sub> pin will cycle between V<sub>CC(start)</sub> and V<sub>CC(UVLO)</sub>, but the IC will not start switching again until the latch function is reset. The latch is reset as soon as the V<sub>CC</sub> drops below 4.5 V (typical value). The internal OVP and OTP will also trigger this latch Figure 1.

The detection level of this input is related to the V<sub>CC(5V)</sub> pin voltage in the following way:  $0.5 \times V_{CC(5V)} \pm 4\%$ . An internal Zener diode clamp of 5.6 V will protect this pin from excessive voltages. No internal filtering is done on this input.

#### 7.16 Overtemperature Protection (OTP)

An accurate temperature protection is provided in the circuit. When the junction temperature exceeds the thermal shutdown temperature, the IC will stop switching. When  $V_{CC}$  drops to UVLO, capacitor  $C_{VCC}$  will be recharged to the  $V_{start}$  level, however the IC will not start switching again. Subsequently,  $V_{CC}$  will drop again to the UVLO level, etc.

Operation only recommences when the  $V_{CC}$  voltage drops below a level of approximately 4.5 V (practically when the  $V_{mains}$  has been disconnected for a short period).

#### 7.17 Soft start-up

To prevent transformer rattle during hiccup, the transformer peak current is slowly increased by the soft start function. This can be achieved by inserting a resistor and a capacitor between pin I<sub>sense</sub> and the sense resistor (see Figure 9). An internal current source charges the capacitor to V = I<sub>SS</sub> × R<sub>SS</sub>, with a maximum of approximately 0.5 V.

The start level and the time constant of the increasing primary current level can be adjusted externally by changing the values of  $R_{SS}$  and  $C_{SS}$ .

$$I_{\text{primary(max)}} = \frac{V_{\text{ocp}} - (I_{\text{SS}} \times R_{\text{SS}})}{R_{\text{sense}}}$$

 $\tau = R_{\rm SS} \times C_{\rm SS}$ 

The charging current I<sub>SS</sub> will flow as long as the voltage on pin I<sub>sense</sub> is below approximately 0.5 V. If the voltage on pin I<sub>sense</sub> exceeds 0.5 V, the soft start current source will start limiting the current I<sub>SS</sub>. At the V<sub>CC(start)</sub> level, the I<sub>SS</sub> current source is completely switched off.

Since the soft start current I<sub>SS</sub> is subtracted from pin V<sub>CC</sub> charging current, the R<sub>SS</sub> value will affect the V<sub>CC</sub> charging current level by a maximum of 60  $\mu$ A (typical value).



#### 7.18 5 V output

Pin  $V_{CC(5V)}$  can be used for supplying external circuitry. The maximum output current must be limited to 1 mA. If higher peak currents are required, an external RC combination should limit the current drawn from this pin to 1 mA maximum.

The 5 V output voltage will be available as soon as the start-up voltage is reached. As the high voltage supply can not supply the 5 V pin during start-up and/or shutdown, during latched shutdown (via pin LOCK or other latched protection such as OVP or OTP), the voltage is switched to zero.

#### 7.19 Driver

The driver circuit to the gate of the power MOSFET has a current sourcing capability of typically 170 mA and a current sink capability of typically 700 mA. This permits fast turn-on and turn-off of the power MOSFET for efficient operation. A low driver source current has been chosen to limit the  $\Delta V/\Delta t$  at switch-on. This reduces Electro Magnetic Interference (EMI) and also limits the current spikes across R<sub>sense</sub>.

## 8. Limiting values

#### Table 3. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).[1]

| Symbol              | Parameter                         | Conditions               | Min   | Мах  | Unit |
|---------------------|-----------------------------------|--------------------------|-------|------|------|
| Voltages            |                                   |                          |       |      |      |
| V <sub>VCOadj</sub> | voltage on pin VCOadj             | continuous               | -0.4  | +5   | V    |
| V <sub>sense</sub>  | voltage on pin I <sub>sense</sub> | current limited          | -0.4  | -    | V    |
| V <sub>DRAIN</sub>  | voltage on pin DRAIN              |                          | -0.4  | +650 | V    |
| V <sub>CC</sub>     | supply voltage                    | continuous               | -0.4  | +20  | V    |
| V <sub>LOCK</sub>   | voltage on pin LOCK               | continuous               | -0.4  | +7   | V    |
| V <sub>CTRL</sub>   | voltage on pin CTRL               |                          | -0.4  | +5   | V    |
| V <sub>DEM</sub>    | voltage on pin DEM                | current limited          | -0.4  | -    | V    |
| Currents            |                                   |                          |       |      |      |
| I <sub>sense</sub>  | current on pin I <sub>sense</sub> |                          | -1    | +10  | mA   |
| I <sub>STDBY</sub>  | current on pin STDBY              |                          | -1    | -    | mA   |
| I <sub>DRIVER</sub> | current on pin DRIVER             | d < 10 %                 | -0.8  | +2   | А    |
| I <sub>DRAIN</sub>  | current on pin DRAIN              |                          | -     | +5   | mA   |
| I <sub>CC(5V)</sub> | current on pin $V_{CC(5V)}$       |                          | -1    | 0    | mA   |
| I <sub>CTRL</sub>   | current on pin CTRL               |                          | -     | +5   | mA   |
| I <sub>DEM</sub>    | current on pin DEM                |                          | -250  | +250 | μΑ   |
| General             |                                   |                          |       |      |      |
| P <sub>tot</sub>    | total power dissipation           | T <sub>amb</sub> < 70 °C | -     | 0.75 | W    |
| T <sub>stg</sub>    | storage temperature               |                          | -55   | +150 | °C   |
| Tj                  | junction temperature              |                          | -20   | +145 | °C   |
| ESD                 |                                   |                          |       |      |      |
| V <sub>esd</sub>    | electrostatic discharge voltage   |                          |       |      |      |
|                     | pins 1 to 6 and pins 9 to 14      | HBM class 1              | [2] _ | 2000 | V    |
|                     | pin 7                             | HBM class 1              | [2] _ | 1500 | V    |
|                     | on any other pin                  | MM                       | [3] _ | 400  | V    |

[1] All voltages are measured with respect to ground; positive currents flow into the chip; pin V<sub>CC</sub> may not be current driven. The voltage ratings are valid provided other ratings are not violated; current ratings are valid provided the maximum power rating is not violated.

[2] Equivalent to discharging a 100 pF capacitor through a 1.5 k $\Omega$  serie resistor.

[3] Equivalent to discharging a 200 pF capacitor through a 0.75  $\mu H$  coil and a 10  $\Omega$  resistor.

## 9. Thermal characteristics

| Thermal characteristics                     |                                                                              |                                                                                                                                 |                                                                                                                                                   |
|---------------------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| Parameter                                   | Conditions                                                                   | Тур                                                                                                                             | Unit                                                                                                                                              |
| thermal resistance from junction to ambient | in free air                                                                  | <mark>[1]</mark> 100                                                                                                            | K/W                                                                                                                                               |
| F                                           | Thermal characteristics Parameter hermal resistance from junction to ambient | Thermal characteristics         Parameter       Conditions         hermal resistance from junction to ambient       in free air | Thermal characteristics         Parameter       Conditions       Typ         hermal resistance from junction to ambient in free air       [1] 100 |

[1] With pin GND connected to sufficient copper area on the printed-circuit board.

## **10. Characteristics**

#### Table 5. Characteristics

 $T_{amb}$  = 25 °C;  $V_{CC}$  = 15 V; all voltages are measured with respect to ground; currents are positive when flowing into the IC; unless otherwise specified.

| Symbol                       | Parameter                                                                      | Conditions                                                                                      | Min                  | Тур                     | Max   | Unit |
|------------------------------|--------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|----------------------|-------------------------|-------|------|
| Start-up curren              | t source (pin DRAIN)                                                           |                                                                                                 |                      |                         |       |      |
| I <sub>DRAIN</sub>           | supply current from pin DRAIN                                                  | $V_{CC}$ = 0 V; $V_{DRAIN}$ > 100 V                                                             | 1.0                  | 1.2                     | 1.4   | mA   |
|                              |                                                                                | with auxiliary supply;<br>V <sub>DRAIN</sub> > 100 V                                            | -                    | 100                     | 300   | μA   |
| BV <sub>DSS</sub>            | breakdown voltage                                                              |                                                                                                 | 650                  | -                       | -     | V    |
| M-level                      | mains-dependent<br>operation-enabling level                                    |                                                                                                 | 60                   | -                       | 100   | V    |
| Supply voltage               | management (pin V <sub>CC</sub> )                                              |                                                                                                 |                      |                         |       |      |
| V <sub>CC(start)</sub>       | start-up voltage on $V_{CC}$                                                   |                                                                                                 | 10.3                 | 11                      | 11.7  | V    |
| V <sub>CC(UVLO)</sub>        | undervoltage lock-out on $V_{CC}$                                              |                                                                                                 | 8.1                  | 8.7                     | 9.3   | V    |
| V <sub>CC(hys)</sub>         | hysteresis voltage on $V_{CC}$                                                 | V <sub>CC(start)</sub> – V <sub>CC(UVLO)</sub>                                                  | 2.0                  | 2.3                     | 2.6   | V    |
| I <sub>CC(h)</sub>           | pin V <sub>CC</sub> charging current (high)                                    | $V_{DRAIN}$ > 100 V; $V_{CC}$ < 3V                                                              | -1.2                 | -1                      | -0.8  | mA   |
| I <sub>CC(I)</sub>           | pin $V_{CC}$ charging current (low)                                            | $V_{DRAIN}$ > 100 V;<br>3 V < $V_{CC}$ < $V_{CC(UVLO)}$                                         | -1.2                 | -0.75                   | -0.45 | mA   |
| I <sub>CC(restart)</sub>     | pin $V_{CC}$ restart current                                                   | V <sub>DRAIN</sub> > 100 V;<br>V <sub>CC(UVLO)</sub> < V <sub>CC</sub> < V <sub>CC(start)</sub> | -650                 | -550                    | -450  | μA   |
| I <sub>CC(oper)</sub>        | supply current under normal operation                                          | no load on pin DRIVER                                                                           | 1.1                  | 1.3                     | 1.5   | mA   |
| Demagnetizatio               | on management (pin DEM)                                                        |                                                                                                 |                      |                         |       |      |
| V <sub>th(DEM)</sub>         | demagnetization comparator<br>threshold voltage on pin DEM                     |                                                                                                 | 50                   | 100                     | 150   | mV   |
| I <sub>prot(DEM)</sub>       | protection current on pin DEM                                                  | $V_{DEM} = 50 \text{ mV}$                                                                       | -50 <mark>[1]</mark> | -                       | -10   | nA   |
| V <sub>clamp(DEM)(neg)</sub> | negative clamp voltage on pin DEM                                              | $I_{DEM} = -150 \ \mu A$                                                                        | -0.5                 | -0.25                   | -0.05 | V    |
| V <sub>clamp(DEM)(pos)</sub> | positive clamp voltage on pin DEM                                              | $I_{DEM} = 250 \ \mu A$                                                                         | 0.5                  | 0.7                     | 0.9   | V    |
| t <sub>suppr</sub>           | suppression of transformer ringing<br>at start of secondary stroke             |                                                                                                 | 1.1                  | 1.5                     | 1.9   | μs   |
| Pulse width mod              | lulator                                                                        |                                                                                                 |                      |                         |       |      |
| t <sub>on(min)</sub>         | minimum on-time                                                                |                                                                                                 | -                    | t <sub>leb</sub>        | -     | ns   |
| t <sub>on(max)</sub>         | maximum on-time                                                                | latched                                                                                         | 40                   | 50                      | 60    | μs   |
| Oscillator                   |                                                                                |                                                                                                 |                      |                         |       |      |
| f <sub>osc(I)</sub>          | oscillator low fixed frequency                                                 | V <sub>CTRL</sub> > 1.5 V                                                                       | 20                   | 25                      | 30    | kHz  |
| f <sub>osc(h)</sub>          | oscillator high fixed frequency                                                | V <sub>CTRL</sub> < 1 V                                                                         | 100                  | 125                     | 150   | kHz  |
| V <sub>vco(start)</sub>      | peak voltage on pin I <sub>sense</sub> , where frequency reduction starts      | see <u>Figure 5</u> and <u>Figure 6</u>                                                         | -                    | VCO[1]                  | -     | mV   |
| V <sub>vco(max)</sub>        | peak voltage on pin $I_{sense}$ , where the frequency is equal to $f_{osc(I)}$ |                                                                                                 | -                    | VCO <sup>[1]</sup> – 25 | _     | mV   |

#### Table 5. Characteristics ...continued

 $T_{amb} = 25$  °C;  $V_{CC} = 15$  V; all voltages are measured with respect to ground; currents are positive when flowing into the IC; unless otherwise specified.

|                                | -1                                                                        |                                                               |      |                    |      |      |
|--------------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------|------|--------------------|------|------|
| Symbol                         | Parameter                                                                 | Conditions                                                    | Min  | Тур                | Max  | Unit |
| Duty cycle cont                | rol (pin CTRL)                                                            |                                                               |      |                    |      |      |
| V <sub>CTRL(min)</sub>         | minimum voltage on pin CTRL for<br>maximum duty cycle                     |                                                               | -    | 1.0                | -    | V    |
| V <sub>CTRL(max)</sub>         | maximum voltage on pin CTRL for<br>minimum duty cycle                     |                                                               | -    | 1.5                | -    | V    |
| 5 V output (pin                | V <sub>CC(5V)</sub> )                                                     |                                                               |      |                    |      |      |
| V <sub>CC(5V)</sub>            | output voltage                                                            | I <sub>O</sub> = 1 mA                                         | 4.75 | 5.0                | 5.25 | V    |
| I <sub>CC(5V)</sub>            | current capability of pin V <sub>CC(5V)</sub>                             |                                                               | -1.0 | -                  | -    | mA   |
| LOCK input (pir                | n LOCK)                                                                   |                                                               |      |                    |      |      |
| V <sub>LOCK</sub>              | LOCK trip level                                                           |                                                               | 2.37 | 2.5                | 2.63 | V    |
| V <sub>CC(reset)</sub>         | voltage level on pin V <sub>CC</sub> which resets the latch               | V <sub>LOCK</sub> < 2.3 V                                     | -    | 4.5                | -    | V    |
| REL <sub>LOCK,5V</sub>         | relation to 5 V output (pin $V_{CC(5V)}$ )                                | $V_{LOCK} = 0.5 \times V_{CC(5V)}$                            | -4   | -                  | +4   | %    |
| Valley switch (p               | in DRAIN)                                                                 |                                                               |      |                    |      |      |
| $\Delta V / \Delta t_{valley}$ | valley recognition voltage change                                         |                                                               | -85  | -                  | +85  | V/µs |
| t <sub>valley-swon</sub>       | delay from valley recognition to switch-on                                |                                                               | -    | 150 <sup>[1]</sup> | -    | ns   |
| Overcurrent and                | d short winding protection (pin I <sub>sens</sub>                         | se)                                                           |      |                    |      |      |
| V <sub>sense(max)</sub>        | maximum source voltage OCP                                                | $\Delta V/\Delta t = 0.1 V/\mu s$                             | 0.48 | 0.52               | 0.56 | V    |
| t <sub>PD</sub>                | propagation delay from detecting<br>V <sub>sense(max)</sub> to switch-off | $\Delta V/\Delta t = 0.5 V/\mu s$                             | _    | 140                | 185  | ns   |
| V <sub>swp</sub>               | short winding protection voltage                                          |                                                               | 0.83 | 0.88               | 0.96 | V    |
| t <sub>leb</sub>               | blanking time for current and short winding protection                    |                                                               | 300  | 370                | 440  | ns   |
| I <sub>SS</sub>                | soft start current                                                        | V <sub>sense</sub> < 0.5 V                                    | 45   | 60                 | 75   | μΑ   |
| Overvoltage pro                | otection (pin DEM)                                                        |                                                               |      |                    |      |      |
| I <sub>OVP(DEM)</sub>          | OVP level on pin DEM                                                      | set by resistor R <sub>DEM</sub> ;<br>see <u>Section 7.9</u>  | 54   | 60                 | 66   | μΑ   |
| Overpower prof                 | tection (pin DEM)                                                         |                                                               |      |                    |      |      |
| I <sub>OPP(DEM)</sub>          | OPP current on pin DEM to start<br>OPP correction                         | set by resistor R <sub>DEM</sub> ;<br>see <u>Section 7.12</u> | _    | -24                | _    | μΑ   |
| I <sub>OPP50%</sub> (DEM)      | OPP current on pin DEM, where maximum source voltage is limited to 0.3 V  |                                                               | -    | -100               | _    | μA   |
| Standby output                 | (pin STDBY)                                                               |                                                               |      |                    |      |      |
| V <sub>STDBY</sub>             | standby output voltage                                                    |                                                               | 4.75 | 5.0                | 5.25 | V    |
| I <sub>source</sub>            | source current capability                                                 | V <sub>STDBY</sub> = 1 V                                      | 20   | 22                 | 24   | μA   |
| l <sub>sink</sub>              | sink current capability                                                   | V <sub>STDBY</sub> = 1.2 V                                    | 2    | -                  |      | mA   |

#### Table 5. Characteristics ...continued

 $T_{amb} = 25$  °C;  $V_{CC} = 15$  V; all voltages are measured with respect to ground; currents are positive when flowing into the IC; unless otherwise specified.

| Symbol                      | Parameter                                       | Conditions                                              | Min          | Тур  | Max | Unit |
|-----------------------------|-------------------------------------------------|---------------------------------------------------------|--------------|------|-----|------|
| Driver (pin Drive           | er)                                             |                                                         |              |      |     |      |
| I <sub>source</sub>         | source current capability of driver             | $V_{CC}$ = 9.5 V; $V_{DRIVER}$ = 2 V                    | -            | -170 | -88 | mA   |
| I <sub>sink</sub>           | sink current capability of driver               | $V_{CC}$ = 9.5 V; $V_{DRIVER}$ = 2 V                    | -            | 300  | -   | mA   |
|                             |                                                 | V <sub>CC</sub> = 9.5 V;<br>V <sub>DRIVER</sub> = 9.5 V | 400          | 700  | -   | mA   |
| V <sub>o(driver)(max)</sub> | maximum output voltage of driver                | V <sub>CC</sub> > 12 V                                  | -            | 11.5 | 12  | V    |
| Temperature pro             | otection                                        |                                                         |              |      |     |      |
| T <sub>prot(max)</sub>      | maximum temperature protection level            |                                                         | 130          | 140  | 150 | °C   |
| T <sub>prot(hys)</sub>      | hysteresis for the temperature protection level |                                                         | <u>[1]</u> _ | 8    | -   | °C   |

[1] Guaranteed by design.



## **11. Application information**

A converter with the TEA1552 consists of an input filter, a transformer with a third winding (auxiliary), and an output stage with a feedback circuit.

Capacitor  $C_{VCC}$  (at pin  $V_{CC}$ ) buffers the supply voltage of the IC, which is powered via the high voltage rectified mains during start-up and via the auxiliary winding during operation.

A sense resistor converts the primary current into a voltage at pin I<sub>sense</sub>. The value of this sense resistor defines the maximum primary peak current.

#### HV start-up flyback controller for DCM or QR mode



HV start-up flyback controller for DCM or QR mode



#### **NXP Semiconductors**

## HV start-up flyback controller for DCM or QR mode

## 12. Package outline



#### Fig 13. Package outline SOT108-1 (SO14)

All information provided in this document is subject to legal disclaimers.

TEA1552

# **TEA1552**

## 13. Soldering of SMD packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*.

#### 13.1 Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

#### 13.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- Board specifications, including the board finish, solder masks and vias
- Package footprints, including solder thieves and orientation
- The moisture sensitivity level of the packages
- Package placement
- Inspection and repair
- Lead-free soldering versus SnPb soldering

#### 13.3 Wave soldering

Key characteristics in wave soldering are:

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- Solder bath specifications, including temperature and impurities

#### 13.4 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 14</u>) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with <u>Table 6</u> and <u>7</u>

#### Table 6. SnPb eutectic process (from J-STD-020C)

| Package thickness (mm) | Package reflow temperature (°C) |       |  |
|------------------------|---------------------------------|-------|--|
|                        | Volume (mm <sup>3</sup> )       |       |  |
|                        | < 350                           | ≥ 350 |  |
| < 2.5                  | 235                             | 220   |  |
| ≥ 2.5                  | 220                             | 220   |  |

#### Table 7. Lead-free process (from J-STD-020C)

| Package thickness (mm) | Package reflow temperature (°C) |             |        |  |  |
|------------------------|---------------------------------|-------------|--------|--|--|
|                        | Volume (mm <sup>3</sup> )       |             |        |  |  |
|                        | < 350                           | 350 to 2000 | > 2000 |  |  |
| < 1.6                  | 260                             | 260         | 260    |  |  |
| 1.6 to 2.5             | 260                             | 250         | 245    |  |  |
| > 2.5                  | 250                             | 245         | 245    |  |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 14.

#### HV start-up flyback controller for DCM or QR mode



For further information on temperature profiles, refer to Application Note AN10365 "Surface mount reflow soldering description".

## 14. Abbreviations

| Table 8. | Abbreviations                                   |
|----------|-------------------------------------------------|
| Acronym  | Description                                     |
| BiCMOS   | Bipolar Complementary Metal-Oxide Semiconductor |
| DMOS     | Diffusion Metal-Oxide Semiconductor             |
| ESR      | Equivalent Series Resistance                    |
| EZ-HV SO | Easy High Voltage Silicon-On-Insulator          |
| FET      | Field-Effect Transistor                         |
| PWM      | Pulse Width Modulation                          |
| SMPS     | Switched Mode Power Supply                      |
| SOPS     | Self-Oscillating Power Supply                   |

## 15. Revision history

| Table 9. Revision histo | ory                               |                                |               |             |
|-------------------------|-----------------------------------|--------------------------------|---------------|-------------|
| Document ID             | Release date                      | Data sheet status              | Change notice | Supersedes  |
| TEA1552 v.3.1           | 20120621                          | Product data sheet             | -             | TEA1552 v.3 |
| Modifications:          | <ul> <li>Data sheet ti</li> </ul> | tle changed.                   |               |             |
|                         | • Table 1 "Orde                   | ering information" on page 2 ι | ipdated.      |             |
| TEA1552 v.3             | 20120418                          | Product data sheet             | -             | TEA1552 v.2 |
| TEA1552 v.2             | 20020827                          | Product specification          | -             | TEA1552 v.1 |
| TEA1552 v.1             | 20020703                          | Product specification          | -             | -           |
|                         |                                   |                                |               |             |

## **16. Legal information**

#### 16.1 Data sheet status

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

#### 16.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 16.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product sole and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

© NXP B.V. 2012. All rights reserved.

TEA1552

#### HV start-up flyback controller for DCM or QR mode

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Non-automotive qualified products** — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's

## **17. Contact information**

own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### 16.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

GreenChip — is a trademark of NXP B.V.

For more information, please visit: <u>http://www.nxp.com</u>

For sales office addresses, please send an email to: salesaddresses@nxp.com

HV start-up flyback controller for DCM or QR mode

## 18. Contents

| 1       | General description 1                          |
|---------|------------------------------------------------|
| 2       | Features and benefits 1                        |
| 3       | Applications 2                                 |
| 3.1     | Typical application 2                          |
| 4       | Ordering information                           |
| 5       | Block diagram                                  |
| 6       | Pinning information 4                          |
| 6 1     | Pinning 4                                      |
| 6.2     | Pin description 4                              |
| 7       | Functional description 4                       |
| 71      | Start-up mains enabling operation level and    |
| /       | undervoltage lock-out (see Figure 11 and 12) 5 |
| 7.2     | Supply management                              |
| 7.3     | Current mode control                           |
| 7.4     | Oscillator                                     |
| 7.5     | VCO adjustment 6                               |
| 7.6     | Cycle skipping 7                               |
| 7.7     | Standby output 7                               |
| 7.8     | Demagnetization8                               |
| 7.9     | OverVoltage Protection (OVP) 8                 |
| 7.10    | Valley switching (see Figure 7)                |
| 7.11    | OverCurrent Protection (OCP) 9                 |
| 7.12    | OverPower Protection (OPP) 10                  |
| 7.13    | Minimum and maximum 'on-time'                  |
| 7.14    | Short winding protection                       |
| 7.15    | LOCK Input                                     |
| 7.10    | Soft start-up                                  |
| 7 18    | 5 V output 12                                  |
| 7.10    | Driver 12                                      |
| 8       | Limiting values 13                             |
| 0       | Thormal characteristics                        |
| J<br>10 | Characteristics 14                             |
| 10      | Application information 17                     |
| 11      | Application information                        |
| 12      |                                                |
| 13      | Soldering of SMD packages 21                   |
| 13.1    | Introduction to soldering                      |
| 13.2    | Wave and reflow soldering                      |
| 13.3    | Vvave soldering                                |
| 13.4    |                                                |
| 14      | Appreviations                                  |
| 15      | Revision history 23                            |
| 16      | Legal information 24                           |
| 16.1    | Data sheet status 24                           |
| 16.2    | Definitions 24                                 |

| 16.3 | Disclaimers         | 24 |
|------|---------------------|----|
| 16.4 | Trademarks          | 25 |
| 17   | Contact information | 25 |
|      |                     | 20 |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

#### © NXP B.V. 2012.

#### All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 21 June 2012 Document identifier: TEA1552