Rev. 01 — 7 September 2009

**Product data sheet** 

# 1. General description

The TEA1611T is a monolithic integrated circuit implemented in a high voltage Diffusion Metal Oxide Semiconductor (DMOS) process, which is a high voltage controller for a zero voltage switching resonant converter. The IC provides the drive function for two discrete power MOSFETs in a half-bridge configuration. It also includes a level-shift circuit, an oscillator with accurately programmable frequency range, a latched shut-down function and a transconductance error amplifier.

To guarantee an accurate 50 % switching duty factor, the oscillator signal passes through a divide-by-two flip-flop before being fed to the output drivers.

The circuit is very flexible and enables a broad range of applications for different mains voltages.



# 2. Features

- Integrated high voltage level-shift function
- Integrated high voltage bootstrap diode
- Low start-up current (green function)
- Adjustable non-overlap time
- Internal OverTemperature Protection (OTP)
- OverCurrent Protection (OCP) that activates a shut-down timer



### Zero voltage switching resonant converter controller

- Soft start timing pin
- Transconductance error amplifier for ultra high-ohmic regulation feedback
- Latched shut-down circuit for OverVoltage Protection (OVP)
- Adjustable minimum and maximum frequencies
- UnderVoltage LockOut (UVLO)
- Fault latch reset input
- Wide (max 20 V) supply voltage range

# 3. Applications

- TV and monitor power supplies
- High voltage power supplies

# 4. Ordering information

### Table 1.Ordering information

| Type number | Package |                                                            |          |
|-------------|---------|------------------------------------------------------------|----------|
|             | Name    | Description                                                | Version  |
| TEA1611T    | SO20    | plastic small outline package; 20 leads; body width 7.5 mm | SOT163-1 |

Zero voltage switching resonant converter controller

# 5. Block diagram



# 6. Pinning information

# 6.1 Pinning



# 6.2 Pin description

| Table 2. | Pin description |                                     |
|----------|-----------------|-------------------------------------|
| Symbol   | Pin             | Description                         |
| Р        | 1               | error amplifier non-inverting input |
| VCO      | 2               | error amplifier output              |
| CSS      | 3               | soft start capacitor input          |
| СТ       | 4               | timer capacitor input               |
| OCP      | 5               | overcurrent protection input        |
| PGND     | 6               | power ground                        |
| n.c.     | 7               | not connected <sup>[1]</sup>        |
| SH       | 8               | high side switch source connection  |
| GH       | 9               | high side switch gate connection    |
| VDD(FLO  | AT) 10          | floating supply high side driver    |
| SGND     | 11              | signal ground                       |
| GL       | 12              | low side switch gate connection     |
| $V_{DD}$ | 13              | supply voltage                      |
| VAUX     | 14              | auxiliary supply voltage            |
| RESET    | 15              | latch reset input                   |
| IFS      | 16              | oscillator discharge current input  |
| CF       | 17              | oscillator capacitor                |
| IRS      | 18              | oscillator charge input current     |
| SD       | 19              | shut-down input                     |
| VREF     | 20              | reference voltage                   |
|          |                 |                                     |

[1] Provided as a high voltage spacer

# 7. Functional description

## 7.1 Start-up

When the applied voltage at  $V_{DD}$  reaches  $V_{DD(init)}$  (see Figure 4), the low side power switch is turned on while the high side power switch remains in the non-conducting state. This start-up output state guarantees the initial charging of the bootstrap capacitor ( $C_{boot}$ ) used for the floating supply of the high side driver.

During start-up, the voltage on the frequency capacitor pin (CF) is zero and defines the start-up state. The voltage at the soft start pin (CSS) is set to 2.5 V. The CSS pin voltage is copied to the VCO pin via a buffer and switching starts at about 80 % of the maximum frequency at the moment  $V_{DD}$  reaches the start level.

The start-up state is maintained until  $V_{DD}$  reaches the start level (13.5 V), the oscillator is activated and the converter starts operating.



## 7.2 Oscillator

The internal oscillator is a current-controlled sawtooth oscillator. The frequency of the sawtooth is determined by the external capacitor  $C_f$  and the currents flowing into the IFS and IRS pins.

The minimum frequency and the non-overlap time are set by the capacitor  $C_f$  and the resistors  $R_{f(min)}$  and  $R_{no}$ . The maximum frequency is set by resistor  $R_{\Delta f}$  (see Figure 7). The oscillator frequency is exactly twice the bridge frequency to achieve an accurate 50 % duty factor. An overview of the oscillator and driver signals is given in Figure 5.

Zero voltage switching resonant converter controller



# 7.3 Non-overlap time resistor

The non-overlap time resistor Rno is connected between the 3 V reference pin (VREF) and the IFS current input pin (see Figure 7). The voltage on the IFS pin is kept at a temperature-independent value of 0.6 V. The current that flows into the IFS pin is determined by the value of resistor's Rno 2.4 V voltage drop divided by its value. The IFS input current equals 1/16 of the discharge current of capacitor Cf and determines the falling slope of the oscillator.

The falling slope time is used to create a non-overlap time (t<sub>no</sub>) between two successive switching actions of the half-bridge switches:

$$I_{IFS} = \frac{2.4V}{R_{no}}$$
$$t_{no} = \frac{C_f \times \Delta V_{Cf}}{16 \times I_{IFS}}$$

## 7.4 Minimum frequency resistor

The R<sub>f(min)</sub> resistor is connected between the VREF pin (3 V reference voltage) and the IRS current input (kept at a temperature-independent voltage level of 0.6 V). The charge current of the capacitor C<sub>f</sub> is twice the current flowing into the IRS pin.

The R<sub>f(min)</sub> resistor has a voltage drop of 2.4 V and its resistance defines the minimum charge current (rising slope) of the Cf capacitor if the control current is zero. The minimum frequency is defined by this minimum charge current (I<sub>IRS1</sub>) and the discharge current:

$$I_{IRSI} = \frac{2.4V}{R_{f(min)}}$$
$$t_{IRSI} = \frac{C_f \times \Delta V_{Cj}}{2 \times I_{IRSI}}$$

$$f_{osc(min))} = \frac{1}{t_{no} \times t_{IRS1}}$$
$$f_{bridge(min)} = \frac{f_{osc(min)}}{2}$$

# 7.5 Maximum frequency resistor

The output voltage is regulated by changing the frequency of the half-bridge converter. The maximum frequency is determined by the  $R_{\Delta f}$  resistor which is connected between the error amplifier output VCO and the oscillator current input pin IRS. The current that flows through the  $R_{\Delta f}$  resistor ( $I_{IRS2}$ ) is added to the current flowing through the  $R_{f(min)}$  resistor. As a result, the charge current ICF increases and the oscillation frequency increases. As the falling slope of the oscillator is constant, the relationship between the output frequency and the charge current is not a linear function (see Figure 6 and Figure 7):

$$I_{IRS2} = \frac{V_{VCO} - 0.6}{R_{\Delta f}}$$
$$t_{IRS2} = \frac{C_f \times \Delta V_{Cf}}{2 \times (I_{IRS1} + I_{IRS2})}$$

The maximum output voltage of the error amplifier and the value of  $R_{\Delta f}$  determine the maximum frequency:

$$I_{IRS2(max)} = \frac{V_{VCO(max)} - 0.6}{R_{\Delta f}}$$

$$t_{IRS(min)} = \frac{C_f \times \Delta V_{Cf}}{2 \times (I_{IRS2} + I_{IRS2(max)})}$$

$$f_{osc(max)} = \frac{1}{T_{osc}}$$

$$f_{bridge(max)} = \frac{f_{osc(max)}}{2}$$

$$T_{OSC} = t_{IRS(min)} + t_{no}$$

The frequency of the oscillator depends on the value of capacitor  $C_f$ , the peak-to-peak voltage swing  $V_{CF}$  and the charge and discharge currents. The accuracy of the oscillator frequency decreases at higher frequencies due to delays in the circuit.

Zero voltage switching resonant converter controller



## 7.6 Error amplifier

The error amplifier is a transconductance amplifier. The output current at pin VCO is determined by the amplifier transconductance, the differential voltage between input pin P, and the internal 2.5 V reference voltage. The output current  $I_{VCO}$  is fed to the IRS input of the current-controlled oscillator.

The source capability of the error amplifier increases current in the IRS pin with a positive differential input voltage. Therefore the minimum current is determined by resistor  $R_{f(min)}$  and the minimum frequency setting is independent of the characteristics of the error amplifier.

The error amplifier has a maximum output current of 0.5 mA for an output voltage of up to 2.5 V. If the source current decreases, the oscillator frequency also decreases resulting in a higher regulated output voltage.

During start-up, the output voltage of the amplifier is connected to the soft start (CSS) pin via a buffer. This will hold the VCO pin at a constant value of 2.5 V.

# 7.7 Soft start

The CSS pin voltage is copied to the VCO pin via a buffer. This buffer only has a source capability, i.e. it can only charge the VCO pin. This means that the error amplifier output can increase the VCO pin voltage above the CSS voltage level.

At start-up the soft start capacitor is charged to 2.5 V setting a start-up frequency of about 80 % of the maximum frequency. After start-up the external soft start capacitor is discharged by I<sub>start(soft)</sub>. The VCO pin voltage will follow the CSS voltage (discharging takes place via  $R_{\Delta f}$ ) and the frequency sweeps down. The CSS capacitor will determine the frequency sweep rate. When the circuit comes into regulation, the error amplifier output will control the VCO pin voltage and the CSS voltage will sweep down further to zero volt.

### 7.8 Overcurrent protection and timer

The OCP input continuously compares the OCP pin voltage with VREF. When the OCP pin voltage is higher than VREF, the timer capacitor CT will be charged with  $I_{ch}$  during the next full CF cycle. Else the timer capacitor will be discharged with  $I_{leak}$ .

In case the CT voltage exceeds V<sub>trip(H)</sub>, the TEA1611T will switch over to shut-down mode. The timer capacitor will be discharged with I<sub>dch</sub> until the CT voltage reaches V<sub>trip(L)</sub> after which a soft start cycle is started.

### 7.9 Shut-down

The shut-down input (SD) has an accurate threshold level of 2.33 V. When the voltage on input SD reaches 2.33 V, the TEA1611T enters shut-down mode.

During shut-down mode, pin  $V_{DD}$  is clamped by an internal 12 V Zener diode with a 1 mA input current. This clamp prevents  $V_{DD}$  rising above the rating of 14 V due to low supply current to the TEA1611T in shut-down mode.

When the TEA1611T is in the shut-down mode, it can be activated again only by lowering  $V_{DD}$  below the  $V_{DD(rst)}$  level (typically 5.3 V) or by making the reset input active. The shut-down latch is then reset and a new start-up cycle can begin.

In shut-down mode the GL pin is HIGH and the GH pin is LOW. In this way the bootstrap capacitor remains charged, allowing a new, well defined cycle to start after a reset.

## 7.10 OverTemperature Protection (OTP)

The TEA1611T continuously monitors its temperature. When the temperature exceeds the  $T_{otp(act)}$  level, the TEA1611T will switch to shut-down mode.

### 7.11 Latch reset input

The internal shut-down latch can be reset via the reset input. This input is active LOW.

### 7.12 VAUX input

When the IC is oscillating the start-up resistor is not able to deliver the supply current so that an auxiliary supply (for instance via an auxiliary winding or a dV/dt supply) is needed. The VAUX input facilitates a series regulator which regulates its output voltage (=  $V_{DD}$  voltage) to  $V_{DD(reg)}$ .

# 8. Limiting values

Limiting values Table 3. In accordance with the Absolute Maximum Rating System (IEC 60134). Conditions Symbol Parameter Min Max Unit Supply voltages 0 600 V high-side driver voltage V<sub>drv(hs)</sub> [1] 0 14 V supply voltage VDD auxiliary supply voltage [1] 0 20 V V<sub>CC(AUX)</sub>

### Zero voltage switching resonant converter controller

| Symbol            | Parameter                       | Conditions               |     | Min | Max  | Unit |
|-------------------|---------------------------------|--------------------------|-----|-----|------|------|
| Voltage o         | n pins P, SD, RESET and C       | OCP                      |     |     |      |      |
| VI                | input voltage                   |                          |     | 0   | 5    | V    |
| Currents          |                                 |                          |     |     |      |      |
| I <sub>IFS</sub>  | current on pin IFS              |                          |     | -   | 1/16 | mA   |
| I <sub>IRS</sub>  | current on pin IRS              |                          |     | -   | 1    | mA   |
| I <sub>VREF</sub> | current on pin VREF             |                          |     | -   | -2   | mA   |
| Power an          | d temperature                   |                          |     |     |      |      |
| P <sub>tot</sub>  | total power dissipation         | T <sub>amb</sub> < 70 °C |     | -   | 0.8  | W    |
| T <sub>amb</sub>  | ambient temperature             | operating                |     | -25 | +70  | °C   |
| T <sub>stg</sub>  | storage temperature             |                          |     | -25 | +150 | °C   |
| Handling          |                                 |                          |     |     |      |      |
| V <sub>ESD</sub>  | electrostatic discharge voltage | Human body<br>model      | [2] | -   | 2000 | V    |
|                   |                                 | Machine model            | [3] | -   | 200  | V    |

Table 3. Limiting values ... continued

[1] It is recommended that a buffer capacitor is placed as close as possible to the VDD pin (as indicated in Figure 7 and in the application note).

[2] Human body model class 2: equivalent to discharging a 100 pF capacitor through a 1.5 kΩ series resistor.

[3] Machine model class 2: equivalent to discharging a 200 pF capacitor through a 0.75 mH coil and 10  $\Omega$ resistor.

#### **Thermal characteristics** 9.

| Table 4.             | Thermal characteristics                     |             |     |      |
|----------------------|---------------------------------------------|-------------|-----|------|
| Symbol               | Parameter                                   | Conditions  | Тур | Unit |
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air | 100 | K/W  |

# **10. Characteristics**

#### Table 5. **Characteristics**

All voltages are referred to the ground pins which must be connected externally; positive currents flow into the IC; V<sub>DD</sub> = 13 V and  $T_{amb} = 25$  °C; tested using the circuit shown in Figure 7, unless otherwise specified.

| Symbol                             | Parameter                     | Conditions                                           | Min  | Тур  | Max  | Unit |
|------------------------------------|-------------------------------|------------------------------------------------------|------|------|------|------|
| High voltag                        | ge pins VDD(FLOAT), GH and SH |                                                      |      |      |      |      |
| I <sub>leak</sub>                  | leakage current               | $V_{DD(F)},V_{GH}$ and $V_{SH}$ = 600 V              | -    | -    | 30   | μΑ   |
| Supply pins V <sub>DD</sub> , VAUX |                               |                                                      |      |      |      |      |
| V <sub>DD(init)</sub>              | initial supply voltage        | defined driver output;<br>low side on; high side off | -    | 4    | 5    | V    |
| V <sub>DD(startup)</sub>           | start-up supply voltage       |                                                      | 12.9 | 13.4 | 13.9 | V    |
| V <sub>DD(stop)</sub>              | stop supply voltage           |                                                      | 9.0  | 9.4  | 9.8  | V    |
| V <sub>DD(hys)</sub>               | hysteresis of supply voltage  |                                                      | 3.8  | 4.0  | 4.2  | V    |

TEA1611T 1 **Product data sheet** 

### Zero voltage switching resonant converter controller

### Table 5. Characteristics ...continued

All voltages are referred to the ground pins which must be connected externally; positive currents flow into the IC;  $V_{DD} = 13 V$  and  $T_{amb} = 25 °C$ ; tested using the circuit shown in Figure 7, unless otherwise specified.

| Symbol               | Parameter                           | Conditions                                                                                    | Min   | Тур  | Max  | Unit |
|----------------------|-------------------------------------|-----------------------------------------------------------------------------------------------|-------|------|------|------|
| V <sub>DD(reg)</sub> | regulation supply voltage           | VAUX = 17 V                                                                                   | -     | 12.6 | -    | V    |
| / <sub>DD</sub>      | supply voltage                      | current capability series regulator; $V_{CC(AUX)} = 17 \text{ V};$ $I_{DD} = 50 \text{ mA}$   | -     | 12   | -    | V    |
|                      |                                     | clamp voltage in<br>shut-down state; low<br>side on; high side off;<br>I <sub>DD</sub> = 1 mA | 11.0  | 12.0 | 13.0 | V    |
| V <sub>rst</sub>     | reset voltage                       |                                                                                               | 4.5   | 5.3  | 6.0  | V    |
| DD                   | supply current                      |                                                                                               | [1]   |      |      |      |
|                      |                                     | start-up                                                                                      | 210   | 260  | 310  | μA   |
|                      |                                     | operating                                                                                     | -     | 2.4  | -    | mA   |
|                      |                                     | shut-down                                                                                     | -     | 220  | 270  | μA   |
| Reference            | voltage on pin VREF                 |                                                                                               |       |      |      |      |
| √ <sub>ref</sub>     | reference voltage                   | $I_{ref} = 0 \text{ mA}$                                                                      | 2.9   | 3.0  | 3.1  | V    |
| ref                  | reference current                   | source only                                                                                   | -2.0  | -    | -    | mA   |
| Zo                   | output impedance                    | $I_{ref} = -1 \text{ mA}$                                                                     | -     | 5.0  | -    | Ω    |
| ГС                   | temperature coefficient             | I <sub>ref</sub> = 0 mA;<br>T <sub>j</sub> = 25 °C to 150 °C                                  | -     | -0.3 | -    | mV/K |
| Current co           | ontrolled oscillator pins IRS, IFS, | CF                                                                                            |       |      |      |      |
| ch(CF)min            | minimum charge current on pin CF    | $I_{IRS}$ = 15 $\mu$ A; $V_{CF}$ = 2 V                                                        | 28    | 30   | 32   | μΑ   |
| ch(CF)max            | maximum charge current on pin CF    | $I_{IRS} = 200 \ \mu\text{A}; \ V_{CF} = 2 \ V$                                               | 340   | 380  | 420  | μΑ   |
| / <sub>IRS</sub>     | voltage on pin IRS                  | I <sub>IRS</sub> = 200 μA                                                                     | 590   | 620  | 650  | mV   |
| dch(CF)min           | minimum discharge current on pin CF | I <sub>IFS</sub> = 50/16 μΑ;<br>V <sub>CF</sub> = 2 V                                         | 47    | 50   | 53   | μΑ   |
| dch(CF)max           | maximum discharge current on pin CF | $I_{IFS}$ = 1/16 $\mu$ A; $V_{CF}$ = 2 V                                                      | 0.89  | 0.94 | 0.99 | mA   |
| V <sub>IFS</sub>     | voltage on pin IFS                  | I <sub>IFS</sub> = 1/16 mA                                                                    | 570   | 600  | 630  | mV   |
| :<br>bridge(min)     | minimum bridge frequency            | C <sub>f</sub> = 100 pF;<br>I <sub>IFS</sub> = 0.5/16 mA;                                     | 156   | 167  | 178  | kHz  |
|                      |                                     | I <sub>IRS</sub> = 50 μA;                                                                     |       |      |      |      |
|                      |                                     | $f_{bridge} = \frac{f_{OSC}}{2}$                                                              |       |      |      |      |
| bridge(max)          | maximum bridge frequency            | C <sub>f</sub> = 100 pF;<br>I <sub>IFS</sub> = 1/16 mA;                                       | 2 395 | 440  | 485  | kHz  |
|                      |                                     | I <sub>IRS</sub> = 200 μA;                                                                    |       |      |      |      |
|                      |                                     | $f_{bridge} = \frac{f_{OSC}}{2}$                                                              |       |      |      |      |
| V <sub>trip(L)</sub> | LOW-level trip voltage              | pin CF; DC level                                                                              | -     | 1.27 | -    | V    |
| V <sub>trip(H)</sub> | HIGH-level trip voltage             | pin CF; DC level                                                                              | -     | 2.97 | -    | V    |
|                      |                                     |                                                                                               |       |      |      |      |

### Zero voltage switching resonant converter controller

### Table 5. Characteristics ...continued

All voltages are referred to the ground pins which must be connected externally; positive currents flow into the IC;  $V_{DD} = 13 V$  and  $T_{amb} = 25 °C$ ; tested using the circuit shown in Figure 7, unless otherwise specified.

| Symbol                                  | Parameter                                                   | Conditions                                                                                                 | Min  | Тур  | Max  | Unit  |
|-----------------------------------------|-------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| V <sub>CF(p-p)</sub>                    | peak-to-peak voltage on pin CF                              | DC level                                                                                                   | 1.6  | 1.7  | 1.8  | V     |
| t <sub>no</sub>                         | non-overlap time                                            | $C_{f} = 100 \text{ pF};$<br>$I_{IFS} = 0.5/16 \text{ mA};$<br>$I_{IRS} = 50 \mu\text{A}$                  | 0.58 | 0.63 | 0.68 | μs    |
| I <sub>dch(osc)</sub> /I <sub>IFS</sub> | oscillator discharge current to<br>current on pin IFS ratio | l <sub>IFS</sub> = 0.5/16 mA;                                                                              | 14.4 | 16   | 17.6 |       |
| Output driv                             | vers                                                        |                                                                                                            |      |      |      |       |
| I <sub>source(GH)</sub>                 | source current on pin GH                                    | high side;<br>V <sub>DD(F)</sub> = 11.2 V;<br>V <sub>SH</sub> = 0 V; V <sub>GH</sub> = 0 V                 | -    | 300  | -    | mA    |
| I <sub>sink(GH)</sub>                   | sink current on pin GH                                      | high side;<br>V <sub>DD(F)</sub> = 11.2 V;<br>V <sub>SH</sub> = 0 V; V <sub>GH</sub> = 11.2 V              | -    | 480  | -    | mA    |
| I <sub>source(GL)</sub>                 | source current on pin GL                                    | low side; $V_{GL} = 0 V$                                                                                   | -    | 300  | -    | mA    |
| I <sub>sink(GL)</sub>                   | sink current on pin GL                                      | low side; $V_{GL}$ = 13 V                                                                                  | -    | 580  | -    | mA    |
| V <sub>OH</sub>                         | HIGH-level output voltage                                   | pin GH; high side;<br>V <sub>DD(F)</sub> = 11.2 V;<br>V <sub>SH</sub> = 0 V; I <sub>GH</sub> = 10 mA       | -    | 10.9 | -    | V     |
|                                         |                                                             | pin GL; low side;<br>I <sub>GL</sub> = 10 mA                                                               | -    | 12.6 | -    | V     |
| V <sub>OL</sub>                         | LOW-level output voltage                                    | pin GL; high side;<br>V <sub>DD(F)</sub> = 11.2 V;<br>V <sub>SH</sub> = 0 V; I <sub>GH</sub> = 10 mA       | -    | 0.17 | -    | V     |
|                                         |                                                             | pin GL; low side;<br>I <sub>GL</sub> = 10 mA                                                               | -    | 0.18 | -    | V     |
| V <sub>Fd(bs)</sub>                     | bootstrap diode forward voltage                             | I <sub>O</sub> = 5 mA                                                                                      | 1.3  | 1.6  | 1.9  | V     |
| Shut-down                               | input pin SD                                                |                                                                                                            |      |      |      |       |
| l <sub>l</sub>                          | input current                                               | V <sub>SD</sub> = 2.33 V                                                                                   | -    | -    | 0.5  | μΑ    |
| V <sub>th(SD)</sub>                     | threshold voltage on pin SD                                 |                                                                                                            | 2.26 | 2.33 | 2.40 | V     |
| Error ampl                              | ifier pins P, VCO                                           |                                                                                                            |      |      |      |       |
| I <sub>I(cm)</sub>                      | common-mode input current                                   | $V_{I(CM)} = 1 V$                                                                                          | -    | -0.1 | -0.5 | μΑ    |
| V <sub>I(cm)</sub>                      | common-mode input voltage                                   |                                                                                                            | -    | -    | 2.5  | V     |
| V <sub>I(offset)</sub>                  | offset input voltage                                        | $V_{I(CM)} = 1 V;$<br>$I_{VCO} = -10 \text{ mA}$                                                           | -2   | 0    | +2   | mV    |
| 9m                                      | transconductance                                            | $V_{I(CM)} = 1 V$ ; source only                                                                            | -    | 330  | -    | μA/mV |
| G <sub>ol</sub>                         | open-loop gain                                              | $\label{eq:RL} \begin{array}{l} R_{L} = 10 \; k\Omega \; \text{to GND}; \\ V_{I(CM)} = 1 \; V \end{array}$ | -    | 70   | -    | dB    |
| GB                                      | gain bandwidth product                                      | $\label{eq:RL} \begin{array}{l} R_{L} = 10 \; k\Omega \; to \; GND; \\ V_{I(CM)} = 1 \; V \end{array}$     | -    | 5    | -    | MHz   |
| V <sub>VCO(max)</sub>                   | maximum VCO voltage                                         | operating;<br>$R_L = 10 \text{ k}\Omega$ to GND                                                            | 3.2  | 3.6  | 4.0  | V     |
| I <sub>VCO(max)</sub>                   | maximum VCO current                                         | operating; $V_{VCO} = 1 V$                                                                                 | -0.4 | -0.5 | -0.6 | mA    |
| Vo                                      | output voltage                                              | during start-up;<br>I <sub>VCO</sub> = 0.3 mA                                                              | 2.5  | 2.7  | 2.9  | V     |

### Table 5. Characteristics ...continued

All voltages are referred to the ground pins which must be connected externally; positive currents flow into the IC;  $V_{DD} = 13 V$  and  $T_{amb} = 25 °C$ ; tested using the circuit shown in Figure 7, unless otherwise specified.

| Symbol                            | Parameter                                         | Conditions | Min  | Тур  | Max  | Unit |
|-----------------------------------|---------------------------------------------------|------------|------|------|------|------|
| Reset pin                         |                                                   |            |      |      |      |      |
| V <sub>rst</sub>                  | reset voltage                                     |            | 2.15 | 2.4  | 2.65 | V    |
| V <sub>rst(hys)</sub>             | hysteresis of reset voltage                       |            | -    | 0.65 | -    | V    |
| I <sub>I(rst)</sub>               | reset input current                               |            | -    | -    | 1    | μA   |
| CSS pin                           |                                                   |            |      |      |      |      |
| Istart(soft)                      | soft start current                                |            | 12   | 15   | 18   | μA   |
| CT pin                            |                                                   |            |      |      |      |      |
| I <sub>ch</sub>                   | charge current                                    |            | 21   | 27   | 33   | μΑ   |
| I <sub>dch</sub>                  | discharge current                                 |            | 8    | 10   | 12   | μA   |
| l <sub>leak</sub>                 | leakage current                                   |            | 0.1  | 0.3  | 1    | μA   |
| I <sub>ch</sub> /I <sub>dch</sub> | charge current to discharge<br>current ratio      |            | 2.4  | 2.7  | 3.0  | μΑ   |
| V <sub>trip(H)</sub>              | HIGH-level trip voltage                           |            | 2.7  | 3    | 3.3  | V    |
| V <sub>trip(L)</sub>              | LOW-level trip voltage                            |            | 0.6  | 0.7  | 0.8  | V    |
| OCP pin                           |                                                   |            |      |      |      |      |
| V <sub>ref</sub>                  | reference voltage                                 |            | 280  | 305  | 330  | mV   |
| OTP                               |                                                   |            |      |      |      |      |
| T <sub>otp(act)</sub>             | activation overtemperature protection temperature |            | 120  | 135  | 150  | °C   |

[1] The supply current I<sub>DD</sub> increases with an increasing bridge frequency to drive the capacitive load of two MOSFETs. Typical MOSFETs for the TEA1611T application are 8N50 (NXP type PHX80N50E, Q<sub>G(tot)</sub> = 55 nC typ.) and these will increase the supply current at 150 kHz according to the following formula:

 $\Delta I_{DD} = 2 \times Q_{G(tot)} \times f_{bridge} = 2 \times 55 nC \times 150 kHz = 16.5 mA$ 

low side on; high side off;  $C_f$  = 100 pF;  $I_{IFS}$  = 0.5 mA;  $I_{IRS}$  = 50  $\mu$ A; low side off; high side off;  $V_{DD}$  = 9 V

[2] The frequency of the oscillator depends on the value of capacitor  $C_f$ , the peak-to-peak voltage swing  $V_{CF}$  and the charge/discharge currents  $I_{CF(ch)}$  and  $I_{CF(dis)}$ .

Zero voltage switching resonant converter controller

# **11. Application information**



## **NXP Semiconductors**

# **TEA1611T**

Zero voltage switching resonant converter controller

# 12. Package outline



### Fig 8. Package outline SOT163-1 (SO20)

# 13. Revision history

| Table 6. | Revision history |              |                    |               |            |  |
|----------|------------------|--------------|--------------------|---------------|------------|--|
| Document | : ID             | Release date | Data sheet status  | Change notice | Supersedes |  |
| TEA1611T | _1               | 20090907     | Product data sheet | -             | -          |  |

# 14. Legal information

## 14.1 Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

## 14.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

# 14.3 Disclaimers

**General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability.

Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.

## 14.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

# **15. Contact information**

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

## **NXP Semiconductors**

# **TEA1611T**

Zero voltage switching resonant converter controller

# **16. Contents**

| 1            | General description              | 1      |
|--------------|----------------------------------|--------|
| 2            | Features                         | 1      |
| 3            | Applications                     | 2      |
| 4            | Ordering information             | 2      |
| 5            | Block diagram                    |        |
| 6            | Pinning information              | 4      |
| 6.1          | Pinning                          | 4      |
| 6.2          | Pin description                  | 4      |
| 7            | Functional description           | 5      |
| 7.1          | Start-up                         | 5      |
| 7.2          | Oscillator                       | 5      |
| 7.3          | Non-overlap time resistor        | 6      |
| 7.4          | Minimum frequency resistor       | 6      |
| 7.5          | Maximum frequency resistor       | 7      |
| 7.6          | Error amplifier                  | 8      |
| 7.7          | Soft start                       | 8      |
| 7.8          | Overcurrent protection and timer | 9      |
| 7.9          | Shut-down.                       | 9      |
| 7.10<br>7.11 | OverTemperature Protection (OTP) | 9      |
| 7.11<br>7.12 |                                  | 9<br>9 |
|              | VAUX input                       |        |
| 8            | Limiting values                  |        |
| 9            | Thermal characteristics          | 10     |
| 10           |                                  | 10     |
| 11           | Application information          | 14     |
| 12           | Package outline                  | 15     |
| 13           | Revision history                 | 16     |
| 14           | Legal information                | 17     |
| 14.1         | Data sheet status                | 17     |
| 14.2         | Definitions                      | 17     |
| 14.3         |                                  | 17     |
| 14.4         | Trademarks                       | 17     |
| 15           | Contact information              | 17     |
| 16           | Contents                         | 18     |
|              |                                  |        |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

### © NXP B.V. 2009.

All rights reserved.



Date of release: 7 September 2009 Document identifier: TEA1611T\_1

