## **74AUP1G38**

# Low-power 2-input NAND gate (open drain) Rev. 6 — 28 June 2012

**Product data sheet** 

#### **General description** 1.

The 74AUP1G38 provides the single 2-input NAND gate with open-drain output. The output of the device is an open drain and can be connected to other open-drain outputs to implement active-LOW wired-OR or active-HIGH wired-AND functions.

Schmitt trigger action at all inputs makes the circuit tolerant to slower input rise and fall times across the entire  $V_{CC}$  range from 0.8 V to 3.6 V.

This device ensures a very low static and dynamic power consumption across the entire V<sub>CC</sub> range from 0.8 V to 3.6 V.

This device is fully specified for partial power-down applications using I<sub>OFF</sub>. The I<sub>OFF</sub> circuitry disables the output, preventing the damaging backflow current through the device when it is powered down.

#### 2. **Features and benefits**

- Wide supply voltage range from 0.8 V to 3.6 V
- High noise immunity
- Complies with JEDEC standards:
  - ◆ JESD8-12 (0.8 V to 1.3 V)
  - ◆ JESD8-11 (0.9 V to 1.65 V)
  - ◆ JESD8-7 (1.2 V to 1.95 V)
  - ◆ JESD8-5 (1.8 V to 2.7 V)
  - ◆ JESD8-B (2.7 V to 3.6 V)
- ESD protection:
  - HBM JESD22-A114F Class 3A exceeds 5000 V
  - MM JESD22-A115-A exceeds 200 V
  - CDM JESD22-C101E exceeds 1000 V
- Low static power consumption;  $I_{CC} = 0.9 \mu A$  (maximum)
- Latch-up performance exceeds 100 mA per JESD 78 Class II
- Inputs accept voltages up to 3.6 V
- Low noise overshoot and undershoot < 10 % of V<sub>CC</sub>
- I<sub>OFF</sub> circuitry provides partial power-down mode operation
- Multiple package options
- Specified from -40 °C to +85 °C and -40 °C to +125 °C



Low-power 2-input NAND gate (open drain)

## 3. Ordering information

Table 1. Ordering information

| Type number | Package           |        |                                                                                                                                    |          |  |  |  |  |  |  |
|-------------|-------------------|--------|------------------------------------------------------------------------------------------------------------------------------------|----------|--|--|--|--|--|--|
|             | Temperature range | Name   | Description                                                                                                                        | Version  |  |  |  |  |  |  |
| 74AUP1G38GW | –40 °C to +125 °C | TSSOP5 | plastic thin shrink small outline package; 5 leads; body width 1.25 mm                                                             | SOT353-1 |  |  |  |  |  |  |
| 74AUP1G38GM | –40 °C to +125 °C | XSON6  | plastic extremely thin small outline package; no leads; 6 terminals; body 1 $\times$ 1.45 $\times$ 0.5 mm                          | SOT886   |  |  |  |  |  |  |
| 74AUP1G38GF | –40 °C to +125 °C | XSON6  | plastic extremely thin small outline package; no leads; 6 terminals; body 1 $\times$ 1 $\times$ 0.5 mm                             | SOT891   |  |  |  |  |  |  |
| 74AUP1G38GN | –40 °C to +125 °C | XSON6  | extremely thin small outline package; no leads; 6 terminals; body $0.9 \times 1.0 \times 0.35$ mm                                  | SOT1115  |  |  |  |  |  |  |
| 74AUP1G38GS | –40 °C to +125 °C | XSON6  | extremely thin small outline package; no leads; 6 terminals; body 1.0 $\times$ 1.0 $\times$ 0.35 mm                                | SOT1202  |  |  |  |  |  |  |
| 74AUP1G38GX | –40 °C to +125 °C | X2SON5 | X2SON5: plastic thermal enhanced extremely thin small outline package; no leads; 5 terminals; body $0.8 \times 0.8 \times 0.35$ mm | SOT1226  |  |  |  |  |  |  |

## 4. Marking

Table 2. Marking

| Type number | Marking code <sup>[1]</sup> |
|-------------|-----------------------------|
| 74AUP1G38GW | аВ                          |
| 74AUP1G38GM | аВ                          |
| 74AUP1G38GF | аВ                          |
| 74AUP1G38GN | аВ                          |
| 74AUP1G38GS | аВ                          |
| 74AUP1G38GX | аВ                          |

<sup>[1]</sup> The pin 1 indicator is located on the lower left corner of the device, below the marking code.

## 5. Functional diagram



Low-power 2-input NAND gate (open drain)

## 6. Pinning information

#### 6.1 Pinning





## 6.2 Pin description

Table 3. Pin description

| Symbol          | Pin               |       | Description    |
|-----------------|-------------------|-------|----------------|
|                 | TSSOP5 and X2SON5 | XSON6 |                |
| Α               | 1                 | 1     | data input     |
| В               | 2                 | 2     | data input     |
| GND             | 3                 | 3     | ground (0 V)   |
| Υ               | 4                 | 4     | data output    |
| n.c.            | -                 | 5     | not connected  |
| V <sub>CC</sub> | 5                 | 6     | supply voltage |

Low-power 2-input NAND gate (open drain)

## 7. Functional description

Table 4. Function table[1]

| Input | Output |   |
|-------|--------|---|
| Α     | В      | Υ |
| L     | L      | Z |
| L     | Н      | Z |
| Н     | L      | Z |
| Н     | Н      | L |

<sup>[1]</sup> H = HIGH voltage level;

## 8. Limiting values

Table 5. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).

| V <sub>CC</sub>  | supply voltage          |                                                                      |                 |      | Unit |
|------------------|-------------------------|----------------------------------------------------------------------|-----------------|------|------|
|                  | supply vollage          |                                                                      | -0.5            | +4.6 | V    |
| I <sub>IK</sub>  | input clamping current  | V <sub>I</sub> < 0 V                                                 | -50             | -    | mA   |
| V <sub>I</sub>   | input voltage           |                                                                      | <u>[1]</u> –0.5 | +4.6 | V    |
| l <sub>ok</sub>  | output clamping current | V <sub>O</sub> < 0 V                                                 | -50             | -    | mA   |
| Vo               | output voltage          | Active mode and Power-down mode                                      | <u>[1]</u> –0.5 | +4.6 | V    |
| lo               | output current          | $V_O = 0 V \text{ to } V_{CC}$                                       | -               | +20  | mA   |
| I <sub>CC</sub>  | supply current          |                                                                      | -               | +50  | mA   |
| I <sub>GND</sub> | ground current          |                                                                      | -50             | -    | mA   |
| T <sub>stg</sub> | storage temperature     |                                                                      | -65             | +150 | °C   |
| P <sub>tot</sub> | total power dissipation | $T_{amb} = -40  ^{\circ}\text{C} \text{ to } +125  ^{\circ}\text{C}$ | [2] _           | 250  | mW   |

<sup>[1]</sup> The minimum input and output voltage ratings may be exceeded if the input and output current ratings are observed.

## 9. Recommended operating conditions

Table 6. Recommended operating conditions

| Symbol           | Parameter                           | Conditions                       | Min | Max  | Unit |
|------------------|-------------------------------------|----------------------------------|-----|------|------|
| $V_{CC}$         | supply voltage                      |                                  | 0.8 | 3.6  | V    |
| $V_{I}$          | input voltage                       |                                  | 0   | 3.6  | V    |
| V <sub>O</sub>   | output voltage                      | Active mode and Power-down mode  | 0   | 3.6  | V    |
| T <sub>amb</sub> | ambient temperature                 |                                  | -40 | +125 | °C   |
| Δt/ΔV            | input transition rise and fall rate | V <sub>CC</sub> = 0.8 V to 3.6 V | 0   | 200  | ns/V |

L = LOW voltage level;

Z = high-impedance OFF state.

<sup>[2]</sup> For TSSOP5 packages: above 87.5 °C the value of P<sub>tot</sub> derates linearly with 4.0 mW/K.
For XSON6 and X2SON5 packages: above 118 °C the value of P<sub>tot</sub> derates linearly with 7.8 mW/K.

Low-power 2-input NAND gate (open drain)

## 10. Static characteristics

Table 7. Static characteristics

At recommended operating conditions; voltages are referenced to GND (ground = 0 V).

| Symbol               | Parameter                               | Conditions                                                                                             | Min                  | Тур | Max                  | Unit |
|----------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------|----------------------|-----|----------------------|------|
| T <sub>amb</sub> = 2 | 5 °C                                    |                                                                                                        |                      |     |                      |      |
| V <sub>IH</sub>      | HIGH-level input voltage                | V <sub>CC</sub> = 0.8 V                                                                                | $0.70 \times V_{CC}$ | -   | -                    | V    |
|                      |                                         | V <sub>CC</sub> = 0.9 V to 1.95 V                                                                      | $0.65 \times V_{CC}$ | -   | -                    | V    |
|                      |                                         | V <sub>CC</sub> = 2.3 V to 2.7 V                                                                       | 1.6                  | -   | -                    | V    |
|                      |                                         | V <sub>CC</sub> = 3.0 V to 3.6 V                                                                       | 2.0                  | -   | -                    | V    |
| V <sub>IL</sub>      | LOW-level input voltage                 | V <sub>CC</sub> = 0.8 V                                                                                | -                    | -   | $0.30 \times V_{CC}$ | V    |
|                      |                                         | V <sub>CC</sub> = 0.9 V to 1.95 V                                                                      | -                    | -   | $0.35 \times V_{CC}$ | V    |
|                      |                                         | V <sub>CC</sub> = 2.3 V to 2.7 V                                                                       | -                    | -   | 0.7                  | V    |
|                      |                                         | V <sub>CC</sub> = 3.0 V to 3.6 V                                                                       | -                    | -   | 0.9                  | V    |
| V <sub>OL</sub>      | LOW-level output voltage                | $V_I = V_{IH}$ or $V_{IL}$                                                                             |                      |     |                      |      |
|                      |                                         | $I_O = 20 \mu A$ ; $V_{CC} = 0.8 \text{ V to } 3.6 \text{ V}$                                          | -                    | -   | 0.1                  | V    |
|                      |                                         | I <sub>O</sub> = 1.1 mA; V <sub>CC</sub> = 1.1 V                                                       | -                    | -   | $0.3 \times V_{CC}$  | V    |
|                      |                                         | I <sub>O</sub> = 1.7 mA; V <sub>CC</sub> = 1.4 V                                                       | -                    | -   | 0.31                 | V    |
|                      |                                         | $I_O = 1.9 \text{ mA}; V_{CC} = 1.65 \text{ V}$                                                        | -                    | -   | 0.31                 | V    |
|                      |                                         | $I_{O} = 2.3 \text{ mA}; V_{CC} = 2.3 \text{ V}$                                                       | -                    | -   | 0.31                 | V    |
|                      |                                         | $I_O = 3.1 \text{ mA}; V_{CC} = 2.3 \text{ V}$                                                         | -                    | -   | 0.44                 | V    |
|                      |                                         | $I_O = 2.7 \text{ mA}; V_{CC} = 3.0 \text{ V}$                                                         | -                    | -   | 0.31                 | V    |
|                      |                                         | $I_O = 4.0 \text{ mA}; V_{CC} = 3.0 \text{ V}$                                                         | -                    | -   | 0.44                 | V    |
| l <sub>l</sub>       | input leakage current                   | $V_I = GND$ to 3.6 V; $V_{CC} = 0$ V to 3.6 V                                                          | -                    | -   | ±0.1                 | μΑ   |
| l <sub>OZ</sub>      | OFF-state output current                | $V_I = V_{IH}$ or $V_{IL}$ (and at least one input LOW); $V_O = 0$ V to 3.6 V; $V_{CC} = 0$ V to 3.6 V | -                    | -   | ±0.1                 | μА   |
| I <sub>OFF</sub>     | power-off leakage current               | $V_{I}$ or $V_{O} = 0 \text{ V}$ to 3.6 V; $V_{CC} = 0 \text{ V}$                                      | -                    | -   | ±0.2                 | μΑ   |
| $\Delta I_{OFF}$     | additional power-off<br>leakage current | $V_1$ or $V_0 = 0$ V to 3.6 V;<br>$V_{CC} = 0$ V to 0.2 V                                              | -                    | -   | ±0.2                 | μΑ   |
| Icc                  | supply current                          | $V_1 = GND \text{ or } V_{CC}; I_O = 0 \text{ A};$<br>$V_{CC} = 0.8 \text{ V to } 3.6 \text{ V}$       | -                    | -   | 0.5                  | μΑ   |
| Δl <sub>CC</sub>     | additional supply current               | $V_1 = V_{CC} - 0.6 \text{ V}; I_O = 0 \text{ A}; V_{CC} = 3.3 \text{ V}$                              | -                    | -   | 40                   | μΑ   |
| Cı                   | input capacitance                       | $V_{CC} = 0 \text{ V to } 3.6 \text{ V; } V_I = \text{GND or } V_{CC}$                                 | -                    | 0.8 | -                    | pF   |
| Co                   | output capacitance                      | output enabled; $V_O = GND$ ; $V_{CC} = 0 V$                                                           | -                    | 1.7 | -                    | рF   |
|                      |                                         | output disabled; $V_O = GND$ ; $V_{CC} = 0 V$                                                          | -                    | 1.1 | -                    | рF   |
| T <sub>amb</sub> = - | 40 °C to +85 °C                         |                                                                                                        |                      |     |                      |      |
| V <sub>IH</sub>      | HIGH-level input voltage                | V <sub>CC</sub> = 0.8 V                                                                                | $0.70 \times V_{CC}$ | -   | -                    | V    |
|                      |                                         | V <sub>CC</sub> = 0.9 V to 1.95 V                                                                      | $0.65 \times V_{CC}$ | -   | -                    | V    |
|                      |                                         | V <sub>CC</sub> = 2.3 V to 2.7 V                                                                       | 1.6                  | -   | -                    | V    |
|                      |                                         |                                                                                                        |                      |     |                      |      |

## Low-power 2-input NAND gate (open drain)

**Table 7. Static characteristics** ...continued
At recommended operating conditions; voltages are referenced to GND (ground = 0 V).

| Symbol               | Parameter                            | Conditions                                                                                             | Min                  | Тур | Max                  | Uni |
|----------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------|----------------------|-----|----------------------|-----|
| $I_{IL}$             | LOW-level input voltage              | $V_{CC} = 0.8 \text{ V}$                                                                               | -                    | -   | $0.30 \times V_{CC}$ | ٧   |
|                      |                                      | V <sub>CC</sub> = 0.9 V to 1.95 V                                                                      | -                    | -   | $0.35 \times V_{CC}$ | V   |
|                      |                                      | V <sub>CC</sub> = 2.3 V to 2.7 V                                                                       | -                    | -   | 0.7                  | V   |
|                      |                                      | V <sub>CC</sub> = 3.0 V to 3.6 V                                                                       | -                    | -   | 0.9                  | V   |
| / <sub>OL</sub>      | LOW-level output voltage             | $V_I = V_{IH}$ or $V_{IL}$                                                                             |                      |     |                      |     |
|                      |                                      | $I_O$ = 20 $\mu$ A; $V_{CC}$ = 0.8 $V$ to 3.6 $V$                                                      | -                    | -   | 0.1                  | V   |
|                      |                                      | I <sub>O</sub> = 1.1 mA; V <sub>CC</sub> = 1.1 V                                                       | -                    | -   | $0.3 \times V_{CC}$  | V   |
|                      |                                      | $I_{O} = 1.7 \text{ mA}; V_{CC} = 1.4 \text{ V}$                                                       | -                    | -   | 0.37                 | V   |
|                      |                                      | $I_O = 1.9 \text{ mA}; V_{CC} = 1.65 \text{ V}$                                                        | -                    | -   | 0.35                 | V   |
|                      |                                      | $I_{O} = 2.3 \text{ mA}; V_{CC} = 2.3 \text{ V}$                                                       | -                    | -   | 0.33                 | V   |
|                      |                                      | $I_{O} = 3.1 \text{ mA}; V_{CC} = 2.3 \text{ V}$                                                       | -                    | -   | 0.45                 | V   |
|                      |                                      | $I_{O} = 2.7 \text{ mA}; V_{CC} = 3.0 \text{ V}$                                                       | -                    | -   | 0.33                 | V   |
|                      |                                      | $I_{O} = 4.0 \text{ mA}; V_{CC} = 3.0 \text{ V}$                                                       | -                    | -   | 0.45                 | V   |
| I                    | input leakage current                | $V_I = GND$ to 3.6 V; $V_{CC} = 0$ V to 3.6 V                                                          | -                    | -   | ±0.5                 | μΑ  |
| OZ                   | OFF-state output current             | $V_I = V_{IH}$ or $V_{IL}$ (and at least one input LOW); $V_O = 0$ V to 3.6 V; $V_{CC} = 0$ V to 3.6 V | -                    | -   | ±0.5                 | μА  |
| OFF                  | power-off leakage current            | $V_I$ or $V_O = 0$ V to 3.6 V; $V_{CC} = 0$ V                                                          | -                    | -   | ±0.5                 | μΑ  |
| Noff                 | additional power-off leakage current | $V_1$ or $V_0 = 0$ V to 3.6 V;<br>$V_{CC} = 0$ V to 0.2 V                                              | -                    | -   | ±0.6                 | μА  |
| CC                   | supply current                       | $V_1 = GND \text{ or } V_{CC}; I_O = 0 \text{ A};$<br>$V_{CC} = 0.8 \text{ V to } 3.6 \text{ V}$       | -                    | -   | 0.9                  | μА  |
| ∆l <sub>CC</sub>     | additional supply current            | $V_I = V_{CC} - 0.6 \text{ V}; I_O = 0 \text{ A}; V_{CC} = 3.3 \text{ V}$                              | -                    | -   | 50                   | μΑ  |
| Γ <sub>amb</sub> = - | 40 °C to +125 °C                     |                                                                                                        |                      |     |                      |     |
| / <sub>IH</sub>      | HIGH-level input voltage             | V <sub>CC</sub> = 0.8 V                                                                                | $0.75 \times V_{CC}$ | -   | -                    | V   |
|                      |                                      | V <sub>CC</sub> = 0.9 V to 1.95 V                                                                      | $0.70 \times V_{CC}$ | -   | -                    | V   |
|                      |                                      | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$                                                             | 1.6                  | -   | -                    | V   |
|                      |                                      | V <sub>CC</sub> = 3.0 V to 3.6 V                                                                       | 2.0                  | -   | -                    | V   |
| / <sub>IL</sub>      | LOW-level input voltage              | V <sub>CC</sub> = 0.8 V                                                                                | -                    | -   | $0.25 \times V_{CC}$ | V   |
|                      |                                      | V <sub>CC</sub> = 0.9 V to 1.95 V                                                                      | -                    | -   | $0.30 \times V_{CC}$ | V   |
|                      |                                      | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$                                                             | -                    | -   | 0.7                  | V   |
|                      |                                      | V <sub>CC</sub> = 3.0 V to 3.6 V                                                                       | -                    | -   | 0.9                  | V   |
| / <sub>OL</sub>      | LOW-level output voltage             | $V_I = V_{IH}$ or $V_{IL}$                                                                             |                      |     |                      |     |
|                      |                                      | $I_O = 20 \mu A$ ; $V_{CC} = 0.8 \text{ V}$ to 3.6 V                                                   | -                    | -   | 0.11                 | V   |
|                      |                                      | I <sub>O</sub> = 1.1 mA; V <sub>CC</sub> = 1.1 V                                                       | -                    | -   | $0.33 \times V_{CC}$ | V   |
|                      |                                      | $I_{O} = 1.7 \text{ mA}; V_{CC} = 1.4 \text{ V}$                                                       | -                    | -   | 0.41                 | V   |
|                      |                                      | I <sub>O</sub> = 1.9 mA; V <sub>CC</sub> = 1.65 V                                                      | -                    | -   | 0.39                 | V   |
|                      |                                      | $I_{O}$ = 2.3 mA; $V_{CC}$ = 2.3 V                                                                     | -                    | -   | 0.36                 | V   |
|                      |                                      | $I_{O} = 3.1 \text{ mA}; V_{CC} = 2.3 \text{ V}$                                                       | -                    | -   | 0.50                 | V   |
|                      |                                      | $I_{O} = 2.7 \text{ mA}; V_{CC} = 3.0 \text{ V}$                                                       | -                    | -   | 0.36                 | V   |
|                      |                                      |                                                                                                        |                      |     |                      |     |

**74AUP1G38 NXP Semiconductors** 

#### Low-power 2-input NAND gate (open drain)

© NXP B.V. 2012. All rights reserved.

Table 7. Static characteristics ...continued

At recommended operating conditions; voltages are referenced to GND (ground = 0 V).

| Symbol           | Parameter                               | Conditions                                                                                             | Min | Тур | Max   | Unit |
|------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------|-----|-----|-------|------|
| I                | input leakage current                   | $V_I$ = GND to 3.6 V; $V_{CC}$ = 0 V to 3.6 V                                                          | -   | -   | ±0.75 | μΑ   |
| l <sub>OZ</sub>  | OFF-state output current                | $V_I = V_{IH}$ or $V_{IL}$ (and at least one input LOW); $V_O = 0$ V to 3.6 V; $V_{CC} = 0$ V to 3.6 V | -   | -   | ±0.75 | μА   |
| I <sub>OFF</sub> | power-off leakage current               | $V_I$ or $V_O = 0$ V to 3.6 V; $V_{CC} = 0$ V                                                          | -   | -   | ±0.75 | μΑ   |
| $\Delta I_{OFF}$ | additional power-off<br>leakage current | $V_1$ or $V_0 = 0$ V to 3.6 V;<br>$V_{CC} = 0$ V to 0.2 V                                              | -   | -   | ±0.75 | μΑ   |
| I <sub>CC</sub>  | supply current                          | $V_I$ = GND or $V_{CC}$ ; $I_O$ = 0 A;<br>$V_{CC}$ = 0.8 V to 3.6 V                                    | -   | -   | 1.4   | μΑ   |
| $\Delta I_{CC}$  | additional supply current               | $V_I = V_{CC} - 0.6 \text{ V}; I_O = 0 \text{ A}; V_{CC} = 3.3 \text{ V}$                              | -   | -   | 75    | μΑ   |

## 11. Dynamic characteristics

**Dynamic characteristics** 

Voltages are referenced to GND (ground = 0 V; for test circuit see Figure 9

| Symbol              | Parameter         | Conditions                                   |     |     | 25 °C  |      | -40 °C to +125 °C |                |                 | Unit |
|---------------------|-------------------|----------------------------------------------|-----|-----|--------|------|-------------------|----------------|-----------------|------|
|                     |                   |                                              |     | Min | Typ[1] | Max  | Min               | Max<br>(85 °C) | Max<br>(125 °C) |      |
| $C_L = 5 p$         | F                 |                                              |     |     |        |      |                   |                |                 |      |
| t <sub>pd</sub>     | propagation delay | A or B to Y; see Figure 8                    | [2] |     |        |      |                   |                |                 |      |
|                     |                   | $V_{CC} = 0.8 \text{ V}$                     |     | -   | 13.5   | -    | -                 | -              | -               | ns   |
|                     |                   | $V_{CC} = 1.1 \text{ V to } 1.3 \text{ V}$   |     | 1.9 | 4.6    | 10.4 | 1.8               | 11.4           | 12.6            | ns   |
|                     |                   | $V_{CC} = 1.4 \text{ V to } 1.6 \text{ V}$   |     | 1.5 | 3.3    | 6.5  | 1.4               | 7.4            | 8.2             | ns   |
|                     |                   | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ |     | 1.2 | 2.9    | 5.1  | 1.1               | 5.9            | 6.5             | ns   |
|                     |                   | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$   |     | 1.0 | 2.2    | 3.8  | 0.9               | 4.5            | 4.9             | ns   |
|                     |                   | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$   |     | 0.9 | 2.3    | 4.0  | 8.0               | 4.5            | 4.9             | ns   |
| C <sub>L</sub> = 10 | pF                |                                              |     |     |        |      |                   |                |                 |      |
| t <sub>pd</sub>     | propagation delay | A or B to Y; see Figure 8                    | [2] |     |        |      |                   |                |                 |      |
|                     |                   | $V_{CC} = 0.8 \text{ V}$                     |     | -   | 16.3   | -    | -                 | -              | -               | ns   |
|                     |                   | $V_{CC} = 1.1 \text{ V to } 1.3 \text{ V}$   |     | 2.3 | 5.6    | 12.3 | 2.1               | 13.7           | 15.1            | ns   |
|                     |                   | $V_{CC} = 1.4 \text{ V to } 1.6 \text{ V}$   |     | 1.8 | 4.1    | 7.6  | 1.7               | 8.8            | 9.7             | ns   |
|                     |                   | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ |     | 1.6 | 3.8    | 6.1  | 1.4               | 7.1            | 7.8             | ns   |
|                     |                   | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$   |     | 1.4 | 2.9    | 4.6  | 1.2               | 5.4            | 5.9             | ns   |
|                     |                   | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$   |     | 1.3 | 3.2    | 5.7  | 1.1               | 6.4            | 7.0             | ns   |
| C <sub>L</sub> = 15 | pF                |                                              |     |     |        |      |                   |                |                 |      |
| t <sub>pd</sub>     | propagation delay | A or B to Y; see Figure 8                    | [2] |     |        |      |                   |                |                 |      |
|                     |                   | $V_{CC} = 0.8 \text{ V}$                     |     | -   | 19.0   | -    | -                 | -              | -               | ns   |
|                     |                   | $V_{CC} = 1.1 \text{ V to } 1.3 \text{ V}$   |     | 2.6 | 6.6    | 14.2 | 2.4               | 15.8           | 17.4            | ns   |
|                     |                   | $V_{CC} = 1.4 \text{ V to } 1.6 \text{ V}$   |     | 2.1 | 4.8    | 8.7  | 1.9               | 10.1           | 11.1            | ns   |
|                     |                   | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ |     | 1.9 | 4.6    | 7.6  | 1.7               | 8.5            | 9.3             | ns   |
|                     |                   | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$   |     | 1.6 | 3.6    | 5.6  | 1.5               | 6.3            | 6.9             | ns   |
|                     |                   | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$   |     | 1.6 | 4.1    | 7.5  | 1.4               | 8.3            | 9.1             | ns   |

**74AUP1G38 NXP Semiconductors** 

#### Low-power 2-input NAND gate (open drain)

Table 8. **Dynamic characteristics** ...continued

Voltages are referenced to GND (ground = 0 V; for test circuit see Figure 9

| Symbol              | Parameter                     | Conditions                                              |     |     | 25 °C  |      | -40 | 0 °C to +1     | 25 °C           | Uni |
|---------------------|-------------------------------|---------------------------------------------------------|-----|-----|--------|------|-----|----------------|-----------------|-----|
|                     |                               |                                                         |     | Min | Typ[1] | Max  | Min | Max<br>(85 °C) | Max<br>(125 °C) |     |
| C <sub>L</sub> = 30 | pF                            |                                                         |     |     | '      |      |     | '              |                 |     |
| t <sub>pd</sub>     | propagation delay             | A or B to Y; see Figure 8                               | [2] |     |        |      |     |                |                 |     |
|                     |                               | $V_{CC} = 0.8 \text{ V}$                                |     | -   | 27.0   | -    | -   | -              | -               | ns  |
|                     |                               | $V_{CC} = 1.1 \text{ V to } 1.3 \text{ V}$              |     | 3.6 | 9.5    | 19.5 | 3.2 | 21.8           | 24.0            | ns  |
|                     |                               | $V_{CC} = 1.4 \text{ V to } 1.6 \text{ V}$              |     | 2.9 | 7.0    | 11.5 | 2.6 | 13.6           | 15.0            | ns  |
|                     |                               | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$            |     | 2.6 | 7.0    | 12.1 | 2.3 | 13.3           | 14.6            | ns  |
|                     |                               | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$              |     | 2.4 | 5.4    | 8.9  | 2.1 | 9.9            | 10.9            | ns  |
|                     |                               | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$              |     | 2.3 | 6.5    | 12.7 | 2.1 | 13.9           | 15.3            | ns  |
| $C_L = 5 p$         | F, 10 pF, 15 pF and           | 30 pF                                                   |     |     |        |      |     |                |                 |     |
| $C_{PD}$            | power dissipation capacitance | $f_i = 1 \text{ MHz};$<br>$V_I = \text{GND to } V_{CC}$ | [3] |     |        |      |     |                |                 |     |
|                     |                               | $V_{CC} = 0.8 \text{ V}$                                |     | -   | 0.6    | -    | -   | -              | -               | pF  |
|                     |                               | $V_{CC} = 1.1 \text{ V to } 1.3 \text{ V}$              |     | -   | 0.7    | -    | -   | -              | -               | рF  |
|                     |                               | $V_{CC} = 1.4 \text{ V to } 1.6 \text{ V}$              |     | -   | 8.0    | -    | -   | -              | -               | pF  |
|                     |                               | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$            |     | -   | 0.9    | -    | -   | -              | -               | pF  |
|                     |                               | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$              |     | -   | 1.1    | -    | -   | -              | -               | рF  |
|                     |                               | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$              |     | -   | 1.4    | -    | -   | -              | -               | рF  |

<sup>[1]</sup> All typical values are measured at nominal V<sub>CC</sub>.

 $P_D = C_{PD} \times V_{CC}^2 \times f_i \times N$  where:

 $f_i$  = input frequency in MHz;

V<sub>CC</sub> = supply voltage in V;

N = number of inputs switching.

#### 12. Waveforms



The data input (A or B) to output (Y) propagation delays Fig 8.

<sup>[2]</sup>  $t_{pd}$  is the same as  $t_{PZL}$  and  $t_{PLZ}$ .

<sup>[3]</sup>  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ ).

#### Low-power 2-input NAND gate (open drain)

Table 9. Measurement points

| Supply voltage  | Input               | Output              |                          |  |  |
|-----------------|---------------------|---------------------|--------------------------|--|--|
| V <sub>CC</sub> | V <sub>M</sub>      | V <sub>M</sub>      | V <sub>X</sub>           |  |  |
| 0.8 V to 1.6 V  | $0.5 \times V_{CC}$ | $0.5 \times V_{CC}$ | V <sub>OL</sub> + 0.1 V  |  |  |
| 1.65 V to 2.7 V | $0.5 \times V_{CC}$ | $0.5 \times V_{CC}$ | V <sub>OL</sub> + 0.15 V |  |  |
| 3.0 V to 3.6 V  | $0.5 \times V_{CC}$ | $0.5 \times V_{CC}$ | V <sub>OL</sub> + 0.3 V  |  |  |



Test data is given in Table 10.

Definitions for test circuit:

 $R_{I}$  = Load resistance.

 $C_L$  = Load capacitance including jig and probe capacitance.

 $R_T$  = Termination resistance should be equal to the output impedance  $Z_0$  of the pulse generator.

 $V_{EXT}$  = External voltage for measuring switching times.

Fig 9. Test circuit for measuring switching times

Table 10. Test data

| Supply voltage  | Load                         |                              | V <sub>EXT</sub>                    |                                     |                                     |  |
|-----------------|------------------------------|------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|--|
| V <sub>CC</sub> | CL                           | R <sub>L</sub> [1]           | t <sub>PLH</sub> , t <sub>PHL</sub> | t <sub>PZH</sub> , t <sub>PHZ</sub> | t <sub>PZL</sub> , t <sub>PLZ</sub> |  |
| 0.8 V to 3.6 V  | 5 pF, 10 pF, 15 pF and 30 pF | 5 k $\Omega$ or 1 M $\Omega$ | open                                | GND                                 | $2 \times V_{CC}$                   |  |

<sup>[1]</sup> For measuring enable and disable times  $R_L$  = 5  $k\Omega$ , for measuring propagation delays, setup and hold times and pulse width  $R_L$  = 1  $M\Omega$ .

**74AUP1G38 NXP Semiconductors** 

**Low-power 2-input NAND gate (open drain)** 

## 13. Package outline

TSSOP5: plastic thin shrink small outline package; 5 leads; body width 1.25 mm

SOT353-1



| UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp           | С            | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | e <sub>1</sub> | HE          | L     | Lp           | v   | w   | у   | Z <sup>(1)</sup> | θ        |
|------|-----------|----------------|----------------|----------------|--------------|--------------|------------------|------------------|------|----------------|-------------|-------|--------------|-----|-----|-----|------------------|----------|
| mm   | 1.1       | 0.1<br>0       | 1.0<br>0.8     | 0.15           | 0.30<br>0.15 | 0.25<br>0.08 | 2.25<br>1.85     | 1.35<br>1.15     | 0.65 | 1.3            | 2.25<br>2.0 | 0.425 | 0.46<br>0.21 | 0.3 | 0.1 | 0.1 | 0.60<br>0.15     | 7°<br>0° |

1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.

| OUTLINI | ≣ |     | REFER  | ENCES  | EUROPEAN ISSUE DA |            |                                  |  |
|---------|---|-----|--------|--------|-------------------|------------|----------------------------------|--|
| VERSIO  | N | IEC | JEDEC  | JEITA  |                   | PROJECTION | 1330E DATE                       |  |
| SOT353- | 1 |     | MO-203 | SC-88A |                   |            | <del>-00-09-01</del><br>03-02-19 |  |

Fig 10. Package outline SOT353-1 (TSSOP5)

74AUP1G38 All information provided in this document is subject to legal disclaimers.

Low-power 2-input NAND gate (open drain)



Fig 11. Package outline SOT886 (XSON6)

74AUP1G38 All information provided in this document is subject to legal disclaimers.

**Low-power 2-input NAND gate (open drain)** 



Fig 12. Package outline SOT891 (XSON6)

74AUP1G38 All information provided in this document is subject to legal disclaimers.

Low-power 2-input NAND gate (open drain)



Fig 13. Package outline SOT1115 (XSON6)

74AUP1G38 All information provided in this document is subject to legal disclaimers.

Low-power 2-input NAND gate (open drain)



Fig 14. Package outline SOT1202 (XSON6)

74AUP1G38 All information provided in this document is subject to legal disclaimers.

Low-power 2-input NAND gate (open drain)



Fig 15. Package outline SOT1226 (X2SON5)

74AUP1G38 All information provided in this document is subject to legal disclaimers.

Low-power 2-input NAND gate (open drain)

## 14. Abbreviations

#### Table 11. Abbreviations

| Acronym | Description             |
|---------|-------------------------|
| CDM     | Charged Device Model    |
| DUT     | Device Under Test       |
| ESD     | ElectroStatic Discharge |
| НВМ     | Human Body Model        |
| MM      | Machine Model           |

## 15. Revision history

#### Table 12. Revision history

| Document ID    | Release date                     | Data sheet status                    | Change notice     | Supersedes    |
|----------------|----------------------------------|--------------------------------------|-------------------|---------------|
| 74AUP1G38 v.6  | 20120628                         | Product data sheet                   | -                 | 74AUP1G38 v.5 |
| Modifications: | <ul> <li>Added type n</li> </ul> | umber 74AUP1G38GX (SO                | T1226)            |               |
|                | <ul> <li>Package outl</li> </ul> | ine drawing of SOT886 ( <u>Fig</u> u | ure 11) modified. |               |
| 74AUP1G38 v.5  | 20111129                         | Product data sheet                   | -                 | 74AUP1G38 v.4 |
| Modifications: | <ul> <li>Legal pages</li> </ul>  | updated.                             |                   |               |
| 74AUP1G38 v.4  | 20101007                         | Product data sheet                   | -                 | 74AUP1G38 v.3 |
| 74AUP1G38 v.3  | 20090622                         | Product data sheet                   | -                 | 74AUP1G38 v.2 |
| 74AUP1G38 v.2  | 20070614                         | Product data sheet                   | -                 | 74AUP1G38 v.1 |
| 74AUP1G38 v.1  | 20061020                         | Product data sheet                   | -                 | -             |

#### Low-power 2-input NAND gate (open drain)

### 16. Legal information

#### 16.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

#### 16.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 16.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

74AUP1G38

All information provided in this document is subject to legal disclaimers.

#### Low-power 2-input NAND gate (open drain)

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond

NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### 16.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

#### 17. Contact information

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

NXP Semiconductors 74AUP1G38

Low-power 2-input NAND gate (open drain)

#### 18. Contents

| 1    | General description                |
|------|------------------------------------|
| 2    | Features and benefits              |
| 3    | Ordering information               |
| 4    | Marking 2                          |
| 5    | Functional diagram 2               |
| 6    | Pinning information 3              |
| 6.1  | Pinning                            |
| 6.2  | Pin description                    |
| 7    | Functional description 4           |
| 8    | Limiting values 4                  |
| 9    | Recommended operating conditions 4 |
| 10   | Static characteristics 5           |
| 11   | Dynamic characteristics            |
| 12   | Waveforms                          |
| 13   | Package outline                    |
| 14   | Abbreviations                      |
| 15   | Revision history                   |
| 16   | Legal information 17               |
| 16.1 | Data sheet status                  |
| 16.2 | Definitions                        |
| 16.3 | Disclaimers                        |
| 16.4 | Trademarks                         |
| 17   | Contact information                |
| 18   | Contents                           |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.