- Performance Up to 8.77 MIPs - All TMS320C1x Devices are Object Code Compatible - 144/256-Word On-Chip Data RAM - 1.5K/4K/8K-Word On-Chip Program ROM - 4K-Word On-Chip Program EPROM (TMS320E14/P14/E15/P15/E17/P17) - One-Time Programmable (OTP) Versions Available (TMS320P14/P15/P17) - EPROM Code Protection for Copyright Security - 4K / 64K-Word Total External Memory at Full Speed - 32-Bit ALU/Accumulator - 16 × 16-Bit Multiplier With a 32-Bit Product - 0 to 16-Bit Barrel Shifter - Eight Input/Output Channels - Dual-Channel Serial Port - Simple Memory and I/O Interface - 5-V and 3.3-V Versions Available (TMS320LC15/LC17) - Commercial and Military Versions Available - Operating Free-Air Temperature ... 0°C to 70°C - Packaging: DIP, PLCC, Quad Flatpack, and CER-QUAD - CMOS Technology: | <u>Device</u> <u>C</u> | <u>ycle Time</u> | |------------------------|------------------| | — TMS320C10 | . 200-ns | | — TMS320C10-14 | . 280-ns | | — TMS320C10-25 | . 160-ns | | — TMS320C14 | . 160-ns | | — TMS320E14 | . 160-ns | | — TMS320P14 | . 160-ns | | — TMS320C15 | . 200-ns | | — TMS320C15-25 | . 160-ns | | — TMS320E15 | . 200-ns | | — TMS320E15-25 | . 160-ns | | — TMS320LC15 | . 250-ns | | — TMS320P15 | . 200-ns | | — TMS320C16 | . 114-ns | | — TMS320C17 | . 200-ns | | — TMS320E17 | . 200-ns | | — TMS320LC17 | . 278-ns | | — TMS320P17 | . 200-ns | ### introduction The TMS32010 digital signal processor (DSP), introduced in 1983, was the first DSP in the TMS320 family. From it has evolved this TMS320C1x generation of 16-bit DSPs. All 'C1x DSPs are object code compatible with the TMS32010 DSP. The 'C1x DSPs combine the flexibility of a high-speed controller with the numerical capability of an array processor, thereby offering an inexpensive alternative to multichip bit-slice processors. The highly paralleled architecture and efficient instruction set provide speed and flexibility to produce a CMOS microprocessor generation capable of executing up to 8.77 MIPS (million instructions per second) ('C16). These 'C1x devices utilize a modified Harvard architecture to optimize speed and flexibility, implementing functions in hardware that other processors implement through microcode or software. The 'C1x generation's powerful instruction set, inherent flexibility, high-speed number-handling capabilities, reduced power consumption, and innovative architecture have made these cost-effective DSPs the ideal solution for many telecommunications, computer, commercial, industrial, and military applications. This data sheet provides detailed design documentation for the 'C1x DSPs. It facilitates the selection of devices best suited for various user applications by providing specifications and special features for each 'C1x DSP. This data sheet is arranged as follows: introduction, quick reference table of device parameters and packages, summary overview of each device, architecture overview, and the 'C1x device instruction set summary. These are followed by data sheets for each 'C1x device providing available package styles, terminal function tables, block diagrams, and electrical and timing parameters. An index is provided to facilitate data sheet usage. Table 1 provides an overview of 'C1x processors with comparisons of memory, I/O, cycle timing, military support, and package types. For specific availability, contact the nearest TI Field Sales Office. Table 1. TMS320C1x Device Overview | DEVICE | | ME | MORY | | | I/O | CYCLE | | PACKAGE | (1) | |------------------------|-----|------|-------|-------|--------|------------|-------|-------|---------|----------| | DEVICE | RAM | ROM | EPROM | PROG. | SERIAL | PARALLEL | (ns) | DIP | PLCC | CER-QUAD | | TMS320C10 (2) | 144 | 1.5K | _ | 4K | _ | 8×16 | 200 | 40 | 44 | _ | | TMS320C10-14 | 144 | 1.5K | _ | 4K | _ | 8×16 | 280 | 40 | 44 | _ | | TMS320C10-25 | 144 | 1.5K | _ | 4K | | 8×16 | 160 | 40 | 44 | _ | | TMS320C14 (3) | 256 | 4K | _ | 4K | 1 | 7 × 16 (4) | 160 | _ | 68 | _ | | TMS320E14 (3) | 256 | _ | 4K | 4K | 1 | 7 × 16 (4) | 160 | _ | _ | 68 CER | | TMS320P14 <sup>†</sup> | 256 | _ | 4K | 4K | 1 | 7 × 16 (4) | 160 | _ | 68 | _ | | TMS320C15 (3) | 256 | 4K | _ | 4K | _ | 8×16 | 200 | 40 | 44 | _ | | TMS320C15-25 | 256 | 4K | _ | 4K | _ | 8×16 | 160 | 40 | 44 | _ | | TMS320E15 (3) | 256 | _ | 4K | 4K | _ | 8×16 | 200 | 40 | _ | 44 CER | | TMS320E15-25 | 256 | _ | 4K | 4K | _ | 8×16 | 160 | 40 | _ | 44 CER | | TMS320LC15 | 256 | 4K | _ | 4K | _ | 8×16 | 250 | 40 | 44 | _ | | TMS320P15 <sup>†</sup> | 256 | _ | 4K | 4K | _ | 8×16 | 200 | 40 | 44 | _ | | TMS320C16 | 256 | 8K | _ | 64K | _ | 8×16 | 114 | _ | _ | 64 QFP | | TMS320C17 | 256 | 4K | _ | _ | 2 | 6 × 16 (5) | 200 | 40 | 44 | _ | | TMS320E17 (5) | 256 | _ | 4K | _ | 2 | 6 × 16 (5) | 200 | 40 | _ | 44 CER | | TMS320LC17 (5) | 256 | 4K | _ | _ | 2 | 6 × 16 (5) | 278 | 40 44 | | _ | | TMS320P17 (5)† | 256 | _ | 4K | _ | 2 | 6 × 16 (5) | 200 | 40 | 44 | | <sup>&</sup>lt;sup>†</sup> One-time programmable (OTP) device is in a windowless plastic package and cannot be erased. NOTES: 1. DIP = dual in-line package. PLCC = plastic-leaded chip carrier. CER = ceramic-leaded chip carrier. QFP = plastic quad flat pack. - 2. Military version available. - 3. Military versions planned; contact nearest TI Field Sales Office for availability. - 4. On-chip 16-bit I/O, four capture inputs, and six compare outputs are available. - 5. On-chip 16-bit coprocessor interface is optional by pin selection. # description ### TMS320C10 The 'C10 provides the core CPU used in all other 'C1x devices. Its microprocessor operates at 5 MIPS. It provides a parallel I/O of $8 \times 16$ bits. Three versions with cycle times of 160, 200, and 280 ns are available as illustrated in Table 1. The 'C10 versions are offered in plastic 40-pin DIP or a 44-lead PLCC packages. ### TMS320C14/E14/P14 The 'C14/E14/P14 devices, using the 'C10 core CPU, offer expanded on-chip RAM, and ROM or EPROM ('E14/P14), 16 pins of bit selectable parallel I/O, an I/O mapped asynchronous serial port, four 16-bit timers, and external/internal interrupts. The 'C14 devices can provide for microcomputer/microprocessor operating modes. Three versions with cycle times of 160-ns are available as illustrated in Table 1. These devices are offered in 68-pin plastic PLCC or ceramic CER-QUAD packages. #### TMS320C15/E15/P15 The 'C15/E15/P15 devices are a version of the 'C10, offering expanded on-chip RAM, and ROM or EPROM ('E15/P15). The 'P15 is a one-time programmable (OTP), windowless EPROM version. These devices can operate in the microcomputer or microprocessor modes. Five versions are available with cycle times of 160 to 200 ns (see Table 1). These devices are offered in 40-pin DIP, 44-pin PLCC, or 44-pin ceramic packages. ### TMS320LC15 The 'LC15 is a low-power version of the 'C15, utilizing a $V_{DD}$ of only 3.3-V. This feature results in a 2.3: 1 power requirement reduction over the typical 5-V 'C1x device. It operates at a cycle time of 250 ns. The device is offered in 40-pin DIP or 44-lead PLCC packages. #### TMS320C16 The 'C16 offers on-chip RAM of 256-words, an expanded program memory of 64K-words, and a fast instruction cycle time of 114 ns (8.77 MIPS). It is offered in a 64-pin quad flat-pack package. ### TMS320C17/E17/P17 The 'C17/E17/P17 versions consist of five major functional units: the 'C15 microcomputer, a system control register, a full-duplex dual channel serial port, $\mu$ -law/A-law companding hardware, and a coprocessor port. The dual-channel serial port is capable of full-duplex serial communication and offers direct interface to two combo-codecs. The hardware companding logic can operate in either $\mu$ -law or A-law format with either sign-magnitude or twos complement numbers in either serial or parallel modes. The coprocessor port allows the 'C17/E17/P17 to act as a slave microcomputer or as a master to a peripheral microcomputer. The 'P17 utilizes a one-time programmable (OTP) windowless EPROM version of the 'E17. ### TMS320LC17 The 'LC17 is a low-power version of the 'C17, utilizing a V<sub>DD</sub> of only 3.3-V. This feature results in a 2.3: 1 power requirement reduction over the typical 5-V 'C1x device. It operates at a cycle time of 278 ns. # TMS320C1x DIGITAL SIGNAL PROCESSORS SPRS009C-JANUARY 1987-REVISED JULY 1991 ### architecture The 'C1x DSPs use a modified Harvard architecture for speed and flexibility. In a strict Harvard architecture, program and data memory lie in two separate spaces, permitting a full overlap of instruction fetch and one-cycle execution. The 'C1x DSPs modification allows transfers between program and data spaces, thereby increasing the flexibility of the device. This modification permits coefficients stored in program memory to be read into the RAM, eliminating the need for a separate coefficient ROM. #### 32-bit accumulator All 'C1x devices contain a 32-bit ALU and accumulator for support of double-precision, twos-complement arithmetic. The ALU is a general-purpose arithmetic unit that operates on 16-bit words taken from the data RAM or derived from immediate instructions. In addition to the usual arithmetic instructions, the ALU can perform Boolean operations, providing the bit manipulation ability required of a high-speed controller. The accumulator stores the output from the ALU and is often an input to the ALU. It operates with a 32-bit word length. The accumulator is divided into a high-order word (bits 31 through 16) and a low-order word (bits 15 through 0). Instructions are provided for storing the high- and low-order accumulator words in memory. #### shifters Two shifters are available for manipulating data. The ALU barrel shifter performs a left-shift of 0 to 16 places on data memory words loaded into the ALU. This shifter extends the high-order bit of the data word and zero-fills the low-order bits for twos-complement arithmetic. The accumulator parallel shifter performs a left-shift of 0, 1 or 4 places on the entire accumulator and places the resulting high-order accumulator bits into data RAM. Both shifters are useful for scaling and bit extraction. ### 16 × 16-bit parallel multiplier The multiplier performs a $16 \times 16$ -bit twos-complement multiplication with a 32-bit result in a single instruction cycle. The multiplier consists of three units: the T Register, P Register, and a multiplier array. The 16-bit T Register stores the multiplicand, and the P Register stores the 32-bit product. Multiplier values either come from the data memory or are derived immediately from the MPYK (multiply immediate) instruction word. The fast on-chip multiplier allows the device to perform fundamental operations such as convolution, correlation, and filtering. ### data and program memory Since the 'C1x devices use a Harvard type architecture, data and program memory reside in two separate spaces. These DSP devices have 144-or 256-words of on-chip data RAM and 1.5K- to 8K-words of on-chip program ROM. On-chip program EPROM of 4K-words is provided in the 'E14/E15/E17 devices. An on-chip one-time programmable 4K-word EPROM is provided in the 'P14/P15/P17 devices. The EPROM cell utilizes standard PROM programmers and is programmed identically to a 64K CMOS EPROM (TMS27C64). (Reference Table 1.) ### program memory expansion All 'C1x devices except the 'C17/E17/LC17/P17 devices are capable of executing from off-chip external memory at full speed for those applications requiring external program memory space. This allows for external RAM-based systems to provide multiple functionality. The 'C17/E17/LC17/P17 devices provide no external memory expansion. (Reference Table 1.) ### microcomputer/microprocessor operating modes All devices except the 'x17 offer two modes of operation defined by the state of the $MC/\overline{MP}$ pin: the microcomputer mode ( $MC/\overline{MP}=1$ ) or the microprocessor mode ( $MC/\overline{MP}=0$ ). In the microcomputer mode, on-chip ROM is mapped into the program memory space. In the microprocessor mode, all words of program memory are external. # TMS320C1x DIGITAL SIGNAL PROCESSORS SPRS009C-JANUARY 1987-REVISED JULY 1991 ### interrupts and subroutines All devices except the 'C16 contain a four-level stack for saving the contents of the program counter during interrupts and subroutine calls. Because of the larger 64K program space, the 'C16's hardware stack has been increased to eight levels. Instructions are available for saving the device's complete context. PUSH and POP instructions permit a level of nesting restricted only by the amount of available RAM. The interrupts used in these devices are maskable. ### input/output The 16-bit parallel data bus can be utilized to perform I/O functions in two cycles. The I/O ports are addressed by the three LSBs on the address lines. In addition, a polling input for bit test and jump operations (BIO) and an interrupt pin (INT) have been incorporated for multitasking. The bit selectable I/O of the 'C14 is suitable for microcontroller applications. ### serial port (TMS320C17/E17) Two of the I/O ports on the 'C17/E17 are dedicated to the serial port and companding hardware. I/O port 0 is dedicated to control register 0, which controls the serial port, interrupts, and companding hardware. I/O port 1 accesses control register 1, as well as both serial port channels, and companding hardware. The six remaining I/O ports are available for external parallel interfaces. ### serial port (TMS320C14/E14) The 'C14/E14 devices include one I/O-mapped serial port that operates asynchronously. I/O-mapped control registers are used to configure port parameters such as inter-processor communication protocols and baud rate. ### companding hardware (TMS320C17/E17) On-chip hardware enables the 'C17/E17 to compand (COMpress/exPAND) data in either $\mu$ -law or A-law format. The companding logic operation is configured via the system control register. Data may be companded in either serial mode for operation on serial port data (converting between linear and logarithmic PCM) or a parallel mode for computation inside the device. The 'C17/E17 allows the hardware companding logic to operate with either sign-magnitude or twos-complement numbers. ### coprocessor port (TMS320C17/E17) The coprocessor port on the 'C17/E17 provides a direct connection to most microcomputers and microprocessors. The port is accessed through I/O port 5 using IN and OUT instructions. The coprocessor interface allows the device to act as a peripheral (slave) microcomputer to a microprocessor, or as a master to a peripheral microcomputer. In the microcomputer mode, the 16 data lines are used for the 6 parallel 16-bit I/O ports. In the coprocessor mode, the 16-bit parallel port is reconfigured to operate as a 16-bit latched bus interface. For peripheral transfer, an 8-bit or 16-bit length of the coprocessor port can be selected. ### instruction set A comprehensive instruction set supports both numeric-intensive operations, such as signal processing, and general-purpose operations, such as high-speed control. All of the 'C1x devices are object-code compatible and use the same 60 instructions. The instruction set consists primarily of single-cycle single-word instructions, permitting execution rates of more than six million instructions per second. Only infrequently used branch and I/O instructions are multicycle. Instructions that shift data as part of an arithmetic operation execute in a single cycle and are useful for scaling data in parallel with other operations. #### **NOTE** The BIO pin on other 'C1x devices is not available for use in the 'C14/E14/P14. An attempt to execute the BIOZ (Branch on BIO low) instruction will result in a two cycle NOP action. Three main addressing modes are available with the instruction set: direct, indirect, and immediate addressing. ### direct addressing In direct addressing, seven bits of the instruction word concatenated with the 1-bit data page pointer form the data memory address. This implements a paging scheme in which the first page contains 128 words, and the second page contains up to 128 words. ### indirect addressing Indirect addressing forms the data memory address from the least-significant eight bits of one of the two auxiliary registers, AR0-AR1. The Auxiliary Register Pointer (ARP) selects the current auxiliary register. The auxiliary registers can be automatically incremented or decremented and the ARP changed in parallel with the execution of any indirect instruction to permit single-cycle manipulation of data tables. Indirect addressing can be used with all instructions requiring data operands, except for the immediate operand instructions. ### immediate addressing Immediate instructions derive data from part of the instruction word rather than from the data RAM. Some useful immediate instructions are multiply immediate (MPYK), load accumulator immediate (LACK), and load auxiliary register immediate (LARK). ### instruction set summary Table 2 lists the symbols and abbreviations used in Table 3, the instruction set summary. Table 3 contains a short description and the opcode for each 'C1x instruction. The summary is arranged according to function and alphabetized within each functional group. **Table 2. Instruction Symbols** | SYMBOL | MEANING | |--------|---------------------------------------------------| | ACC | Accumulator | | D | Data memory address field | | M | Addressing mode bit | | K | Immediate operand field | | PA | 3-bit port address field | | R | 1-bit operand field specifying auxiliary register | | S | 4-bit left-shift code | | X | 3-bit accumulator left-shift field | # Table 3. TMS320C1x Instruction Set Summary | | ACCUM | ULATOR IN | STRUCTION | S | | | | | | | | | | | | | | | |----------|-----------------------------------------------------------------|---------------|--------------|------|------|------|----|----|------|------|----------|-----|----------|----|---|------|---|----------| | | | | | | | | | | | OP | COI | DΕ | | | | | | | | MNEMONIC | DESCRIPTION | NO.<br>CYCLES | NO.<br>WORDS | | | | | IN | STRU | JCTI | ON | REG | ISTI | ĒR | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 0 | | ABS | Absolute value of accumulator | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 0 | | ADD | Add to accumulator with shift | 1 | 1 | 0 | 0 | 0 | 0 | 4 | | — s | - | М | 4 | | | - D- | | - | | ADDH | Add to high-order accumulator bits | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | М | 4 | | | - D- | | - | | ADDS | Add to accumulator with no sign extension | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | М | 4 | | | - D- | | - | | AND | AND with accumulator | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | М | 4 | | | - D- | | - | | LAC | Load accumulator with shift | 1 | 1 | 0 | 0 | 1 | 0 | 4 | | — s | - | М | 4 | | | - D- | | - | | LACK | Load accumulator immediate | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | • | <u> </u> | | | - K- | | - | | OR | OR with accumulator | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | М | 4 | | | - D- | | - | | SACH | Store high-order accumulator bits with shift | 1 | 1 | 0 | 1 | 0 | 1 | 1 | • | ⊢ x | - | М | 4 | | | - D- | | - | | SACL | Store low-order accumulator bits | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | М | 4 | | | - D- | | - | | SUB | Subtract from accumulator with shift | 1 | 1 | 0 | 0 | 0 | 1 | 4 | | — s | <b>-</b> | М | 4 | | | - D- | | - | | SUBC | Conditional subtract (for divide) | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | М | 4 | | | - D- | | - | | SUBH | Subtract from high-order accumulator bits | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | М | 4 | | | - D- | | - | | SUBS | Subtract from accumulator with no sign extension | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | М | 4 | | | - D- | | - | | XOR | Exclusive OR with accumulator | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | М | 4 | | | - D- | | - | | ZAC | Zero accumulator | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 1 | | ZALH | Zero accumulator and load high-order bits | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | М | 4 | | | - D- | | <b>—</b> | | ZALS | Zero accumulator and load low-order bits with no sign extension | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | М | 4 | | | - D- | | - | | | AUXILIARY REGISTER A | ND DATA PA | GE POINTE | R IN | STRU | СТІС | NS | | | | | | | | | | | | | | | | | | | | | | | OP | COI | DΕ | | | | | | | | MNEMONIC | DESCRIPTION | NO.<br>CYCLES | NO.<br>WORDS | | | | | IN | STRU | JCTI | ON | REG | ISTI | ΞR | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 ( | | LAR | Load auxiliary register | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | R | М | • | | | — D- | | $\neg$ | | LARK | Load auxiliary register immediate | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | R | • | - | | | – к- | | - | | LARP | Load auxiliary register pointer immediate | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 K | | LDP | Load data memory page pointer | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | М | • | | | — D- | | - | | LDPK | Load data memory page pointer immediate | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 K | | MAR | Modify auxiliary register and pointer | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | М | • | | | — D- | | - | | SAR | Store auxiliary register | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | R | М | • | | | — D- | | - | Table 3. TMS320C1x Instruction Set Summary (continued) | | BRA | NCH INSTR | UCTIONS | | | | | | | | | | | | | | | | | |----------|-------------------------------------------------------------------------|---------------|--------------|------|------|-----|----|----|------|------|-----|-----|-------|------|-----|------|---|---|---| | | | | | | | | | | | OP | COI | DE | | | | | | | | | MNEMONIC | DESCRIPTION | NO.<br>CYCLES | NO.<br>WORDS | | | | | IN | STRU | JCTI | ON | REC | SISTE | ΞR | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Б. | Percel are see differently | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | В | Branch unconditionally | 2 | 2 | 0 | 0 | 0 | 0 | • | | | _ | BRA | NCH | I AD | DRE | SS - | | | • | | BANZ | Branch on auxiliary register not zero | 2 | 2 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | D/ 1142 | Dianon on adminary register net zero | _ | - | 0 | 0 | 0 | 0 | • | | | _ | BRA | NCH | I AD | DRE | SS - | | | • | | 0057 | 0.17 | | | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BGEZ | Branch if accumulator ≥ 0 | 2 | 2 | 0 | 0 | 0 | 0 | • | | | _ | BRA | NCH | I AD | DRE | ss - | _ | — | • | | | | | | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BGZ | Branch if accumulator > 0 | 2 | 2 | 0 | 0 | 0 | 0 | • | | | _ | BRA | NCH | I AD | DRE | SS - | | | - | | 0107 | D 1 20 0 t | | | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BIOZ | Branch on BIO = 0 † | 2 | 2 | 0 | 0 | 0 | 0 | • | | | _ | BRA | NCH | I AD | DRE | ss - | | | • | | | | | | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BLEZ | Branch if accumulator ≤ 0 | 2 | 2 | 0 | 0 | 0 | 0 | • | | | _ | BRA | NCH | I AD | DRE | SS - | _ | — | - | | BLZ | Dranch if accumulator . O | | 2 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BLZ | Branch if accumulator < 0 | 2 | 2 | 0 | 0 | 0 | 0 | • | | | _ | BRA | NCH | I AD | DRE | SS - | | | • | | | | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BNZ | Branch if accumulator ≠ 0 | 2 | 2 | 0 | 0 | 0 | 0 | • | | | _ | BRA | NCH | I AD | DRE | SS - | | | • | | | | | _ | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BV | Branch on overflow | 2 | 2 | 0 | 0 | 0 | 0 | • | | | _ | BRA | NCH | I AD | DRE | SS - | | | - | | BZ | Branch if accumulator = 0 | 2 | 2 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BZ. | Branch II accumulator = 0 | | 2 | 0 | 0 | 0 | 0 | • | | | _ | BRA | NCH | I AD | DRE | ss - | | | • | | CALA | Call subroutine from accumulator | 2 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | | CALL | Cell subscritics immediately | | 2 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | CALL | Call subroutine immediately | 2 | 2 | 0 | 0 | 0 | 0 | • | | | _ | BRA | NCH | I AD | DRE | ss - | | | • | | RET | Return from subroutine or interrupt routine | 2 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | | | T REGISTER, P REGI | STER, AND | MULTIPLY II | NSTR | UCTI | ons | | | | | | | | | | | | | | | | | | No. | | | | | | | OP | COI | DE | | | | | | | | | MNEMONIC | DESCRIPTION | NO.<br>CYCLES | NO.<br>WORDS | | | | | IN | STRI | JCTI | ON | REC | IST | R | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | APAC | Add P register to accumulator | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | | LT | Load T Register | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | M | 4 | | | — D | | | • | | LTA | LTA combines LT and APAC into one instruction | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | М | 4 | | | — D | _ | _ | - | | LTD | LTD combines LT, APAC, and DMOV into one instruction | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | М | 4 | | | — D | | | - | | MPY | Multiply with T register, store product in P register | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | M | 4 | | | — D | | | • | | MPYK | Multiply T register with immediate operand; store product in P register | 1 | 1 | 1 | 0 | 0 | 4 | | | | | | – K- | | | | | — | • | | PAC | Load accumulator from P register | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | | SPAC | Subtract P register from accumulator | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | $<sup>^{\</sup>dagger}$ This instruction is a NOP on the '320C14/E14/P14. Table 3. TMS320C1x Instruction Set Summary (concluded) | | CON | TROL INSTE | RUCTIONS | | | | | | | | | | | | | | | | _ | |----------|-----------------------------------------------------------------|---------------|--------------|-----|----|----|----|----|------|-----|-----|---|------|---|---|------|---|---|---| | MNEMONIC | DESCRIPTION | NO.<br>CYCLES | NO.<br>WORDS | | | | | IN | STRU | | COE | | ISTE | R | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | | | DINT | Disable interrupt | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | | EINT | Enable interrupt | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | | | LST | Load status register | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | M | 4 | | | – D- | _ | | + | | NOP | No operation | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | | POP | POP stack to accumulator | 2 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | | | PUSH | PUSH stack from accumulator | 2 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | | | ROVM | Reset overflow mode | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | | | SOVM | Set overflow mode | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | | | SST | Store status register | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | M | • | | | – D- | | | + | | | I/O AND D | ATA MEMOR | Y OPERATI | ons | | | | | | | | | | | | | | | Ī | | MNEMONIC | DESCRIPTION | NO.<br>CYCLES | NO.<br>WORDS | | | | | IN | STRU | | COE | | ISTE | R | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | | | DMOV | Copy contents of data memory location into next higher location | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | М | 4 | | | – D- | _ | _ | - | | IN | Input data from port | 2 | 1 | 0 | 1 | 0 | 0 | 0 | • | PA- | • | M | • | | | – D- | — | | _ | | OUT | Output data to port | 2 | 1 | 0 | 1 | 0 | 0 | 1 | • | PA- | • | M | • | | | – D- | | | _ | | TBLR | Table read from program memory to data RAM | 3 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | M | • | | | – D- | — | | _ | | TBLW | Table write from data RAM to program memory | 3 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | М | • | | | – D- | | | _ | # **Key Features: TMS320C10** - Instruction Cycle Timing - 160-ns (TMS320C10-25) - 200-ns (TMS32010) - 280-ns (TMS320C10-14) - 144 Words of On-Chip Data RAM - 1.5K Words On-Chip Program ROM - External Memory Expansion up to 4K Words at Full Speed - 16 × 16-Bit Multiplier With 32-Bit Product - 0 to 16-Bit Barrel Shifter - On-Chip Clock Oscillator - Device Packaging: - 40-Pin DIP - 44-Lead PLCC - Single 5-V Supply - Operating Free-Air Temperature Range - ...0°C to 70°C # TMS320C10, TMS320C10-14, TMS320C10-25 DIGITAL SIGNAL PROCESSORS SPRS009C-JANUARY 1987-REVISED JULY 1991 # **TERMINAL FUNCTIONS** | NAME | 1/0† | DEFINITION | |----------------|------|-------------------------------------------------------------------------------------------| | A11-A0/PA2-PA0 | 0 | External address bus. I/O port address multiplexed over PA2-PA0. | | BIO | - 1 | External polling input | | CLKOUT | 0 | System clock output, 1/4 crystal/CLKIN frequency | | D15-D0 | I/O | 16-bit parallel data bus | | DEN | 0 | Data enable for device input data on D15-D0 | | ĪNT | - 1 | External interrupt input | | MC/MP | - 1 | Memory mode select pin. High selects microcomputer mode. Low selects microprocessor mode. | | MEN | 0 | Memory enable indicates that D15-D0 will accept external memory instruction. | | NC | 0 | No connection | | RS | - 1 | Reset for initializing the device | | VCC | ı | + 5 V supply | | Vss | - 1 | Ground | | VSS<br>WE | 0 | Write enable for device output data on D15-D0 | | X1 | 0 | Crystal output for internal oscillator | | X2/CLKIN | - | Crystal input internal oscillator or external system clock input | $<sup>\ \ ^{\</sup>dagger} \ Input/Output/High-impedance\ state.$ # functional block diagram # TMS320C10, TMS320C10-14, TMS320C10-25 DIGITAL SIGNAL PROCESSORS SPRS009C-JANUARY 1987-REVISED JULY 1991 # electrical specifications This section contains the electrical specifications for all speed versions of the 'C10 Digital Signal Processors, including test parameter measurement information. # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | | • • • • • • • • • • • • • • • • • • • • | • | |--------------------------------------------------|-----------------------------------------|----------------------| | Supply voltage range V <sub>CC</sub> (see Note 6 | i) | . $$ $-0.3$ V to 7 V | | Input voltage range | | . $$ $-0.3$ V to 7 V | | Output voltage range | | . $-0.3V$ to 7 $V$ | | | | | | Operating free-air temperature: L suffix | ( | 0°C to 70°C | | A suffix | ( | − 40°C to 85°C | | Storage temperature | | -55 °C to 150 °C | <sup>†</sup> Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 6: All voltage values are with respect to VSS. # recommended operating conditions | | | | MIN | NOM | MAX | UNIT | |-----|----------------------------------------|----------------------|------|-----|------|------| | Vcc | Supply voltage | | 4.5 | 5 | 5.25 | V | | Vss | Supply voltage | | | 0 | | V | | ., | High level input valtage | CLKIN | 3 | | | V | | VIH | High-level input voltage | All remaining inputs | 2 | - | | V | | Ι,, | Low level input veltage | MC/MP | | | 0.6 | V | | VIL | Low-level input voltage | All remaining inputs | | | 8.0 | V | | IOH | High-level output current, all outputs | | | | -300 | μΑ | | loL | Low-level output current | | | | 2 | mA | | _ | | L suffix | 0 | | 70 | °C | | TA | Operating free-air temperature | A suffix | - 40 | | 85 | °C | # electrical characteristics over specified temperature range (unless otherwise noted) | | PARAMETER | | TEST C | ONDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |-------|-----------------------------|------------|-----------------------------------------------------------------------------|-------------------------|-----------------------|------------------|-----|------| | \/011 | High-level output voltage | | I <sub>OH</sub> = MAX | | 2.4 | 3 | | V | | VOH | r ligh-level output voltage | | I <sub>OH</sub> = 20 μA (see No | te 7) | V <sub>CC</sub> - 0.4 | : | | V | | VOL | Low-level output voltage | | I <sub>OL</sub> = MAX | | | 0.3 | 0.5 | V | | 1 | Off state output ourrant | | V <sub>CC</sub> = MAX | V <sub>O</sub> = 2.4 V | | | 20 | | | loz | Off-state output current | | VCC = W/AX | V <sub>O</sub> = 0.4 V | | | -20 | μΑ | | Ī. | Input current | | \/ \/ to \/ | All inputs except CLKIN | | | ±20 | μА | | ' | input current | | VCC = VSS to $VCC$ | CLKIN | | | ±50 | μΛ | | C | Input conscitance | Data bus | | | | 25‡ | | pF | | Ci | Input capacitance | All others | f = 1 MHz, all other p | sinc 0 V | | 15‡ | | рг | | Co | Outrot considers | Data bus | $\begin{bmatrix} 1 - 1 & \text{Williz}, \text{ all Other } p \end{bmatrix}$ | лно о у | | 25‡ | | pF | | | Output capacitance | All others | ] | | | 10‡ | | μΓ | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC}$ = 5 V, $T_A$ = 25°C. NOTE 7: This voltage specification is included for interface to HC logic. However, note that all of the other timing parameters defined in this data sheet are specified for TTL logic levels and will differ for HC logic levels. # **INTERNAL CLOCK OPTION** **Figure 1. Internal Clock Option** ### PARAMETER MEASUREMENT INFORMATION Figure 2. Test Load Circuit <sup>‡</sup> Values derived from characterization data and not tested. # electrical characteristics over specified temperature range (unless otherwise noted) | | PARAMET | ER | TEST CONDITIONS<br>(SEE FIGURE 2) | MIN | TYP | MAX | UNIT | |------------------|----------------|--------------|----------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | loot | Supply current | TMS320C10 | $f = 20.5 \text{ MHz}, V_{CC} = 5.5 \text{ V}, T_{A} = -40^{\circ}\text{C to } 85^{\circ}\text{C}$ | | 33 | 55 | | | lcc <sub>±</sub> | Supply current | TMS320C10-25 | $f = 25.6 \text{ MHz}, V_{CC} = 5.5 \text{ V T}_{A} = -0^{\circ}\text{C} \text{ to } 70^{\circ}\text{C}$ | | 40 | 65 | mA | <sup>&</sup>lt;sup>†</sup> All typical values are at $T_A = 70^{\circ}$ C and are used for thermal resistance calculations. ### **CLOCK CHARACTERISTICS AND TIMING** The 'C10/C10-25 can use either its internal oscillator or an external frequency source for a clock. ### internal clock option The internal oscillator is enabled by connecting a crystal across X1 and X2/CLKIN (see Figure 1). The frequency of CLKOUT is one-fourth the crystal fundamental frequency. The crystal should be fundamental mode, and parallel resonant, with an effective series resistance of 30 ohms, a power dissipation of 1 mW, and should be specified at a load capacitance of 20 pF. | PARAMET | ER | TEST CONDITIONS | MIN | NOM | MAX | UNIT | |-----------------------------------|--------------|---------------------------|-----|-----|------|---------| | Crystal frequency, f <sub>x</sub> | TMS320C10 | $T_A = -40$ °C to $85$ °C | 6.7 | | 20.5 | MHz | | Oryotal froquotioy, 1x | TMS320C10-25 | $T_A = 0$ °C to $70$ °C | 6.7 | | 25.6 | 1411.12 | | C1, C2 | | $T_A = -40$ °C to $85$ °C | | 10 | | pF | ### external clock option An external frequency source can be used by injecting the frequency directly into X2/CLKIN with X1 left unconnected. The external frequency injected must conform to the specifications listed in the table below. ### switching characteristics over recommended operating conditions | | PARAMETER | TEST CONDITIONS | TMS320C10 | | | TM | UNIT | | | |--------------------|-------------------------------|----------------------------------------|-----------|-----|-----|--------|------|-----|------| | | PARAMETER | TEST CONDITIONS | MIN | NOM | MAX | MIN | NOM | MAX | UNII | | t <sub>C</sub> (C) | CLKOUT cycle time§ | | 195.12 | 200 | | 156.25 | 160 | | ns | | t <sub>r(C)</sub> | CLKOUT rise time | | | 10¶ | | | 10¶ | | ns | | t <sub>f</sub> (C) | CLKOUT fall time | $R_L = 825 \Omega$ ,<br>$C_L = 100 pF$ | | 8¶ | | | 8¶ | | ns | | tw(CL) | Pulse duration, CLKOUT low | (see Figure 2) | | 92¶ | | | 72¶ | | ns | | tw(CH) | Pulse duration, CLKOUT high | | | 90¶ | | | 70¶ | · | ns | | td(MCC) | Delay time, CLKIN↑ to CLKOUT↓ | | 25¶ | | 60¶ | 25 | | 50¶ | ns | <sup>§</sup>t<sub>C(C)</sub> is the cycle time of CLKOUT, i.e., 4t<sub>C(MC)</sub> (4 times CLKIN cycle time if an external oscillator is used). ### timing requirements over recommended operating conditions | | | Т | MS320C10 | ) | TN | IS320C10-2 | 25 | UNIT | |---------------------|-----------------------------------|-----------------------|----------|----------|----------------------|----------------------|----------------------|------| | | | MIN | NOM | MAX | MIN | NOM | MAX | UNII | | t <sub>C</sub> (MC) | Master clock cycle time | 48.78 | 50 | 150 | 39.06 | 40 | 150¶ | ns | | tr(MC) | Rise time, master clock input | | 5¶ | 10¶ | | 5¶ | 10¶ | ns | | t <sub>f</sub> (MC) | Fall time, master clock input | | 5¶ | 10¶ | | 5¶ | 10¶ | ns | | tw(MCP) | Pulse duration, master clock | 0.4t <sub>C</sub> (MC | )¶ 0.6 | itc(MC)¶ | 0.45t <sub>C(M</sub> | C) <sup>¶</sup> 0.55 | t <sub>c(MC)</sub> ¶ | ns | | tw(MCL) | Pulse duration, master clock low | | 20¶ | | | 15¶ | | ns | | tw(MCH) | Pulse duration, master clock high | | 20¶ | | | 15¶ | | ns | $<sup>\</sup>P$ Values derived from characterization data and not tested. <sup>‡</sup>ICC characteristics are inversely proportional to temperature. For ICC dependence on temperature, frequency, and loading. <sup>¶</sup> Values derived from characterization data and not tested. # **MEMORY AND PERIPHERAL INTERFACE TIMING** # switching characteristics over recommended operating conditions | | DADAMETED | TEST | TM | S320C10 | TMS3 | 20C10-25 | | |-----------------------|---------------------------------------------------------|-------------------------|---------------------------------------|----------------------------------------|---------------------------------------|----------------------------------------|------| | | PARAMETER | CONDITIONS | MIN | TYP MAX | MIN | TYP MAX | UNIT | | <sup>t</sup> d1 | Delay time, CLKOUT↓ to address bus valid | | 10† | 50 | 10† | 40 | ns | | t <sub>d2</sub> | De <u>lay ti</u> me, CLKOUT↓<br>to MEN↓ | | 1/4t <sub>C(C)</sub> - 5 <sup>†</sup> | 1/4t <sub>C(C)</sub> + 15 | 1/4t <sub>C(C)</sub> - 5 <sup>†</sup> | 1/4t <sub>C(C)</sub> + 12 | ns | | t <sub>d3</sub> | De <u>lay ti</u> me, CLKOUT↓<br>to MEN↑ | | -10 <sup>†</sup> | 15 | -10† | 12 | ns | | t <sub>d4</sub> | Delay time, CLKOUT↓<br>to DEN↓ | | 1/4t <sub>C(C)</sub> - 5 <sup>†</sup> | 1/ <sub>4</sub> t <sub>c(C)</sub> + 15 | 1/4t <sub>C(C)</sub> - 5† | 1/4t <sub>C(C)</sub> + 12 | ns | | t <sub>d5</sub> | Delay time, CLKOUT↓<br>to DEN↑ | | -10 <sup>†</sup> | 15 | -10† | 12 | ns | | <sup>t</sup> d6 | Delay time, CLKOUT↓ to WE↓ | $R_1 = 825 \Omega$ | 1/2t <sub>C(C)</sub> - 5 <sup>†</sup> | 1/2t <sub>C(C)</sub> + 15 | 1/2t <sub>C(C)</sub> -5 <sup>†</sup> | 1/2t <sub>C(C)</sub> + 12 | ns | | <sup>t</sup> d7 | Delay time, CLKOUT↓ to WE↑ | $C_L = 100 \text{ pF},$ | -10† | 15 | -10† | 12 | ns | | t <sub>d8</sub> | Delay time, CLKOUT↓ to data bus OUT valid | (see Figure 2) | | 1/4t <sub>C(C)</sub> + 65 | | 1/4t <sub>C(C)</sub> + 52 <sup>†</sup> | ns | | t <sub>d9</sub> | Time after CLKOUT↓ that data bus starts to be driven | | 1/4t <sub>C(C)</sub> - 5 <sup>†</sup> | - | 1/4t <sub>C(C)</sub> - 5† | | ns | | <sup>t</sup> d10 | Time after CLKOUT↓ that data bus stops being driven | | | 1/4t <sub>C(C)</sub> + 40 <sup>†</sup> | | 1/4t <sub>C(C)</sub> + 40 <sup>†</sup> | ns | | t <sub>V</sub> | Data bus OUT valid after<br>CLKOUT↓ | | 1/4t <sub>C(C)</sub> -10 | | 1/4t <sub>C</sub> (C)-10 | | ns | | th(A-WMD) | Address hold time after WE↑, MEN↑, or DEN↑ (see Note 8) | | -10† | | -10 <sup>†</sup> | | ns | | t <sub>su(A-MD)</sub> | Address bus setup time prior to MEN↓ or DEN↓ | | 1/4t <sub>C(C)</sub> -45 | | 1/4t <sub>C(C)</sub> -35 | | ns | <sup>&</sup>lt;sup>†</sup> Values derived from characterization data and not tested. NOTE 8: For interfacing I/O devices, see Figure 3. # timing requirements over recommended operating conditions | | | TEST CONDITION | TN | /IS320C1 | 0 | TMS | S320C10 | -25 | | |--------------------|-----------------------------------------------------------|-------------------------------------------|-----|----------|-----|-----|---------|-----|------| | | | TEST CONDITION | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | t <sub>su(D)</sub> | Setup time, data bus valid prior to CLKOUT $\downarrow$ | $R_L = 825 \Omega$ , | 50 | | | 40 | | | ns | | th(D) | Hold time, data bus held valid after CLKOUT↓ (see Note 9) | C <sub>L</sub> = 100 pF<br>(see Figure 2) | 0 | | · | 0 | | · | ns | NOTE 9: Data may be removed from the data bus upon MEN↑ or DEN↑ preceding CLKOUT↓. ### SUGGESTED I/O DECODE CIRCUIT The circuit shown in Figure 3 is a design example for interfacing I/O devices to the 'C10/C10-25. This circuit decodes the address for output operations using the OUT instruction. The same circuit can be used to decode input and output operations if the inverter ('ALS04) is replaced with a NAND gate and both $\overline{DEN}$ and $\overline{WE}$ are connected. Inputs and outputs can be decoded at the same port provided the output of the decoder ('AS137) is gated with the appropriate signal ( $\overline{DEN}$ or $\overline{WE}$ ) to select read or write (using an 'ALS32). Access times can be increased when the circuit shown in Figure 3 is repeated to support IN instructions with $\overline{DEN}$ connected rather than $\overline{WE}$ . The table write (TBLW) function requires a different circuit. A detailed discussion of an example circuit for this function is described in the application report, "Interfacing External Memory to the TMS32010", published in the book, *Digital Signal Processing Applications with the TMS320 Family* (SPRA012A). Figure 3. I/O Decode Circuit POST OFFICE BOX 1443 HOUSTON, TEXAS 77001 # RESET (RS) TIMING # switching characteristics over recommended operating conditions | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|-----------------------------------------|---------------------------------------------------|-----|-------------------|---------------------|------| | <sup>t</sup> d11 | Delay time, DEN↑, WE↑, and MEN↑ from RS | R <sub>L</sub> 825 Ω,<br>C <sub>I</sub> = 100 pF, | | 1/2t <sub>C</sub> | (C)+50† | ns | | tdis(R) | Data bus disable time after RS | (see Figure 2) | | 1/4t <sub>C</sub> | (C)+50 <sup>†</sup> | ns | <sup>†</sup> Values derived from characterization data and not tested. # timing requirements over recommended operating conditions | | | 1 | TMS320C10 TMS320C | | | 1S320C10- | 25 | LINUT | |--------------------|-----------------------------------------------------|---------------------|-------------------|-----|---------------------|-----------|-----|-------| | | PARAMETER | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | t <sub>su(R)</sub> | Reset (RS) setup time prior to CLKOUT (see Note 10) | 50 | | | 40 | | | ns | | t <sub>w</sub> (R) | RS pulse duration | 5t <sub>C</sub> (C) | | | 5t <sub>C</sub> (C) | | | ns | NOTE 10: RS can occur anytime during a clock cycle. Time given is minimum to ensure synchronous operation. # INTERRUPT (INT) TIMING # timing requirements over recommended operating conditions | | | - | TMS320C10 | | | TMS320C10-25 | | | |----------------------|---------------------------------|--------------------|-----------|-----|-------|--------------|-----|------| | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | t <sub>f</sub> (INT) | Fall time, INT | | | 15 | | | 15 | ns | | tw(INT) | Pulse duration, INT | t <sub>C</sub> (C) | | | tc(C) | 1 | | ns | | t <sub>su(INT)</sub> | Setup time, INT↓ before CLKOUT↓ | 50 | | | 40 | | | ns | # IO (BIO) TIMING # timing requirements over recommended operating conditions | | | | TMS320C10 | | | TMS320C10-25 | | | |---------------------|---------------------------------|--------------------|-----------|-----|--------------------|--------------|-----|------| | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | t <sub>f</sub> (IO) | Fall time, BIO | | | 15 | | | 15 | ns | | tw(IO) | Pulse duration, BIO | t <sub>C</sub> (C) | | | t <sub>C</sub> (C) | | | ns | | tsu(IO) | Setup time, BIO↓ before CLKOUT↓ | 50 | | | 40 | | | ns | # electrical characteristics over specified temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |------------------|----------------|-------------------------------------------------------------|-----|------------------|-----|------| | ICC <sup>‡</sup> | Supply current | $f = 14.4$ , MHz, $V_{CC} = 5.5$ V, $T_A = 0$ °C to $70$ °C | | 28 | 65 | mA | <sup>&</sup>lt;sup>†</sup> All typical values are at $T_A = 70^{\circ}$ C and are used for thermal resistance calculations. ### **CLOCK CHARACTERISTICS AND TIMING** The TMS320C10-14 can use either its internal oscillator or an external frequency source for a clock. ### internal clock option The internal oscillator is enabled by connecting a crystal across X1 and X2/CLKIN (see Figure 1). The frequency of CLKOUT is one-fourth the crystal fundamental frequency. The crystal should be fundamental mode, and parallel resonant, with an effective series resistance of 30 ohms, a power dissipation of 1 mW, and be specified at a load capacitance of 20 pF. | PARAMETER | TEST CONDITIONS | MIN | NOM | MAX | UNIT | |-----------------------------------|-------------------------------------|-----|-----|------|------| | Crystal frequency, f <sub>X</sub> | $T_A = 0^{\circ}C$ to $70^{\circ}C$ | 6.7 | | 14.4 | MHz | | C1, C2 | $T_A = 0^{\circ}C$ to $70^{\circ}C$ | | 10 | | pF | ### external clock option An external frequency source can be used by injecting the frequency directly into X2/CLKIN with X1 left unconnected. The external frequency injected must conform to the specifications listed in the table below. ### switching characteristics over recommended operating conditions | | | TEST CONDITIONS | MIN | NOM | MAX | UNIT | |--------------------|-------------------------------|------------------------------------------|--------|-----|-----|------| | t <sub>C</sub> (C) | CLKOUT cycle time§ | | 277.78 | | | ns | | tr(C) | CLKOUT rise time | 1 | | 10 | | ns | | t <sub>f</sub> (C) | CLKOUT fall time | $R_L = 825 \Omega$ ,<br>$C_L = 100 pF$ , | | 8 | | ns | | tw(CL) | Pulse duration, CLKOUT low | (see Figure 2) | | 131 | | ns | | tw(CH) | Pulse duration, CLKOUT high | | | 129 | | ns | | td(MCC) | Delay time, CLKIN↑ to CLKOUT↓ | | 25¶ | • | 60¶ | ns | <sup>§</sup> t<sub>C(C)</sub> is the cycle time of CLKOUT, i.e., 4t<sub>C(MC)</sub> (4 times CLKIN cycle time if an external oscillator is used). # timing requirements over recommended operating conditions | | | MIN | NOM | MAX | UNIT | |---------------------|---------------------------------------------------------------|-------------------------|-----|-----------------------|------| | t <sub>C</sub> (MC) | Master clock cycle time | 69.5 | | 150 | ns | | tr(MC) | Rise time, master clock input | | 5¶ | 10¶ | ns | | <sup>t</sup> f(MC) | Fall time, master clock input | | 5¶ | 10¶ | ns | | tw(MCP) | Pulse duration, master clock | 0.4t <sub>c(MC)</sub> ¶ | 0.6 | St <sub>c(MC)</sub> ¶ | ns | | tw(MCL) | Pulse duration, master clock low, $t_{C(MC)} = 50 \text{ ns}$ | | 20¶ | | ns | | tw(MCH) | Pulse duration, master clock high, $t_{C(MC)} = 50$ ns | | 20¶ | | ns | <sup>¶</sup> Values derived from characterization data and not tested. <sup>‡</sup>ICC characteristics are inversely proportional to temperature; i.e., ICC decreases approximately linearly with temperature. <sup>¶</sup> Values derived from characterization data and not tested. # **MEMORY AND PERIPHERAL INTERFACE TIMING** # switching characteristics over recommended operating conditions | | PARAMETER | TEST CONDITIONS | MIN I | NOM MAX | UNIT | |-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|----------------------------------------|---------------------------------------|------| | <sup>t</sup> d1 | Delay time, CLKOUT↓ to address bus valid | | 10 <sup>†</sup> | 50 | ns | | t <sub>d2</sub> | Delay time, CLKOUT↓ to MEN↓ | | 1/ <sub>4</sub> t <sub>C(C)</sub> - 5† | 1/ <sub>4</sub> t <sub>c(C)</sub> +15 | ns | | t <sub>d3</sub> | Delay time, CLKOUT↓ to MEN↑ | ] | -10 <sup>†</sup> | 15 | ns | | t <sub>d4</sub> | Delay time, CLKOUT↓ to DEN↓ | 1 | 1/ <sub>4</sub> t <sub>C(C)</sub> - 5† | 1/ <sub>4</sub> t <sub>c(C)</sub> +15 | ns | | t <sub>d5</sub> | Delay time, CLKOUT↓ to DEN↑ | 1 | -10 <sup>†</sup> | 15 | ns | | t <sub>d6</sub> | Delay time, CLKOUT↓ to WE↓ | $R_L = 825 \Omega$ , | 1/2t <sub>C(C)</sub> - 5 <sup>†</sup> | 1/2t <sub>c(C)</sub> +15 | ns | | t <sub>d7</sub> | Delay time, CLKOUT↓ to WE↑ | C <sub>L</sub> = 100 pF | -10 <sup>†</sup> | 15 | ns | | t <sub>d8</sub> | Delay time, CLKOUT↓ to data bus OUT valid | (see Figure 2) | | 1/4t <sub>C(C)</sub> + 65 | ns | | t <sub>d9</sub> | Time after CLKOUT↓ that data bus starts to be driven | 1 | 1/4t <sub>C(C)</sub> - 5† | | ns | | t <sub>d10</sub> | Time after CLKOUT↓ that data bus stops being driven | 1 | | 1/4t <sub>C(C)</sub> + 40† | ns | | t <sub>V</sub> | Data bus OUT valid after CLKOUT↓ | 1 | 1/4t <sub>C(C)</sub> - 10 | | ns | | <sup>t</sup> h(A-WMD) | Address hold time after $\overline{\text{WE}}\uparrow$ , $\overline{\text{MEN}}\uparrow$ , or $\overline{\text{DEN}}\uparrow$ (see Note 8) | | -10 <sup>†</sup> | | ns | | tsu(A-MD) | Address bus setup time prior to MEN↓ or DEN↓ | ] | 1/4t <sub>C(C)</sub> - 45 | | ns | $<sup>\</sup>ensuremath{^{\dagger}}\xspace\ensuremath{^{\mbox{Values}}}\xspace$ derived from characterization data and not tested. NOTE 8: For interfacing I/O devices, see Figure 3. # timing requirements over recommended operating conditions | | | TEST CONDITIONS | MIN | NOM | MAX | UNIT | |--------|-----------------------------------------------------------------------|----------------------------------------|-----|-----|-----|------| | tsu(D) | Setup time, data bus valid prior to CLKOUT $\downarrow$ | $R_L = 825 \Omega$ ,<br>$C_L = 100 pF$ | 50 | | | ns | | th(D) | Hold time, data bus held valid after CLKOUT $\downarrow$ (see Note 9) | (see Figure 2) | 0 | | | ns | NOTE 9: Data may be removed from the data bus upon $\overline{\text{MEN}}$ or $\overline{\text{DEN}}$ preceding CLKOUT $\downarrow$ . # RESET (RS) TIMING # switching characteristics over recommended operating conditions | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-----|-------------------|-----------|------| | <sup>t</sup> d11 | Delay time, $\overline{\rm DEN}\uparrow$ , $\overline{\rm WE}\uparrow$ , and $\overline{\rm MEN}\uparrow$ from $\overline{\rm RS}$ | $R_L = 825 \Omega$ ,<br>$C_L = 100 pF$ | | 1/2t <sub>C</sub> | (C) + 50† | ns | | tdis(R) | Data bus disable time after RS | (see Figure 2) | | 1/4t <sub>C</sub> | (C) + 50† | ns | <sup>&</sup>lt;sup>†</sup> Values were derived from characterization data and not tested. # timing requirements over recommended operating conditions | | | MIN | NOM | MAX | UNIT | |--------------------|-----------------------------------------------------|---------------------|-----|-----|------| | t <sub>su(R)</sub> | Reset (RS) setup time prior to CLKOUT (see Note 10) | 50 | | | ns | | tw(R) | RS pulse duration | 5t <sub>C</sub> (C) | | | ns | NOTE 10: RS can occur anytime during a clock cycle. Time given is minimum to ensure synchronous operation. # INTERRUPT (INT) TIMING # timing requirements over recommended operating conditions | | | MIN | NOM | MAX | UNIT | |----------------------|---------------------------------|-------------------|-----|-----|------| | t <sub>f</sub> (INT) | Fall time, INT | | | 15 | ns | | tw(INT) | Pulse duration, INT | <sup>t</sup> c(C) | | | ns | | tsu(INT) | Setup time, INT↓ before CLKOUT↓ | 50 | | | ns | # IO (BIO) TIMING # timing requirements over recommended operating conditions | | | MIN | NOM | MAX | UNIT | |---------------------|---------------------------------|--------------------|-----|-----|------| | t <sub>f</sub> (IO) | Fall time, BIO | | | 15 | ns | | t <sub>w(IO)</sub> | Pulse duration, BIO | t <sub>C</sub> (C) | | | ns | | t <sub>su(IO)</sub> | Setup time, BIO↓ before CLKOUT↓ | 50 | | | ns | ### **TIMING DIAGRAMS** Timing measurements are referenced to and from a low voltage of 0.8 volts and a high voltage of 2 volts, unless otherwise noted. # clock timing $<sup>\</sup>dagger$ $t_{d(MCC)}$ and $t_{W(MCP)}$ are referenced to an intermediate level of 1.5 V on the CLKIN waveform. # memory read timing # TMS320C10, TMS320C10-14, TMS320C10-25 **DIGITAL SIGNAL PROCESSORS** SPRS009C-JANUARY 1987-REVISED JULY 1991 # **TBLR** instruction timing #### Legend: - 1. TBLR Instruction Prefetch - **Dummy Prefetch** - 3. Data Fetch - 4. Next Instruction Prefetch - 5. Address Bus Valid - 6. Address Bus Valid - Address Bus Valid - Address Bus Valid 8. - Instruction Valid 9. - 10. Instruction Valid - 11. Data Input Valid - 12. Instruction Valid # **TBLW** instruction timing ### Legend: - TBLW Instruction Prefetch Dummy Prefetch - 3. Next Instruction Prefetch - 4. Address Bus Valid - 5. Address Bus Valid - 6. Address Bus Valid - Address Bus Valid - Instruction Valid 8. - 9. Instruction Valid - 10. Data Output Valid - 11. Instruction Valid # IN instruction timing #### Legend: - 1. IN Instruction Prefetch - 2. Next Instruction Prefetch - 3. Address Bus Valid - 4. Peripheral Address Valid - 5. Address Bus Valid - 6. Instruction Valid - 7. Data Input Valid - Instruction Valid # **OUT** instruction timing #### Legend: - 1. OUT Instruction Prefetch - 2. Next Instruction Prefetch - 3. Address Bus Valid - 4. Peripheral Address Valid - 5. Address Bus Valid - 6. Instruction Valid - 7. Data Output Valid - 8. Instruction Valid # TMS320C10, TMS320C10-14, TMS320C10-25 DIGITAL SIGNAL PROCESSORS SPRS009C-JANUARY 1987-REVISED JULY 1991 - NOTES: A. $\overline{RS}$ forces $\overline{DEN}$ , $\overline{WE}$ , and $\overline{MEN}$ high and places data bus D0 through D15 in a high-impedance state. AB outputs (and program counter) are synchronously cleared to zero after the next complete CLK cycle from $\overline{RS} \downarrow$ . - B. RS must be maintained for a minimum of five clock cycles. - C. Resumption of normal program will commence after one complete CLK cycle from RS1. - D. Due to the synchronization action on RS, time to execute the function can vary dependent upon when RS↑ or RS↓ occur in the CLK cycle. - E. Diagram shown is for definition purpose only. DEN, WE, and MEN are mutually exclusive. - F. During a write cycle, RS may produce an invalid write address. # interrupt timing # **BIO** timing # **TYPICAL POWER VS. FREQUENCY GRAPHS** Figure 4. Typical CMOS I<sub>CC</sub> vs Frequency # Key Features: TMS320C14/E14/P14 - 160-ns Instruction Cycle - 256 Words of On-Chip Data RAM - 4K Words of On-Chip Program ROM (TMS320C14) - 4K Words of On-Chip Program EPROM (TMS320E14/P14) - One-Time Programmable (OTP) Windowless EPROM Version Available ('320P14) - EPROM Code Protection for Copyright Security - External Memory Expansion up to 4K-Words at Full Speed (Microprocessor Mode) - 16 × 16-Bit Multipler With 32-Bit Product - 0 to 16-Bit Barrel Shifter - Seven Input and Seven Output External Ports - Bit Selectable I/O Port (16 Pins) - 16-Bit Bidirectional Data Bus With Greater than 50-Mbps Transfer Rate - Asynchronous Serial Port - 15 Internal/External Interrupts - Event Manager With Capture Inputs and Compare Outputs - Four Independent Timers [Watchdog, General Purpose (2), Serial Port] - Four-Level Hardware Stack - Packaging: 68-Pin PLCC (FN Suffix) or CLCC (FZ Suffix) - Single 5-V Supply - Operating Free-Air Temperature ... 0°C to 70°C ### introduction The 'C14/E14/P14 are 16/32-bit single-chip digital signal processing (DSP) microcontrollers that combine the high performance of a DSP with on-chip peripherals. With a 160-ns instruction cycle, these devices are capable of executing up to 6.4 million instructions per second (MIPS). The 'C14/E14/P14 DSPs are ideal for applications such as automotive control systems, computer peripherals, industrial controls, and military command/control system applications. Control-specific on-chip peripherals include: An event manager with 6 channel PWM D/A/, 6-bit I/O pins, an asynchronous serial port, four 16-bit timers, and internal/external interrupts. With 4K-words of on-chip ROM, the 'C14 is a mask programmable device. Code is provided by the customer, and TI incorporates the customer's code into the photomask. It is offered in a 68-pin plastic chip carrier package (FN suffix), rated for operation from 0°C to 70°C. The 'E14 is provided with a 4K-word on-chip EPROM. This EPROM version is excellent for prototyping and for customized applications. It is programmable with standard EPROM programmers. It is offered in a 68-pin (windowed) cerquad package (FZ suffix), rated for operation from 0°C to 70°C. The 'P14 features a one-time programmable 4K-word on-chip EPROM. The 'P14 is provided in an unprogrammed state and is programmed as if it were a blank 'E14. It is offered in a low-cost, volume-production-oriented, 68-pin plastic leaded chip carrier (PLCC) package (FN suffix), rated for operation from 0°C to 70°C. # TMS320C14, TMS320E14, TMS320P14 DIGITAL SIGNAL PROCESSORS SPRS009C-JANUARY 1987-REVISED JULY 1991 Each device can execute programs form either internal (MC/MP=0) or external program memory (MC/MP=1). For proprietary code security, the 'E14 and 'P14 incorporate an EPROM protect bit (RBIT). If this bit is programmed, the device's internal program memory cannot be accessed by any external means. # **TERMINAL FUNCTIONS** | PIN | | I/O/Z† | DESCRIPTION | |-----------|-----|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | 1/0/21 | ADDRESS/DATA BUSES | | A11 5 O/Z | | O/Z | Program memory address bus A11 (MSB) through A0 (LSB) and port addresses PA2 (MSB) through | | A10 | 6 | | PAO (LSB). Addresses A11 through A0 are always active and never go to high impedance except | | A9 | 9 | | during reset. During execution of the IN and OUT instructions, pins 26, 27, and 28 carry the port addresses. Pins A3 through A11 are held high when port accesses are made on pins PA0 through | | A8 | 12 | | PA2. | | A7 | 13 | | | | A6 | 14 | | | | A5 | 20 | | | | A4 | 21 | | | | A3 | 25 | | | | A2/PA2 | 26 | | | | A1/PA1 | 27 | | | | A0/PA0 | 28 | | | | D15 MSB | 35 | I/O/Z | Parallel data <u>bus</u> D15 (MSB) through D0 (LSB). The data bus is always in the high-impedance state | | D14 | 36 | | except when WE is active (low). The data bus is also active when internal peripherals are written to. | | D13 | 39 | | | | D12 | 40 | | | | D11 | 43 | | | | D10 | 46 | | | | D9 | 49 | | | | D8 | 50 | | | | D7 | 57 | | | | D6 | 58 | | | | D5 | 59 | | | | D4 | 60 | | | | D3 | 61 | | | | D2 | 62 | | | | D1 | 63 | | | | D0 LSB | 64 | | | | | 40 | | INTERRUPT AND MISCELLANEOUS SIGNALS | | ĪNT | 18 | 1 | External interrupt input. The interrupt signal is generated by a high-to-low transition on this pin. | | NMI/MC/MP | 22 | I | Non-maskable interrupt. When this pin is brought low, the device is interrupted irrespective of the state of the INTM bit in status register ST. | | | | | Microcomputer/microprocessor select. This pin is also sampled when $\overline{RS}$ is low. If high during reset, internal program memory is selected. If low during reset, external memory will be selected. | | WE | 15 | 0 | Write enable. When active low, WE indicates that device will output data on the bus. | | REN | 16 | 0 | Read enable. When active low, REN indicates that device will accept data from the bus. | | RS | 17 | I | Reset. When this pin is low, the device is reset and PC is set to zero. | Continued next page. <sup>†</sup> Input/Output/High-impedance state. # **TERMINAL FUNCTIONS (concluded)** | PIN VOIZ | | I/O/Z† | DESCRIPTION | | |-----------------|-----|--------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------| | NAME | | NO. | 1/0/21 | SUPPLY/OSCILLATOR SIGNALS | | CLKOUT 19 | | 0 | System clock output (one fourth CLKIN frequency). | | | Vcc | | 4,33 | I | 5-V supply pins. | | V <sub>SS</sub> | | 3,34 | I | Ground pins. | | CLKIN | | 24 | I | Master clock input from external clock source. | | | | | | SERIAL PORT AND TIMER SIGNALS | | RXD | | 48 | I | Asynchronous mode receive input. | | TXD | | 47 | O/Z | Asynchronous mode transmit output. | | TCLK1 | | 10 | I | Timer 1 clock. If external clock is selected, it serves as clock input to Timer 1. | | TCLK2 | | 11 | ı | Timer 2 clock. If external clock is selected, it serves as clock input to Timer 2. | | WDT | | 23 | 0 | Watchdog timer output. An active low is generated on this pin when the watchdog timer times out. | | | | | | BIT I/O PINS | | IOP15 | MSB | 29 | I/O | 16 bit I/O lines that can be individually configured as inputs or outputs and also individually set or | | IOP14 | | 30 | | reset | | IOP13 | | 31 | | when configured as outputs. | | IOP12 | | 32 | | | | IOP11 | | 37 | | | | IOP10 | | 38 | | | | IOP9 | | 41 | | | | IOP8 | | 42 | | | | IOP7 | | 44 | | | | IOP6 | | 45 | | | | IOP5 | | 51 | | | | IOP4 | | 52 | | | | IOP3 | | 53 | | | | IOP2 | | 54 | | | | IOP1 | | 55 | | | | IOP0 | LSB | 56 | | | | | | | | COMPARE AND CAPTURE SIGNALS | | CMP0 | | 8 | 0 | Compare outputs. The states of these pins are determined by the combination of compare and action | | CMP1 | | 7 | | registers. | | CMP2<br>CMP3 | | 2 | | | | CIVIFS | | 1 | | | | CAP0 | | 68 | I | Capture inputs. A transition on these pins causes the timer register to be captured in FIFO stack. | | CAP1 | | 67 | | | | CMP4/CAP | 2 | 66 | I/O | This pin can be configured as compare output or capture input. | | CMP5/CAP | 3 | 65 | I/O | This pin can be configured as compare output or capture input. | $<sup>\ \, {}^{\</sup>dagger}\, \hbox{Input/Output/High-impedance state}.$ ### functional block diagram #### architecture The 'C1x family utilizes a modified Harvard architecture for speed and flexibility. In a strict Harvard architecture, program and data memory lie in two separate spaces, permitting a full overlap of instruction fetch and execution. The 'C1x family's modification of a Harvard architecture allows transfers between program and data spaces, thereby increasing the flexibility of the device. This modification permits coefficients stored in program memory to be read into the RAM, eliminating the need for a separate coefficient ROM. It also makes available immediate instructions and subroutines based on computed values. ### 32-bit ALU/accumulator The 'C14/E14/P14 devices contain a 32-bit ALU and accumulator for support of double-precision, twos-complement arithmetic. The ALU is a general-purpose arithmetic unit that operates on 16-bit words taken from the data RAM or derived from immediate instructions. In addition to the usual arithmetic instructions, the ALU can perform Boolean operations, providing the bit manipulation ability required of a high-speed controller. The accumulator stores the output from the ALU and is often an input to the ALU. It operates with a 32-bit wordlength. The accumulator is divided into a high-order word (bits 31 through 16) and a low-order word (bits 15 through 0). Instructions are provided for storing the high- and low- order accumulator words in memory. #### shifters Two shifters are available for manipulating data. The ALU barrel shifter performs a left-shift of 0 to 16 places on data memory words loaded into the ALU. This shifter extends the high-order bit of the data word and zero-fills the low-order bits for twos-complement arithmetic. The accumulator parallel shifter performs a left-shift of 0, 1, or 4 places on the entire accumulator and places the resulting high-order accumulator bits into data RAM. Both shifters are useful for scaling and bit extraction ### 16 × 16-bit parallel multiplier The multiplier performs a $16 \times 16$ -bit twos-complement multiplication with a 32-bit result in a single instruction cycle. The multiplier consists of three units: the T Register, P Register, and the multiplier array. The 16-bit T Register temporarily stores the multiplicand; the P Register stores the 32-bit product. Multiplier values either come from the data memory or are derived immediately from the MPYK (multiply immediate) instruction word. The fast on-chip multiplier allows the device to perform fundamental operations such as convolution, correlation, and filtering. ### data and program memory Since the 'C14/E14/P14 devices use a Harvard architecture, data and program memory reside in two separate spaces. These devices have 256 words of on-chip data RAM and 4K words of on-chip program ROM ('C14) or EPROM ('E14 and the OTP 'P14). The EPROM cell utilizes standard PROM programmers and is programmed identically to a 64K-bit CMOS EPROM (TMS27C64). ### program memory expansion The 'C1x devices are capable of executing up to 4K words of external memory at full speed for those applications requiring external program memory space. This allows for external RAM-based systems to provide multiple functionality. ### microcomputer/microprocessor operating modes The 'C14/E14/P14 devices offer two modes of operation defined by the state of the NMI/MC/MP pin during reset: the microcomputer mode (NMI/MC/MP is high) or the microprocessor mode (NMI/MC/MP is low). In the microcomputer mode, the on-chip ROM is mapped into the program memory space. In the microprocessor mode, all 4K words of memory are external. ### interrupts and subroutines The 'C14/E14/P14 devices contain a four-level hardware stack for saving the contents of the program counter during interrupts and subroutine calls. Instructions are available for saving the complete context of the device. PUSH and POP instructions permit a level of nesting restricted only by the amount of available RAM. The 'C14/E14/P14 have a total of 15 internal/external interrupts. Fourteen of these are maskable; NMI is the fifteenth. ### input/output The 16-bit parallel data bus can be utilized to access external peripherals. However, only the lower three address lines are active. The upper nine address lines are driven high. #### bit I/O The 'C14/E14/P14 has 16 pins of bit I/O that can be individually configured as inputs or outputs. Each of the pins can be set or cleared without affecting the others. The input pins can also detect and match patterns and generate a maskable interrupt signal to the CPU. #### serial port The 'C14/E14/P14 includes an I/O-mapped asynchronous serial port. # TMS320C14, TMS320E14, TMS320P14 DIGITAL SIGNAL PROCESSORS SPRS009C-JANUARY 1987-REVISED JULY 1991 #### event manager An event manager is included that provides up to four capture inputs and up to six compare outputs. This peripheral operates with the timers to provide a form of programmable event logging/detection. The six compare outputs can also be configured to produce six channels of high precision PWM. #### timers 1 and 2 Two identical 16-bit timers are provided for general purpose applications. Both timers include a 16-bit period register and buffer latch, and can generate a maskable interrupt. #### serial port timer The serial port timer is a 16-bit timer primarily intended for baud rate generation for the serial port. Its architecture is the same as timers 1 and 2, therefore it can serve as a general purpose timer if not needed for serial communication. # watchdog timer The 'C14/E14/P14 contain a 16-bit watchdog timer that can produce a timeout (WDT) signal for various applications such as software development and event monitoring. The watchdog timer also generates, at the point of the timeout, a maskable interrupt signal to the CPU. ### instruction set A comprehensive instruction set supports both numeric-intensive operations, such as signal processing, and general-purpose operations, such as high-speed control. All of the first-generation devices are object-code compatible and use the same 60 instructions. The instruction set consists primarily of single-cycle single-word instructions, permitting execution rates of more than six million instructions per second. Only infrequently used branch and I/O instructions are multicycle. Instructions that shift data as part of an arithmetic operation execute in a single cycle and are useful for scaling data in parallel with other operations. #### NOTE The BIO pin on other 'C1x devices is not available for use in the 'C14/E14/P14 devices. An attempt to execute the BIOZ (Branch on BIO low) instruction will result in a two cycle NOP action. Three main addressing modes are available with the instruction set: direct, indirect, and immediate addressing. ### direct addressing In direct addressing, seven bits of the instruction word concatenated with the 1-bit data page pointer from the data memory address. This implements a paging scheme in which each page contains 128 words. ### indirect addressing Indirect addressing forms the data memory address from the least-significant eight bits of one of the two auxiliary registers, AR0 and AR1. The Auxiliary Register Pointer (ARP) selects the current auxiliary register. The auxiliary registers can be automatically incremented or decremented and the ARP changed in parallel with the execution of any indirect instruction to permit single-cycle manipulation of data tables. Indirect addressing can be used with all instructions requiring data operands, except for the immediate operand instructions. ### immediate addressing Immediate instructions derive data from part of the instruction word rather than from part of the data RAM. Some useful immediate instructions are multiply immediate (MPYK), load accumulator immediate (LACK), and load auxiliary register immediate (LARK). # electrical specifications This section contains all the electrical specifications for the 'C14/E14/P14 devices, including test parameter measurement information. Parameters with PP subscripts apply only to the 'E14 and 'P14 in the EPROM programming mode. # absolute maximum ratings over specified temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> (see Note 6) –0.3 V to 7 V | |-------------------------------------------------------------------| | Supply voltage range, V <sub>PP</sub> (see Note 6) –0.6 V to 14 V | | Input voltage range | | Output voltage range0.3 V to 7 V | | Continuous power dissipation 0.5 W | | Air temperature range above operating device: L version | | Storage temperature −55 °C + 150 °C | <sup>†</sup> Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 6: All voltage values are with respect to VSS. # recommended operating conditions | | | | MIN | NOM | MAX | UNIT | |-----------------|-------------------------------------------------------|---------------------------------------------|------|-------|-------|------| | | | Operating voltage | 4.75 | 5 | 5.25 | V | | Vcc | Supply voltage | Fast programming | 5.75 | 6 | 6.25 | V | | | | SNAP! Pulse programming | 6.25 | 6.5 | 6.75 | V | | Vpp | Vpp Supply voltage for Fast programming (see Note 11) | | | | 12.75 | V | | Vpp | Supply voltage for SNAP! Pulse prog | 12.75 | 13 | 13.25 | V | | | VSS | Supply voltage | | 0 | | V | | | \/ | Libela lavel begand veltage | CLKIN, CAP0, CAP1, CMP4/CAP2, CMP5/CAP3, RS | 3 | | | ., | | VIH | High-level input voltage | All remaining inputs | 2 | | | V | | V <sub>IL</sub> | Low-level input voltage, all inputs | | | | 0.8 | V | | loh | OH High-level output current, all outputs | | | | -300 | μΑ | | l <sub>OL</sub> | OL Low-level output current, all outputs | | | | 2 | mA | | T <sub>A</sub> | Operating free-air temperature | | 0 | | 70 | °C | NOTE 11: Vpp can be applied only to programming pins designed to accept Vpp as an input. During programming the total supply current is Ipp + I<sub>CC</sub>. # electrical characteristics over specified temperature range (unless otherwise noted) | | PARAMETER | | TEST CONDITIONS | | MIN | TYP <sup>†</sup> | MAX | UNIT | |-------------------|------------------------------------------|-----------------------|-------------------------------------------|----------------------------------------|------------------------------------|------------------|-----|------| | | | I <sub>OH</sub> = MAX | I <sub>OH</sub> = MAX | | 3 | | V | | | Vон | High-level output vo | oitage | I <sub>OH</sub> = 20 μA (see N | lote 7) | V <sub>CC</sub> - 0.4 <sup>†</sup> | | | V | | VOL | Low-level output vo | ltage | I <sub>OL</sub> = MAX | | | 0.3 | 0.5 | V | | lo- | I <sub>OZ</sub> Off-state output voltage | | VCC = MAX | V <sub>O</sub> = 2.4 V | | | 20 | I | | 102 | | | ACC = INIAX | V <sub>O</sub> = 0.4 V | | | -20 | μΑ | | 1. | Input current | | VI – Voo to Voo | All other inputs except CLKIN | | | ±20 | | | lı | input current | | $V_I = V_{SS}$ to $V_{CC}$ | CLKIN | | | ±50 | μΑ | | I <sub>CC</sub> § | Supply current | | f = 25.6 MHz, V <sub>CC</sub> | = 5.25 V, T <sub>A</sub> = 0°C to 70°C | | 70 | 90 | mA | | I <sub>PP1</sub> | VPP supply current | | V <sub>PP</sub> = V <sub>CC</sub> = 5.5 V | | | | 100 | μΑ | | I <sub>PP2</sub> | Vpp supply current (during program pul | | Vpp = 13 V | | | 30 | 50 | mA | | | | Data bus | | | | 25‡ | | | | Cl | Input capacitance | All others | ] | | | 15‡ | | pF | | 0- | Output | Data bus | f = 1 MHz, All other | pins 0 V | | 25‡ | · | | | CO . | CO capacitance | | ] | | | 10‡ | | pF | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ , except $I_{CC}$ at $70^{\circ}\text{C}$ . NOTE 7: This voltage specification is included for interface to HC logic. However, note that all of the other timing parameters defined in this data sheet are specified for TTL logic levels and will differ for HC logic levels. ### PARAMETER MEASUREMENT INFORMATION Figure 5. Test Load Circuit # **EXTERNAL CLOCK REQUIREMENTS** The TMS320C14/E14/P14 use an external frequency source for a clock. This source is applied to the CLKIN pin, and must conform to the specifications in the table below. | | PARAMETERS | TEST CONDITIONS | MIN | NOM | MAX | UNIT | |---------|-----------------------|-------------------------------------|-----|-----|------|------| | CLKIN I | Input clock frequency | $T_A = 0^{\circ}C$ to $70^{\circ}C$ | 6.7 | | 25.6 | MHz | <sup>‡</sup> Values derived from characterization data and not tested. $<sup>\</sup>S \, I_{\hbox{\footnotesize CC}}$ characteristics are inversely proportional to temperature. #### **CLOCK TIMING** # switching characteristics over recommended operating conditions | | PARAMETER | TEST CONDITIONS | MIN | NOM | MAX | UNIT | |----------------------|------------------------------|-----------------------------------------------------|--------|-----|-----|------| | t <sub>C</sub> (C) | CLKOUT cycle time‡ | | 156.25 | | 600 | ns | | tr(C) | CLKOUT rise time | R <sub>L</sub> = 825 Ω,<br>C <sub>L</sub> = 100 pF, | | 10† | | ns | | t <sub>f</sub> (C) | CLKOUT fall time | | | 8† | | ns | | tw(CL) | Pulse duration, CLKOUT low | (see Figure 2) | | 72† | | ns | | tw(CH) | Pulse duration, CLKOUT high | 1 | | 70† | | ns | | t <sub>d</sub> (MCC) | Delay time CLKIN↑ to CLKOUT↓ | 1 | | 45† | | ns | <sup>†</sup> Values were derived from characterization data and not tested. # timing requirements over recommended operating conditions | | | MIN | NOM | MAX | UNIT | |---------------------|-----------------------------------|-------------------------|-----|------------------------|------| | t <sub>C</sub> (MC) | Master clock cycle time‡ | 39.06 | 40 | 150 | ns | | tr(MC) | Rise time, master clock input | | 5† | 10† | ns | | t <sub>f</sub> (MC) | Fall time, master clock input | | 5† | 10† | ns | | tw(MCP) | Pulse duration, master clock | 0.45 <sub>C(MC)</sub> † | | 0.55c(MC) <sup>†</sup> | ns | | tw(MCL) | Pulse duration, master clock low | | 15† | 130 | ns | | tw(MCH) | Pulse duration, master clock high | | 15† | 130 | ns | $<sup>^{\</sup>dagger}$ Values were derived from characterization data and not tested. $^{\ddagger}t_{C(C)}$ is the cycle time of CLKOUT, i.e., $4t_{C(MC)}$ (4 times CLKIN cycle time if an external oscillator is used). #### **MEMORY READ AND INSTRUCTION TIMING** # switching characteristics over recommended operating conditions | | PARAMETER | TEST<br>CONDITIONS | MIN | NOM | MAX | UNIT | |----------------------|---------------------------------------------------------------------------------------------------------|--------------------------------------------|----------------------------|-----|----------------------------|------| | t <sub>su(A)R</sub> | Address bus valid before REN↓ | | 0.25 t <sub>C(C)</sub> -39 | | | ns | | tsu(A)W | Address bus valid before WE↓ | | 0.50 t <sub>C(C)</sub> -45 | | | ns | | th(A) | Address bus valid after REN↑ or WE↑ | | 5† | | | ns | | ten(D)W | Data starts being driven before $\overline{\text{WE}} \downarrow$ | | | | 0.25 t <sub>C(C)</sub> † | ns | | t <sub>su(D)W</sub> | Data valid prior to $\overline{\text{WE}}\downarrow$ | $R_L = 825 \Omega$ , | 0.25 t <sub>C(C)</sub> -45 | | | ns | | th(D)W | Data valid after WE↑ | C <sub>L</sub> = 100 pF,<br>(see Figure 2) | 0.25 t <sub>C(C)</sub> -10 | | | ns | | <sup>t</sup> dis(D)W | Data in high impedance after WE↑ | (**** 3*** ) | | 0.2 | 25 t <sub>C(C)</sub> + 25† | ns | | tw(WEL) | WE-low duration | | 0.50 t <sub>C(C)</sub> -15 | | | ns | | tw(RENL) | REN-low duration | | 0.75 t <sub>C(C)</sub> -15 | | | ns | | trec(WE) | Write recovery time, time between $\overline{\text{WE}}\uparrow$ and $\overline{\text{REN}}\downarrow$ | | 0.25 t <sub>C(C)</sub> -5 | | | ns | | trec(REN) | Read recovery time, time between $\overline{\text{REN}} \uparrow$ and $\overline{\text{WE}} \downarrow$ | | 0.50 t <sub>C(C)</sub> -10 | | | ns | | td(WE-CLK) | Time from WE↑ to CLKOUT↑ | | 0.50 t <sub>C(C)</sub> -15 | | | ns | <sup>&</sup>lt;sup>†</sup> Values were derived from characterization data and not tested. # timing requirements over recommended operating conditions | | | TEST CONDITIONS | MIN | NOM | MAX | UNIT | |---------------------|-----------------------------------------------------------|--------------------------------------------|-----|-----|----------------------------|------| | t <sub>su(D)R</sub> | Data set-up prior to REN↑ | | 52 | | | ns | | th(D)R | Data hold after REN↑ | $R_1 = 825 \Omega$ , | 0 | | | ns | | ta(A) | Access time for read cycle data valid after valid address | C <sub>L</sub> = 100 pF,<br>(see Figure 2) | | | t <sub>C</sub> (C)-90 | ns | | toe(REN) | Access time for read cycle from REN↓ | | | | 0.75 t <sub>C(C)</sub> -60 | ns | | tdis(D)R | Data in high impedance after REN↑ | | | | 0.25 t <sub>C(C)</sub> † | ns | # RESET (RS) TIMING # switching characteristics over recommended operating conditions | | PARAMETER | TEST CONDITIONS | MIN | NOM | MAX | UNIT | |-------------------------|--------------------------------------------------|---------------------------------------|-----|-----|------------------------------|------| | td(RS-RW) | Delay from RS↓ to REN↑ and WE↑ | | | | 0.75 t <sub>C(C)</sub> + 20† | ns | | tdis(RS-RW) | Delay from RS↓ to REN and WE into high impedance | $R_L = 825 \Omega$ , $C_L = 100 pF$ , | | | 1.25 t <sub>C(C)</sub> † | ns | | tdis(RS-DB) | Data bus disable after RS↓ | (see Figure 2) | | | 1.25 t <sub>C(C)</sub> † | ns | | <sup>t</sup> dis(RS-AB) | Address bus disable after RS↓ | | | | t <sub>C(C)</sub> † | ns | | ten(RS-AB) | Address bus enable after RS↑ | | | | t <sub>C(C)</sub> † | ns | #### timing requirements over recommended operating conditions | | | TEST CONDITIONS | MIN | NOM | MAX | UNIT | |---------------------|-----------------------------------------|------------------------------------------|---------------------|-----|-----|------| | t <sub>su(RS)</sub> | RS setup prior to CLKOUT↓ (see Note 10) | $R_L = 825 \Omega$ ,<br>$C_L = 100 pF$ , | 60 | | | ns | | tw(RS) | RS pulse duration | (see Figure 2) | 5t <sub>C</sub> (C) | | | ns | NOTE 10: RS can occur anytime during the clock cycle. Time given is minimum to ensure synchronous operation. # MICROCOMPUTER/MICROPROCESSOR MODE (NMI/MC/MP) # timing requirements over recommended operating conditions | | MIN | NOM | MAX | UNIT | |------------------------------------------------|--------------------|-----|-----|------| | th(MC/MP) <sup>‡</sup> Hold time after RS high | t <sub>C</sub> (C) | | | ns | <sup>†</sup> Values were derived from characterization data and not tested. # INTERRUPT (INT)/NONMASKABLE INTERRUPT (NMI) #### timing requirements over recommended operating conditions | | | MIN | NOM | MAX | UNIT | |----------------------|-------------------------------------------------|-------------------|-----|-----|------| | t <sub>f</sub> (INT) | Fall time, INT | | | 15† | ns | | t <sub>f</sub> (NMI) | Fall time, NMI | | | 15† | ns | | tw(INT) | Pulse duration, INT | tc(C) | | | ns | | tw(NMI) | Pulse duration, NMI | t <sub>c(C)</sub> | | | ns | | t <sub>su(INT)</sub> | Setup time, INT before CLKOUT low (see Note 12) | 60 | | | ns | | t <sub>su(NMI)</sub> | Setup time, NMI before CLKOUT low (see Note 12) | 60 | | · | ns | NOTE 12: INT and NMI are synchronous inputs and can occur at any time during the cycle. NMI and INT are edge triggered only. #### **BIT I/O TIMING** #### switching characteristics over recommended operating conditions | | PARAMETER | TEST CONDITIONS | MIN | NOM | MAX | UNIT | |-----------|----------------------------------|--------------------------------------------|-----|-----|----------------------------|------| | trfo(IOP) | Rise and fall time outputs | R <sub>L</sub> = 825 Ω, | | | 20† | ns | | td(IOP) | CLKOUT low to data valid outputs | C <sub>L</sub> = 100 pF,<br>(see Figure 2) | | | 0.75 t <sub>C(C)</sub> +80 | ns | #### timing requirements over recommended operating conditions | | | TEST CONDITIONS | MIN | NOM | MAX | UNIT | |---------------------------|-----------------------------------|---------------------------|--------------------|-----|-----|------| | t <sub>rfl(IOP)</sub> Ris | ise and fall time inputs | $R_1 = 825 \Omega$ | | | 20† | ns | | t <sub>su(IOP)</sub> Da | ata setup time before CLKOUT time | $C_{L} = 100 \text{ pF},$ | 40 | | | ns | | t <sub>W</sub> (IOP) Inp | put pulse duration | (see Figure 2) | t <sub>C</sub> (C) | | | ns | #### **GENERAL PURPOSE TIMERS** # timing requirements over recommended operating conditions | | | TEST CONDITIONS | MIN | NOM | MAX | UNIT | |----------------------|------------------------|--------------------------------------------|------------------------|-----|-----|------| | tr(TIM) | TCLK1, TCLK2 rise time | | | | 20† | ns | | t <sub>f</sub> (TIM) | TCLK1, TCLK2 fall time | R <sub>L</sub> = 825 Ω, | | | 20† | ns | | twl(TIM) | TCLK1, TCLK2 low time | C <sub>L</sub> = 100 pF,<br>(see Figure 2) | t <sub>C(C)</sub> +20 | | | ns | | twh(TIM) | TCLK1, TCLK2 high time | (See Figure 2) | t <sub>C(C)</sub> +20 | | | ns | | tclk(TIM) | Input pulse duration | | 2t <sub>C(C)</sub> +40 | | · | ns | <sup>†</sup> Values were derived from characterization data and not tested. <sup>‡</sup> Hold time to put device in microprocessor mode. #### WATCHDOG TIMER TIMING # switching characteristics over recommended operating conditions | | PARAMETER | TEST CONDITIONS | MIN | NOM | MAX | UNIT | |----------------------|---------------------------|--------------------------|----------------------------|-----|-----|------| | t <sub>f</sub> (WDT) | Fall time, WDT | $R_1 = 825 \Omega$ , | | | 20† | ns | | td(WDT) | CLKOUT to WDT valid | C <sub>L</sub> = 100 pF, | 0.25 t <sub>C(C)</sub> +20 | | | ns | | t <sub>w(WDT)</sub> | WDT output pulse duration | (see Figure 2) | 7 t <sub>C(C)</sub> | | | ns | #### **EVENT MANAGER TIMER** # switching characteristics over recommended operating conditions | | PARAMETER | TEST CONDITIONS | MIN | NOM | MAX | UNIT | |----------------------|----------------------|--------------------------------------------|-----|-----|-----|------| | t <sub>f</sub> (CMP) | Fall time, CMP0-CMP5 | $R_L = 825 \Omega$ , | | | 20† | ns | | tr(CMP) | Rise time, CMP0-CMP5 | C <sub>L</sub> = 100 pF,<br>(see Figure 2) | | | 20† | ns | # timing requirements over recommended operating conditions | | | TEST CONDITIONS | MIN | NOM | MAX | UNIT | |----------------------|--------------------------------------------|------------------------------------------|-----------------------|-----|-----|------| | tw(CAP) | CAP0-CAP3 input pulse duration | $R_L = 825 \Omega$ ,<br>$C_L = 100 pF$ , | t <sub>C(C)</sub> +20 | | | ns | | t <sub>su(CAP)</sub> | Capture input setup time before CLKOUT low | (see Figure 2) | 20† | | | ns | <sup>&</sup>lt;sup>†</sup> Values were derived from characterization data and not tested. #### **TIMING DIAGRAMS** Timing measurements are referenced to and from a low voltage of 0.8 volts and a high voltage of 2 volts, unless otherwise noted. # clock timing $<sup>\</sup>dagger$ $t_{d(MCC)}$ and $t_{w(MCP)}$ are referenced to an intermediate level of 1.5 V on the CLKIN waveform. # memory read timing #### **TBLR** instruction timing #### Legend: - 1. TBLR Instruction Prefetch - 2. Dummy Prefetch - 3. Data Fetch - 4. Next Instruction Prefetch - 5. Address Bus Valid - 6. Address Bus Valid - 7. Address Bus Valid - 8. Address Bus Valid - 9. Instruction Input Valid - 10. Instruction Input Valid - 11. Data Input Valid - 12. Instruction Input Valid #### **TBLW** instruction timing <sup>†</sup> Data valid prior to WE↓ #### Legend: - 1. TBLW Instruction Prefetch - 2. Dummy Prefetch - 3. Next Instruction Prefetch - 4. Address Bus Valid - 5. Address Bus Valid - 6. Address Bus Valid - 7. Address Bus Valid - 8. Instruction Input Valid - 9. Instruction Input Valid - 10. Data Output Valid - 11. Instruction Input Valid # IN instruction timing #### Legend: - 1. IN Instruction Prefetch - 2. Data Fetch - 3. Next Instruction Prefetch - 4. Address Bus Valid - 5. Peripheral Address Valid - 6. Address Bus Valid - 7. Instruction Input Valid - 8. Data Input Valid - 9. Instruction Input Valid # **OUT** instruction timing #### Legend: - 1. OUT Instruction Prefetch - 2. Next Instruction Prefetch - 3. Address Bus Valid - 4. Peripheral Address Valid - 5. Address Bus Valid - 6. Instruction Input Valid - 7. Data Output Valid #### reset timing - NOTES: A. RS forces REN, and WE high and then places data bus D0-D15, REN, WE, and address bus A0-A11 in a high-impedance state. AB outputs (and program counter) are synchronously cleared to zero after the next complete CLK cycle from RS1. - B. RS must be maintained for a minimum of five clock cycles. - C. Resumption of normal program will commence after one complete CLK cycle from $\overline{\text{RS}} \uparrow$ . - D. Due to the synchronization action on $\overline{RS}$ , time to execute the function can vary dependent upon when $\overline{RS}$ ↑ or $\overline{RS}$ ↓ occur in the CLK cycle. - E. Diagram shown is for definition purpose only. WE and REN are mutually exclusive. #### microcomputer/microprocessor mode timing # interrupt timing # bit I/O timing # general purpose timers # watchdog timer # TMS320C14, TMS320E14, TMS320P14 DIGITAL SIGNAL PROCESSORS SPRS009C-JANUARY 1987-REVISED JULY 1991 # event manager #### PROGRAMMING THE TMS320E14/P14 EPROM CELL The 'E14 and 'P14 include a $4K \times 16$ -bit industry-standard EPROM cell for prototyping and low-volume production. The 'C14 with a 4K-word masked ROM then provides a migration path for cost-effective production. An EPROM adapter socket (part # TMDX3270110), shown in Figure 5, is available to provide 68-pin to 28-pin conversion for programming the 'E14 and 'P14. Key features of the EPROM cell include the normal programming operation as well as verification. The EPROM cell also includes a code protection feature that allows code to be protected against copyright violations. The 'E14/P14 EPROM cells are programmed using the same family and device codes as the TMS27C64 8K $\times$ 8-bit EPROM. The TMS27C64 EPROM series are ultraviolet-light erasable, electrically programmable, read-only memories, fabricated using HVCMOS technology. They are pin compatible with existing 28-pin ROMs and EPROMs. These EPROMs operate from a 5-V supply in the read mode; however, a 12.5-V supply is needed for programming. All programming signals are TTL level. For programming outside the system, existing EPROM programmers can be used. Locations may be programmed singly, in blocks, or at random. Figure 5. EPROM Adapter Socket The 'E14/P14 devices use 13 address lines to address the 4K-word memory in byte format (8K-byte memory). In word format, the most-significant byte of each word is assigned an even address and the least-significant byte an odd address in the byte format. Programming information should be downloaded to EPROM programmer memory in a high-byte to low-byte order for proper programming of the devices (see Figure 6). | Progr | OC14 On-Chip<br>am Memory<br>rd Format) | TMS320<br>TMS320<br>Ch<br>Program<br>(Byte F | P14 On-<br>nip<br>Memory | Progra<br>Mer<br>Byte For | ROM<br>ammer<br>nory<br>mat with<br>r Socket | |--------------------------------------------------|-----------------------------------------|----------------------------------------------------------------------------------------------|------------------------------------------------------|----------------------------------------------------------------------------------------------|------------------------------------------------------| | 0(0000h)<br>1(000Ah)<br>2(0002h)<br>3(0003h)<br> | 1234h<br>5678h<br>9ABCh<br>DEFOh | 0(0000h)<br>1(0001h)<br>2(0002h)<br>3(0003h)<br>4(0004h)<br>5(0005h)<br>6(0006h)<br>7(0007h) | 34h<br>12h<br>78h<br>56h<br>BCh<br>9Ah<br>FOh<br>DEh | 0(0000h)<br>1(0001h)<br>2(0002h)<br>3(0003h)<br>4(0004h)<br>5(0005h)<br>6(0006h)<br>7(0007h) | 12h<br>34h<br>56h<br>78h<br>9Ah<br>BCh<br>DEh<br>FOh | Figure 6. Programming Data Format Figure 7 shows the wiring conversion to program the 'E14 and 'P14 using the 28-pin pinout of the TMS27C64. The table of pin nomenclature provides a description of the TMS27C64 pins. #### **CAUTION** The 'E14 and 'P14 do not support the signature mode available with some EPROM programmers. The signature mode places high voltage (12.5 $V_{dc}$ ) on pin A9. The 'E14 and 'P14 EPROM cells are not designed for this feature and will be damaged if subjected to it. A 3.9 $k\Omega$ resistor is standard on the TI programmer socket between pin A9 and programmer. This protects the device from unintentional use of the signature mode. Figure 7. TMS320E14/P14 EPROM Programming Conversion to TMS27C64 EPROM Pinout #### **TERMINAL FUNCTIONS (TMS320E14/P14)** | NAME | I/O | DEFINITION | |------------------|-----|-------------------------------------------------------------------| | A12(MSB)-A0(LSB) | - 1 | On-chip EPROM programming address lines | | CLKIN | 1 | Clock oscillator input | | Ē | 1 | EPROM chip enable | | EPT | 1 | EPROM test mode select | | G | 1 | EPROM output enable | | GND | 1 | Ground | | PGM | 1 | EPROM write/program select | | Q8(MSB)-Q1(LSB) | I/O | Data lines for byte-wide programming of on-chip 8K bytes of EPROM | | RS | 1 | Reset for initializing the device | | Vcc | I | 5-V to 6.5-V power supply | | V <sub>PP</sub> | Į | 12.5-V to 13-V power supply | Table 4 shows the programming levels required for programming, verifying, reading, and protecting the EPROM cell. Table 4. TMS320E14/P14 Programming Mode Levels | SIGNAL<br>NAMET | TMS320E14/P14<br>PIN | TMS27C64<br>PIN | PROGRAM | PROGRAM<br>VERIFY | READ | EPROM<br>PROTECT | PROTECT<br>VERIFY | |-----------------|--------------------------|-------------------------|------------------|-------------------|-----------------|------------------------|-----------------------| | Ē | 19 | 20 | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IL</sub> | ViH | V <sub>IL</sub> | | G | 23 | 22 | VIH | PULSE | PULSE | VIH | VIL | | PGM | 16 | 27 | PULSE | VIH | V <sub>IH</sub> | V <sub>IH</sub> | V <sub>IH</sub> | | V <sub>PP</sub> | 18 | 1 | $V_{PP}$ | V <sub>PP</sub> | V <sub>CC</sub> | $V_{PP}$ | V <sub>CCP</sub> | | Vcc | 4,33 | 28 | V <sub>CCP</sub> | V <sub>CCP</sub> | VCC | V <sub>CCP</sub> | V <sub>CCP</sub> | | Vss | 3,34 | 14 | V <sub>SS</sub> | Vss | VSS | Vss | VSS | | CLKIN | 24 | 14 | V <sub>SS</sub> | V <sub>SS</sub> | VSS | VSS | VSS | | EPT | 17 | 26 | V <sub>SS</sub> | V <sub>SS</sub> | VSS | Vpp | Vpp | | Q1-Q8 | 42, 41, 38, 37,<br>32-29 | 11–13, 15-19, | Data In | Data Out | Data Out | Q <sub>8</sub> = PULSE | Q <sub>8</sub> = RBIT | | A12-A7 | 15, 11, 10, 8, 7, 2 | 2, 23, 21, 24,<br>25, 3 | ADDR | ADDR | ADDR | Х | X | | A6 | 1 | 4 | ADDR | ADDR | ADDR | Х | VIL | | A5 | 68 | 5 | ADDR | ADDR | ADDR | Х | Х | | A4 | 67 | 6 | ADDR | ADDR | ADDR | V <sub>IH</sub> | X | | A3-A0 | 66, 65, 56, 55 | 7-10 | ADDR | ADDR | ADDR | Х | Х | <sup>†</sup> Signal names shown for 'E14/P14 EPROM programming mode only. #### Legend: $V_{IH} = TTL \text{ high level}; V_{IL} = TTL \text{ low level}; ADDR = \text{byte address bit}; V_{PP} = 12.5 \text{ V} \pm 0.25 \text{ V} \text{ (FAST) or } 13 \text{ V} \pm 0.25 \text{ V} \text{ (SNAP! Pulse)}.$ $V_{CC} = 5 \text{ V} \pm 0.25 \text{ V}; X = \text{don't care}; \overline{\text{PULSE}} = \text{low-going TTL pulse}.$ $D_{IN}$ = byte to be programmed at ADDR; $Q_{OUT}$ = byte stored at ADDR.; RBIT = ROM protect bit $V_{CCP} = 6 \text{ V} \pm 0.25 \text{ V} \text{ (FAST) or } 6.5 \text{ V} \pm 0.25 \text{ V} \text{ (SNAP! Pulse)}.$ #### programming Since every memory in the cell is at a logic high, the programming operation reprograms selected bits to low. Once the '320E14 is programmed, these bits can only be erased using ultraviolet light. The correct byte is placed on the data bus with $V_{PP}$ set to the 12.5-V level. The $\overline{PGM}$ pin is then pulsed low to program in the zeros. #### erasure Before programming, the 'E14 must be erased by exposing it to ultraviolet light. The recommended minimum exposure dose (UV-intensity × exposure-time) is 15 W•s/cm². A typical 12-mW•s/cm², filterless UV lamp will erase the device in 21 minutes. The lamp should be located about 2.5 cm above the chip during erasure. After exposure, all bits are in the high state. #### verify/read To verify correct programming, the EPROM cell can be read using either the verify or read line definitions shown in Table 5, assuming the inhibit bit (RBIT) has not been programmed. #### program inhibit Programming may be inhibited by maintaining a high level input on the $\overline{E}$ pin or $\overline{PGM}$ pin. #### standard programming procedure Before programming, the 'E14 must first be completely erased. The device can then be programmed with the correct code. It is advisable to program unused sections with zeros as a further security measure. After the programming is complete, the code programmed into the cell should be verified. If the cell passes verification, the next step is to program the ROM protect bit (RBIT). Once the RBIT programming is verified, an opaque label should be placed over the window to protect the EPROM cell from inadvertent erasure by ambient light. At this point, the programming is complete, and the device is ready to be placed into its destination circuit. Refer to other appendices of the TMS320C1x User's Guide for additional information on EPROM programming. # recommended timing requirements for programming: $V_{CC}$ = 6 V and $V_{PP}$ = 12.5 V (FAST) or $V_{CC}$ = 6.5 V and $V_{PP}$ = 13 V (SNAP! PULSE), $T_A$ = 25°C (see Note 13) | | | | MIN | NOM | MAX | UNIT | |----------------------|--------------------------------|-----------------------------------|------|-----|-------|------| | t (DOM) | | Fast programming algorithm | 0.95 | 1 | 1.05 | ms | | tw(PGM) | Initial program pulse duration | SNAP! Pulse programming algorithm | 95 | 100 | 105 | μs | | tw(FPGM) | Final pulse duration | Fast programming only | 2.85 | | 78.75 | ms | | t <sub>su(A)</sub> | Address setup time | | 2 | | | μs | | t <sub>su(E)</sub> | E setup time | | 2 | | | μs | | t <sub>su(G)</sub> | G setup time | | 2 | | | μs | | t <sub>su(D)</sub> | Data setup time | | 2 | | | μs | | t <sub>su(VPP)</sub> | Vpp setup time | | 2 | | | μs | | t <sub>su(VCC)</sub> | V <sub>CC</sub> setup time | | 2 | | | μs | | th(A) | Address hold time | | 0 | | | μs | | t <sub>h(D)</sub> | Data hold time | | 2 | | | μs | NOTE 13: For all switching characteristics and timing measurements, input pulse levels are 0.4 V to 2.4 V and $V_{PP}$ = 12.5 V $\pm$ 0.5 V during programming. # program cycle timing $<sup>\</sup>dagger t_{\mbox{dis}(G)}$ and $t_{\mbox{en}(G)}$ are characteristics of the device but must be accommodated by the programmer. # TMS320C15, TMS320E15, TMS320LC15, TMS320P15 DIGITAL SIGNAL PROCESSORS SPRS009C-JANUARY 1987-REVISED JULY 1991 #### **Key Features: TM320C15/E15/LC15/P15** - Instruction Cycle Timing: - 160-ns (TMS320C15-25/E15-25) - 200-ns (TMS320C15/E15/P15) - 250-ns (TMS320LC15) - 256 Words of On-Chip Data RAM - 4K Words of On-Chip Program ROM (TMS320C15/C15-25/LC15) - 4K Words of On-Chip Program EPROM (TMS320E15/E15-25) - One-Time Programmable (OTP) Windowless EPROM Version Available (TMS320P15) - EPROM Code Protection for Copyright Security - External Memory up to 4K-Words at Full Speed - 16 × 16-Bit Multiplier With 32-Bit Product - 0 to 16-Bit Barrel Shifter - On-Chip Clock Oscillator - 3.3-V Low-Power Version Available (TMS320LC15) - Device Packaging: - 40-Pin Dip (All Devices) - 44-Lead PLCC (TMS320C15/C15-25/LC15/P15) - 44-Lead-QUAD (TMS320E15/E15-25) +5 V +3.3 V Interrupt 256-Word RAM 4K-Word ROM/EPROM 32-Bit ALU/ACC Multiplier **Shifters** **GND** Data (16) Address (12) # functional block diagram # TMS320C15, TMS320E15, TMS320LC15, TMS320P15 DIGITAL SIGNAL PROCESSORS SPRS009C-JANUARY 1987-REVISED JULY 1991 # TERMINAL FUNCTIONS (TMS320C15/E15/LC15/P15)† | NAME | 1/0‡ | DEFINITION | |----------------|------|-------------------------------------------------------------------------------------------| | A11-A0/PA2-PA0 | 0 | External address bus. I/O port address multiplexed over PA2-PA0. | | BIO | - 1 | External polling input | | CLKOUT | 0 | System clock output, 1/4 crystal/CLKIN frequency | | D15-D0 | I/O | 16-bit parallel data bus | | DEN | 0 | Data enable for device input data on D15-D0 | | ĪNT | - 1 | External interrupt input | | MC/MP | - 1 | Memory mode select pin. High selects microcomputer mode. Low selects microprocessor mode. | | MEN | 0 | Memory enable indicates that D15-D0 will accept external memory instruction. | | NC | 0 | No connection | | RS | - 1 | Reset for initializing the device | | VCC | - 1 | + 5 V supply | | VSS<br>WE | - 1 | Ground | | WE | 0 | Write enable for device output data on D15-D0 | | X1 | 0 | Crystal output for internal oscillator | | X2/CLKIN | I | Crystal input internal oscillator or external system clock input | <sup>†</sup> See EPROM programming section. <sup>‡</sup> Input/Output/High-impedance state. #### electrical specifications This section contains the electrical specifications for the 'C15/E15/P15 digital signal processors, including test parameter measurement information. Parameters with PP subscripts apply only to the 'E15/P15 in the EPROM programming mode (see Note 11). #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage range, V <sub>CC</sub> (see Note 6) | 0.3 V to 7 V | |----------------------------------------------------|----------------| | Supply voltage range, VPP | 0.6 V to 14 V | | Input voltage range | 0.3 V to 14 V | | Output voltage range | 0.3 V to 7 V | | Continuous power dissipation | 0.5 mW | | Operating free-air temperature: L suffix | 0°C to 70°C | | | – 40°C to 85°C | | Storage temperature | | <sup>†</sup> Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 6: All voltage values are with respect to VSS. #### recommended operating conditions | | | | MIN | NOM | MAX | UNIT | |-----|--------------------------------------------------|----------------------|-------|------|-------|------| | \/ | Supply voltage | EPROM devices | 4.75 | 5 | 5.25 | V | | Vcc | Supply voltage | All other devices | 4.5 | 5 | 5.5 | V | | VPP | Supply voltage (see Note 11) | | 12.25 | 12.5 | 12.75 | V | | VSS | Supply voltage | | | 0 | | V | | ., | High-level input voltage | CLKIN | 3 | | | V | | VIH | | All remaining inputs | 2 | | | V | | VIL | Low-level input voltage | MC/MP | | | 0.6 | V | | VIL | Low level input voltage | All remaining inputs | | | 8.0 | V | | loh | High-level output current, all outputs | | | | - 300 | μΑ | | loL | Low-level output current (All outputs except for | TMS320LC15) | | | 2 | mA | | т, | Operating free-air temperature | L suffix | 0 | | 70 | °C | | TA | Operating free-all temperature | A suffix | - 40 | | 85 | °C | NOTE 11: Vpp can be applied only to programming pins designed to accept Vpp as an input. During programming the total supply current is IPP + ICC. # TMS320C15, TMS320E15, TMS320P15 DIGITAL SIGNAL PROCESSORS SPRS009C-JANUARY 1987-REVISED JULY 1991 #### electrical characteristics over specified temperature range (unless otherwise noted) | | PARAMETE | ₹ | TEST CO | MIN | TYP <sup>†</sup> | MAX | UNIT | | |------------------|-------------------------------|--------------|---------------------------------------------------------------------|----------------------------------------------------|-----------------------|-----|------|----| | Vall | VOH High-level output voltage | | I <sub>OH</sub> = MAX | | 2.4 | 3 | | V | | VOH | nigri-level output voita | age | I <sub>OH</sub> = 20 μA (see Note 8 | 3) | V <sub>CC</sub> – 0.4 | | | V | | VOL | Low-level output volta | ge | I <sub>OL</sub> = MAX | | | 0.3 | 0.5 | V | | loz | Off-state output curre | nt | V <sub>CC</sub> = MAX | V <sub>O</sub> = 2.4 V | | | 20 | _ | | 102 | IOZ Off-state output current | | VCC - WAX | V <sub>O</sub> = 0.4 V | | | -20 | μΑ | | Ī. | . Innert arranget | | \\.\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | All inputs except CLKIN | | | ±20 | | | 1 | Input current | | VI = ASS to $ACC$ | CLKIN | | | ±50 | μΑ | | | | TMS320C15 | f = 20.5 MHz, V <sub>CC</sub> = 5.5 | V, T <sub>A</sub> = 0°C to 70°C | | 45 | 55 | | | laat | Supply current | TMS320C15-25 | f = 25.6 MHz, V <sub>CC</sub> = 5.5 V, T <sub>A</sub> = 0°C to 70°C | | | 50 | 65 | ١. | | ICC <sub>±</sub> | Supply current | TMS320E15 | f = 20.5 MHz, V <sub>CC</sub> = 5.2 | $^{25}$ V, $T_A = -40^{\circ}$ C to $85^{\circ}$ C | | 55 | 75 | mA | | | | TMS320E15-25 | f = 25.6 MHz, V <sub>CC</sub> = 5.2 | $^{15}$ V, $T_A = 0^{\circ}$ C to $70^{\circ}$ C | | 65 | 85 | | | C. | Innut conscitores | Data bus | | | | 25‡ | | | | Ci | Input capacitance | All other | f = 1 MHz, all other pins 0 V | | | 15‡ | | pF | | Со | Output capacitance | Data bus | | | | 25‡ | | | | 0 | Output capacitance | All others | | Ţ | | 10‡ | | pF | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC}$ = 5 V, $T_A$ = 70°C and are used for thermal resistance calculations. #### **CLOCK CHARACTERISTICS AND TIMING** The TMS320C15/E15/P15 can use either its internal oscillator or an external frequency source for a clock. #### internal clock option The internal oscillator is enabled by connecting a crystal across X1 and X2/CLKIN (see Figure 1). The frequency of CLKOUT is one-fourth the crystal fundamental frequency. The crystal should be fundamental mode, and parallel resonant, with an effective series resistance of 30 ohms, a power dissipation of 1 mW, and should be specified at a load capacitance of 20 pF. | PARAI | METER | TEST CONDITIONS | MIN | NOM | MAX | UNIT | |-----------------------------------|---------------------|-------------------------------------|-----|-----|------|------| | Crystal frequency, f <sub>X</sub> | TMS320C15 | $T_A = 0^{\circ}C$ to $70^{\circ}C$ | 6.7 | | 20.5 | | | | TMS320E15/P15 | $T_A = -40$ °C to $85$ °C | 6.7 | | 20.5 | MHz | | | TMS320C15-25/E15-25 | $T_A = 0^{\circ}C$ to $70^{\circ}C$ | 6.7 | | 25.6 | | | C1, C2 | | $T_A = 0$ °C to $70$ °C | | 10 | | pF | <sup>‡</sup>ICC characteristics are inversely proportional to temperature. For ICC dependence on temperature, frequency, and loading, see Figure 3. NOTE 7: This voltage specification is included for interface to HC logic. However, note that all of the other timing parameters defined in this data sheet are specified for TTL logic levels and will differ for HC logic levels. # external clock option An external frequency source can be used by injecting the frequency directly into X2/CLKIN with X1 left unconnected. The external frequency injected must conform to the specifications listed in the table below. #### switching characteristics over recommended operating conditions | | DADAMETED | TEST CONDITIONS | TMS320C15/E15/P15 | | | TMS320C15-25/E15-25 | | | | |--------------------|--------------------------------|----------------------------------------|-------------------|-----|-----|---------------------|-----|-----|------| | | PARAMETER | TEST CONDITIONS | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | t <sub>C</sub> (C) | CLKOUT cycle time <sup>‡</sup> | | 195.12 | 200 | | 156.25 | 160 | | ns | | t <sub>r(C)</sub> | CLKOUT rise time | D. 005.0 | | 10† | | | 10† | | ns | | t <sub>f</sub> (C) | CLKOUT fall time | $R_L = 825 \Omega$ ,<br>$C_L = 100 pF$ | | 8† | | | 8† | | ns | | tw(CL) | Pulse duration, CLKOUT low | (see Figure 2) | | 92† | | | 72† | | ns | | tw(CH) | Pulse duration, CLKOUT high | | | 90† | | | 70† | | ns | | td(MCC) | Delay time, CLKIN↑ to CLKOUT↓ | | 25† | | 60† | 25† | | 50† | ns | <sup>†</sup> Values derived from characterization data and not tested. $<sup>\</sup>ddagger t_{\text{C(C)}} \text{ is the cycle time of CLKOUT, i.e., } 4t_{\text{C(MC)}} \text{ (4 times CLKIN cycle time if an external oscillator is used)}.$ # timing requirements over recommended operating conditions | | | TMS320C15/E15/P15 | | | TMS320C15-25/E15-25 | | | LINUT | |----------------------|-----------------------------------|------------------------|-----------------------------------------|-----|-------------------------------------------------|-----|-----|-------| | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | t <sub>c</sub> (MC) | Master clock cycle time | 48.78 | 50 | 150 | 39.06 | 40 | 150 | ns | | tr(MC) | Rise time, master clock input | | 5† | 10† | | 5† | 10† | ns | | t <sub>f</sub> (MC) | Fall time, master clock input | | 5† | 10† | | 5† | 10† | ns | | tw(MCP) <sup>†</sup> | Pulse duration, master clock | 0.4t <sub>C</sub> (MC) | $0.4t_{C(MC)}$ $0.6t_{C(MC)}^{\dagger}$ | | 0.45t <sub>C(MC)</sub> 0.55t <sub>C(MC)</sub> † | | | ns | | tw(MCL) | Pulse duration, master clock low | | 20† 15† | | | ns | | | | tw(MCH) | Pulse duration, master clock high | | 20† | | 15† | | | ns | <sup>†</sup> Values derived from characterization data and not tested. #### **MEMORY AND PERIPHERAL INTERFACE TIMING** #### switching characteristics over recommended operating conditions | | DADAMETED | TEST | TMS32 | 0C15/E1 | 15/P15 | TMS3 | 20C15-25/ | E15-25 | LINUT | |-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|----------------------------------------|--------------------|------------------------|-----------------------|-----------------------|------------------------|-------| | | PARAMETER | CONDITIONS | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | <sup>t</sup> d1 | Delay time, CLKOUT↓ to address bus valid | | 10 <sup>†</sup> | | 50 | 10‡ | | 40 | ns | | t <sub>d2</sub> | Delay time, CLKOUT↓ to MEN↓ | | 1/4t <sub>C</sub> (C) - | 5† 1/4 | lt <sub>C(C)</sub> +15 | 1/4t <sub>C</sub> (C) | – 5 <sup>†</sup> 1/4 | lt <sub>C(C)</sub> +12 | ns | | <sup>t</sup> d3 | Delay time, CLKOUT↓ to MEN↑ | | -10 <sup>†</sup> | | 15 | -10† | | 12 | ns | | t <sub>d4</sub> | Delay time, CLKOUT↓ to DEN↓ | | 1/4t <sub>C(C)</sub> - | 5† 1/4 | lt <sub>C(C)</sub> +15 | 1/4 <sup>t</sup> c(C) | – 5 <sup>†</sup> 1/∠ | μ <sup>t</sup> c(C)+12 | ns | | <sup>t</sup> d5 | Delay time, CLKOUT↓ to DEN↑ | | <sub>-10</sub> † | | 15 | <b>−10</b> † | | 12 | ns | | <sup>t</sup> d6 | Delay time, CLKOUT↓ to WE↓ | | 1/2t <sub>C(C)</sub> - | 5 <sup>†</sup> 1/2 | 2t <sub>c(C)</sub> +15 | 1/2t <sub>C(C)</sub> | – 5 <sup>†</sup> 1/2 | 2t <sub>c(C)</sub> +12 | ns | | <sup>t</sup> d7 | Delay time, CLKOUT↓ to WE↑ | | <b>−10</b> † | | 15 | -10 <sup>†</sup> | | 12 | ns | | <sup>t</sup> d8 | Delay time, CLKOUT↓ to data bus OUT valid | $R_1 = 825 \Omega$ , | | 1/4 | <sup>lt</sup> c(C) +65 | | 1/4 | <sup>lt</sup> c(C) +52 | ns | | t <sub>d9</sub> | Time after CLKOUT↓ that data bus starts to be driven | $C_L = 100 \text{ pF}$<br>(see Figure 2) | 1/4t <sub>c(C)</sub> - 5† | | | 1/4t <sub>C</sub> (C) | <sub>- 5</sub> † | | ns | | <sup>t</sup> d10 | Time after CLKOUT↓ that data bus stops being driven (TMS320C15/C15-25 only) | | | 1/4t <sub>C</sub> | (C) + 40 <sup>†</sup> | | 1/4t <sub>C</sub> | (C) + 40 <sup>†</sup> | ns | | <sup>t</sup> d10 | Time after CLKOUT↓ that data bus stops being driven (TMS320E15/E15-25 only) | | 1/4t <sub>c(C)</sub> + 70 <sup>†</sup> | | | 1/4t <sub>c</sub> | c(C) +70 <sup>†</sup> | ns | | | t <sub>V</sub> | Data bus OUT valid after CLKOUT↓ | | 1/4t <sub>C(C)</sub> - 10 | | 1/4t <sub>C</sub> (C) | <del>-</del> 10 | | ns | | | <sup>t</sup> h(A-WMD) | Address hold time after $\overline{\text{WE}}\uparrow$ , $\overline{\text{MEN}}\uparrow$ , or $\overline{\text{DEN}}\uparrow$ (see Note 15) | | 0† | 2† | | 0† | 2† | | ns | | t <sub>su(A-MD)</sub> | Address bus setup time prior to DEN↓ | | 1/4t <sub>C</sub> (C)-4 | 15 | | 1/4t <sub>C</sub> (C) | -35 | | ns | <sup>†</sup> Values derived from characterization data and not tested. NOTE 14: Address bus will be valid upon $\overline{WE}\uparrow$ , $\overline{MEN}\uparrow$ , or $\overline{DEN}\uparrow$ . #### timing requirements over recommended operating conditions | | | TEST | TMS320C15/E15/P15 | | TMS320C15-25/E15-25 | | | | | |--------------------|------------------------------------------------------------|---------------------------------------|-------------------|-----|---------------------|-----|-----|-----|------| | | | CONDITIONS | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | t <sub>su(D)</sub> | Setup time, data bus valid prior to CLKOU- $T{\downarrow}$ | $R_L = 825 \Omega,$<br>$C_L = 100 pF$ | 50 | | | 40 | | | ns | | t <sub>h(D)</sub> | Hold time, data bus held valid after CLKOUT↓ (see Note 9) | (see Figure 2) | 0 | | | 0 | | | ns | NOTE 9: Data may be removed from the data bus upon MEN↑ or DEN↑ preceding CLKOUT↓. # RESET (RS) TIMING #### switching characteristics over recommended operating conditions | PARAMETER TEST CONDIT | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|-----------------------------------------|----------------------------------------------------|-----|---------------------------------|-----------------------|------| | <sup>t</sup> d11 | Delay time, DEN↑, WE↑, and MEN↑ from RS | R <sub>L</sub> = 825 Ω,<br>C <sub>I</sub> = 100 pF | | 1/2t <sub>C</sub> ( | (C) + 50 <sup>†</sup> | ns | | tdis(R) | Data bus disable time after RS | (see Figure 2) | | 1/ <sub>4</sub> t <sub>C(</sub> | (C) + 50† | ns | <sup>†</sup> Values derived from characterization data and not tested. #### timing requirements over recommended operating conditions | | | TMS320C15/E15/P15 | | | TMS320C15-25/E15-25 | | | | |-------------------------------------|-----------------------------------------------------|---------------------|-----|-----|---------------------|-----|-----|------| | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | t <sub>su(R)</sub> | Reset (RS) setup time prior to CLKOUT (see Note 10) | 50 | | | 40 | | | ns | | t <sub>W(R)</sub> RS pulse duration | | 5t <sub>C</sub> (C) | | | 5t <sub>C(C)</sub> | | | ns | NOTE 10: RS can occur anytime during a clock cycle. Time given is minimum to ensure synchronous operation. # INTERRUPT (INT) TIMING # timing requirements over recommended operating conditions | | | TMS320C15/E15/P15 | | | TMS320C15-25/E15-25 | | | | |----------------------|---------------------------------|--------------------|-----|-----|---------------------|-----|-----|------| | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | t <sub>f</sub> (INT) | Fall time, INT | | | 15 | | | 15 | ns | | tw(INT) | Pulse duration, INT | t <sub>C</sub> (C) | | | t <sub>c(C)</sub> | | | ns | | tsu(INT) | Setup time, INT↓ before CLKOUT↓ | 50 | | | 40 | | | ns | # IO (BIO) TIMING # timing requirements over recommended operating conditions | | | | TMS320C15/E15/P15 | | | TMS320C15-25/E15-25 | | | | |---------------------|---------------------------------|--------------------|-------------------|-----|--------------------|---------------------|-----|------|--| | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | | t <sub>f</sub> (IO) | Fall time, BIO | | | 15 | | | 15 | ns | | | tw(IO) | Pulse duration, BIO | t <sub>C</sub> (C) | | | t <sub>C</sub> (C) | | | ns | | | t <sub>su(IO)</sub> | Setup time, BIO↓ before CLKOUT↓ | 50 | | | 40 | | | ns | | #### **TIMING DIAGRAMS** Timing measurements are referenced to and from a low voltage of 0.8 volts and a high voltage of 2.0 volts, unless otherwise noted. #### clock timing $<sup>\</sup>dagger$ $t_{d(MCC)}$ and $t_{W(MCP)}$ are referenced to an intermediate level of 1.5 V on the CLKIN waveform. # memory read timing # **TBLR** instruction timing #### Legend: - 1. TBLR Instruction Prefetch - 2. Dummy Prefetch - 3. Data Fetch - 4. Next Instruction Prefetch - 5. Address Bus Valid - 6. Address Bus Valid - 7. Address Bus Valid - 8. Address Bus Valid - 9. Instruction Valid - 10. Instruction Valid - 11. Data Input Valid - 12. Instruction Valid #### **TBLW** instruction timing #### Legend: - 1. TBLW Instruction Prefetch - 2. Dummy Prefetch - 3. Next Instruction Prefetch - 4. Address Bus Valid - 5. Address Bus Valid - 6. Address Bus Valid - 7. Address Bus Valid - 8. Instruction Valid - 9. Instruction Valid - 10. Data Output Valid - 11. Instruction Valid # TMS320C15, TMS320E15, TMS320P15 DIGITAL SIGNAL PROCESSORS SPRS009C-JANUARY 1987-REVISED JULY 1991 # IN instruction timing #### Legend: - 1. IN Instruction Prefetch - 2. Next Instruction Prefetch - 3. Address Bus Valid - 4. Peripheral Address Valid - 5. Address Bus Valid - 6. Instruction Valid - 7. Data Input Valid - 8. Instruction Valid # **OUT** instruction timing #### Legend: - 1. IN Instruction Prefetch - 2. Next Instruction Prefetch - 3. Address Bus Valid - 4. Peripheral Address Valid - 5. Address Bus Valid - 6. Instruction Valid - 7. Data Output Valid - 8. Instruction Input Valid - NOTES: A. RS forces DEN, WE, and MEN high and places data bus D0 through D15 in a high-impedance state. AB outputs (and program counter) are synchronously cleared to zero after the next complete CLK cycle from RS↓. - B. RS must be maintained for a minimum of five clock cycles. - C. Resumption of normal program will commence after one complete CLK cycle from RS1. - D. Due to the synchronization action on RS, time to execute the function can vary dependent upon when RS↑ or RS↓ occur in the CLK cycle. - E. Diagram shown is for definition purpose only. DEN, WE, and MEN are mutually exclusive. - F. During a write cycle, RS may produce an invalid write address. # interrupt timing #### **BIO** timing # TMS320E15, TMS320P15 DIGITAL SIGNAL PROCESSORS SPRS009C-JANUARY 1987-REVISED JULY 1991 # absolute maximum ratings over specified temperature range (unless otherwise noted)† Supply voltage range, V<sub>PP</sub> (see Note 6) ...... –0.6 V to 14 V #### recommended operating conditions | | | MIN | NOM | MAX | UNIT | |-----|------------------------------|-------|------|-------|------| | Vpp | Supply voltage (see Note 11) | 12.25 | 12.5 | 12.75 | V | NOTE 11: Vpp can be applied only to programming pins designed to accept Vpp as an input. During programming the total supply current is Ipp + I<sub>CC</sub>. #### electrical characteristics over specified temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | MIN | TYP‡ | MAX | UNIT | |------------------------------------------------|-----------------------------|-----|------|-----|------| | IPP1 Vpp supply current | Vpp = V <sub>CC</sub> 5.5 V | | | 100 | V | | IPP2 VPP supply current (during program pulse) | Vpp = 12.75 V | | 30 | 50 | V | <sup>‡</sup> All typical values except for $I_{CC}$ are at $V_{CC} = 5$ V, $T_A = 25$ °C. # recommended timing requirements for programming, $T_A = 25^{\circ}C$ , $V_{CC} = 6$ , $V_{PP} = 12.5$ V, (see Note 13) | | | MIN | NOM | MAX | UNIT | |----------------------|-------------------------------------------------------|------|--------|------|------| | tw(IPGM) | Initial program pulse duration | 0.95 | ms | | | | tw(FPGM) | Final pulse duration | 3.8 | | 63 | ms | | t <sub>su(A)</sub> | Address setup time | 2 | | | μs | | t <sub>su(E)</sub> | E setup time | 2 | 2 | | μs | | t <sub>su(G)</sub> | G setup time | 2 | | | μs | | <sup>t</sup> dis(G) | Output disable time from $\overline{G}$ (see Note 15) | 0 | 0 130§ | | ns | | ten(G) | Output enable time from G | 0 | | 150§ | ns | | t <sub>su(D)</sub> | Data setup time | 2 | | | μs | | t <sub>su(VPP)</sub> | Vpp setup time | 2 | | μs | | | t <sub>su(VCC)</sub> | V <sub>CC</sub> setup time | 2 | | μs | | | <sup>t</sup> h(A) | Address hold time | 0 | | μs | | | th(D) | Data hold time | 2 | · | | μs | <sup>§</sup> Values derived from characterization data and not tested. NOTES: 13. For all switching characteristics and timing measurements, input pulse levels are 0.4 V to 2.4 V and Vpp = 12.5 V ± 0.5 V during programming. 15. Common test conditions apply for tdis(G) except during programming. <sup>†</sup> Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 6: All voltage values are with respect to VSS. #### PROGRAMMING THE TMS320E15/P15 EPROM CELL $^\prime$ E15/P15 devices include a 4K $\times$ 16-bit industry-standard EPROM cell for prototyping, early field testing, and low-volume production. In conjunction with this EPROM, the $^\prime$ E15/P15 with a 4K-word masked ROM, then, provide more migration paths for cost-effective production. EPROM adapter sockets are available that provide pin-to-pin conversions for programming any 'E15/P15 devices. One adapter socket (part number RTC/PGM320C-06), shown in Figure 8, converts a 40-pin DIP device into an equivalent 28-pin device. Another socket (part number RTC/PGM320A-06), not shown, permits 44- to 28-pin conversion. Figure 8. EPROM Adapter Socket (40-pin to 28-pin DIP Conversion) Key features of the EPROM cell include the normal programming operation as well as verification. The EPROM cell also includes a code protection feature that allows code to be protected against copyright violations. The 'E15/P15 EPROM cell is programmed using the same family and device pinout codes as the TMS27C64 8K $\times$ 8-bit EPROM. The TMS27C64 EPROM series are unltraviolet-light erasable, electrically programmable, read-only memories, fabricated using HVCMOS technology. They are pin-compatible with existing 28-pin ROMs and EPROMs. These EPROMs operate from a single 5-V supply in the read mode; however, a 12.5-V supply is needed for programming. All programming signals are TTL level. For programming outside the system, existing EPROM programmers can be used. Locations may be programmed singly, in blocks, or at random. Figure 9 shows the wiring conversion to program the 'E15/P15 using the 28-pin pinout of the TMS27C64. Table 5 on pin nomenclature provides a description of the TMS27C64 pins. The code to be programmed into the device should be in serial mode. The 'E15/P15 devices use 13 address lines to address 4K-word memory in byte format. #### **CAUTION** Although acceptable by some EPROM programmers, the signature mode cannot be used on any 'E1x device. The signature mode will input a high-level voltage (12.5 $V_{dc}$ ) onto pin A9. Since this pin is not designed for high voltage, the cell will be damaged. To prevent an accidental application of voltage, Texas Instruments has inserted a 3.9 k $\Omega$ resistor between pin A9 of the TI programmer socket and the programmer itself. | NAME | I/O | DEFINITION | |------------|-----|-------------------------------------------------------------------| | A0-A12 | I | On-chip EPROM programming address lines | | CLKIN | 1 | Clock oscillator input | | Ē | I | EPROM chip select | | EPT | 1 | EPROM test mode select | | G | l I | EPROM read/verify select | | GND<br>PGM | 1 | Ground | | PGM | I | EPROM write/program select | | Q1-Q8 | I/O | Data lines for byte-wide programming of on-chip 8K bytes of EPROM | | RS | 1 | Reset for initializing the device | | Vcc | I | 5-V power supply | | VPP | 1 | 12.5-V power supply | Figure 9. TMS320E15/P15 EPROM Programming Conversion to TMS27C64 EPROM Pinout Table 5 shows the programming levels required for programming, verifying, reading, and protecting the EPROM cell. Table 5. TMS320E15/P15 Programming Mode Levels | SIGNAL NAME | TMS320E15 PIN | TMS27C64 PIN | PROGRAM | VERIFY | READ | PROTECT VERIFY | EPROM PROTECT | |-----------------|---------------|--------------|-----------------|-----------------|------------------|---------------------|---------------------| | Ē | 25 | 20 | V <sub>IL</sub> | VIL | V <sub>IL</sub> | V <sub>IL</sub> | VIH | | G | 24 | 22 | VIH | PULSE | PULSE | V <sub>IL</sub> | VIH | | PGM | 23 | 27 | PULSE | VIH | VIH | V <sub>IH</sub> | V <sub>IH</sub> | | VPP | 3 | 1 | Vpp | VPP | Vcc | V <sub>CC</sub> + 1 | Vpp | | VCC | 30 | 28 | VCC | Vcc | Vcc | V <sub>CC</sub> + 1 | V <sub>CC</sub> + 1 | | V <sub>SS</sub> | 10 | 14 | V <sub>SS</sub> | VSS | VSS | V <sub>SS</sub> | V <sub>SS</sub> | | CLKIN | 8 | 14 | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | | RS | 4 | 14 | VSS | VSS | VSS | V <sub>SS</sub> | V <sub>SS</sub> | | EPT | 5 | 26 | V <sub>SS</sub> | VSS | VSS | V <sub>PP</sub> | V <sub>PP</sub> | | Q1-Q8 | 11-18 | 11-13, 15-19 | D <sub>IN</sub> | QOUT | Q <sub>OUT</sub> | Q8=RBIT | Q8=PULSE | | A0-A3 | 2, 1, 40, 39 | 10-7 | ADDR | ADDR | ADDR | Х | Х | | A4 | 38 | 6 | ADDR | ADDR | ADDR | Х | VIH | | A5 | 37 | 5 | ADDR | ADDR | ADDR | Х | Х | | A6 | 36 | 4 | ADDR | ADDR | ADDR | V <sub>IL</sub> | Х | | A7-A9 | 35, 34, 29 | 3, 25, 24 | ADDR | ADDR | ADDR | Х | Х | | A10-A12 | 28-26 | 21, 23, 2 | ADDR | ADDR | ADDR | Х | Х | #### Legend: $V_{IH}$ = TTL high level; $V_{IL}$ = TTL low level; ADDR = byte address bit $Vpp = 12.5 \text{ V} \pm 0.25 \text{ V}; V_{CC} = 5 \text{ V} \pm 0.25 \text{ V}; X = don't care$ PULSE = low-going TTL level pulse; DIN = byte to be programmed at ADDR QOUT = byte stored at ADDR; RBIT = ROM protect bit. #### programming Since every memory bit in the cell is a logic 1, the programming operation reprograms certain bits to 0. Once programmed, these bits can only be erased using ultraviolet light. The correct byte is placed on the data bus with $V_{PP}$ set to the 12.5 V level. The $\overline{PGM}$ pin is then pulsed low to program in the zeros. #### erasure Before programming, the device must be erased by exposing it to ultraviolet light. The recommended minimum exposure dose (UV-intensity × exposure-time) is 15 W•s/cm². A typical 12-mW/cm², filterless UV lamp will erase the device in 21 minutes. The lamp should be located about 2.5 cm above the chip during erasure. After exposure, all bits are in the high state. #### verify/read To verify correct programming, the EPROM cell can be read using either the verify or read line definitions shown in Table 5, assuming the inhibit bit has not been programmed. #### program inhibit Programming may be inhibited by maintaining a high level input on the Epin or PGM pin. #### read The EPROM contents may be read independent of the programming cycle, provided the RBIT (ROM protect bit) has not been programmed. The read is accomplished by setting $\overline{E}$ to zero and pulsing $\overline{G}$ low. The contents of the EPROM location selected by the value on the address inputs appear on Q8-Q1. #### output disable During the EPROM programming process, the EPROM data outputs may be disabled, if desired, by establishing the output disable state. This state is selected by setting $\overline{G}$ and $\overline{E}$ pins high. While output disable is selected, Q8-Q1are placed in the high-impedance state. #### **EPROM** protection To protect the proprietary algorithms existing in the code programmed on-chip, the ability to read or verify code from external accesses can be completely disabled. Programming the RBIT disables external access of the EPROM cell and disables the microprocessor mode, making it impossible to access the code resident in the EPROM cell. The only way to remove this protection is to erase the entire EPROM cell, thus removing the proprietary information. The signal requirements for programming this bit are shown in Table 5. The cell can be determined as protected by verifying the programming of the RBIT shown in the table. #### standard programming procedure Before programming, the device must first be completely erased. Then the device can be programmed with the correct code. It is advisable to program unused sections with zeroes as a further security measure. After the programming is complete, the code programmed into the cell should be verified. If the cell passes verification, the next step is to program the ROM protect bit (RBIT). Once the RBIT programming is verified, an opaque label should be placed over the window to protect the EPROM cell from inadvertent erasure by ambient light. At this point, the programming is complete, and the device is ready to be placed into its destination circuit. #### program cycle timing # absolute maximum ratings over specified temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> (see Note 6) | -0.3 V to 4.6 V | |----------------------------------------------------------|----------------------------------| | | | | Input voltage range | | | Output voltage range | $-0.3 \text{ V to V}_{CC} + 0.5$ | | Continuous power dissipation | | | Air temperature range above operating devices: L version | 0°C to 70°C | | | 40°C to 85°C | | Storage temperature range | 55°C to +150°C | <sup>†</sup> Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 6: All voltage values are with respect to VSS. # recommended operating conditions | | | | MIN | NOM | MAX | UNIT | |-----|---------------------------------------------|-------------------------|-----|-----|------|------| | Vcc | V <sub>CC</sub> Supply voltage | | 3.0 | 3.3 | 3.6 | V | | VSS | | | | 0 | | V | | \/ | High-level input voltage All inputs exce | All inputs except CLKIN | 2.0 | | | V | | VIH | | CLKIN | 2.5 | | | V | | VIL | Low-level input voltage | All inputs | | | 0.55 | V | | ІОН | IOH High-level output current (all outputs) | | | | -300 | μΑ | | loL | Low-level output current (all outputs) | | | | 1.5 | mA | | TA | Operating free-air temperature | L version | 0 | | 70 | °C | | 'A | A version | | -40 | | 85 | °C | #### electrical characteristics over specified temperature range (unless otherwise noted) | PARAMETER | | | TEST CONDITIONS | MIN TY | PT MAX | UNIT | | |---------------------------------|-----------------------------|------------|-----------------------------------------------------------------------------|------------------------------------|--------|------|--| | I Vo⊔ High-level output voltage | | | I <sub>OH</sub> = MAX | 2.0 | | V | | | | | | I <sub>OH</sub> = 20 μA (see Note 7) | V <sub>CC</sub> - 0.4 <sup>‡</sup> | | V | | | VOL | Low-level output voltage | | I <sub>OL</sub> = MAX | | 0.5 | V | | | | | • | VCC = MAX, VO = VCC | | 20 | | | | loz | IOZ Off-state ouput current | | $V_O = V_{SS}$ | | -20 | μΑ | | | ī | l. Innut coment | | V <sub>I</sub> = V <sub>SS</sub> to V <sub>CC</sub> All inputs except CLKIN | | ±20 | | | | l II | Input current | _ | V <sub>I</sub> = V <sub>SS</sub> to V <sub>CC</sub> CLKIN | | ±50 | μΑ | | | | | Data bus | | 2 | 25‡ | | | | Ci | Input capacitance | All others | f = 1 MHz, All other pins 0 V | | 15‡ | pF | | | | Output capacitance | Data bus | 1 - 1 Wil 12, All Other pills 0 V | | 25‡ | pF | | | Со | Output capacitance | All others | | , | 10‡ | ] PF | | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 3.3 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . NOTE 7: This voltage specification is included for interface to HC logic. However, note that all of the other timing parameters defined in this data sheet are specified for TTL logic levels and will differ for HC logic levels. <sup>‡</sup> Values derived from characterization data and not tested. #### INTERNAL CLOCK OPTION #### PARAMETER MEASUREMENT INFORMATION Figure 10. Test Load Circuit #### **CLOCK CHARACTERISTICS AND TIMING** The 'LC15 can use either its internal oscillator or an external frequency source for a clock. #### internal clock option The internal oscillator is enabled by connecting a crystal across X1 and X2/CLKIN (see Figure 1). The frequency of CLKOUT is one-fourth the crystal fundamental frequency. The crystal should be fundamental mode, and parallel resonant, with an effective series resistance of 30 ohms, a power dissipation of 1 mW, and be specified at a load capacitance of 20 pF. | PARAMETER | TEST CONDITIONS | MIN | NOM | MAX | UNIT | |----------------------------------|--------------------------------|-----|-----|-----|------| | Crystal frequency f <sub>X</sub> | T <sub>A</sub> = -40°C to 85°C | | | 16 | MHz | | C1, C2 | | | 10 | | pF | #### external clock option An external frequency source can be used by injecting the frequency directly into X2/CLKIN with X1 left unconnected. The external frequency injected must conform to the specifications listed in the table below. #### switching characteristics over recommended operating conditions | | PARAMETER | TEST CONDITIONS | MIN | NOM | MAX | UNIT | |--------------------|--------------------------------|----------------------|-----|------|------|------| | t <sub>C</sub> (C) | CLKOUT cycle time <sup>†</sup> | | 250 | | 1000 | ns | | t <sub>r(C)</sub> | CLKOUT rise time | $R_L = 825 \Omega$ , | | 10‡ | | ns | | t <sub>f</sub> (C) | CLKOUT fall time | $C_L = 100 pF$ , | | 8‡ | | ns | | tw(CL) | Pulse duration, CLKOUT low | (see Figure 2) | | 117‡ | | ns | | tw(CH) | Pulse duration, CLKOUT high | | | 115‡ | | ns | | td(MCC) | Delay time, CLKIN↑ to CLKOUT↓ | | 20 | | 70 | ns | #### timing requirements over recommended operating conditions | | | MIN | NOM | MAX | UNIT | |----------------------|-------------------------------------------------------------|-------------------------|-----|----------------------|------| | t <sub>C</sub> (MC) | Master clock cycle time | 62.5 | | 150 | ns | | t <sub>r(MC)</sub> | Rise time, master clock input | | 5‡ | 10† | ns | | t <sub>f</sub> (MC) | Fall time, master clock input | | 5‡ | 10† | ns | | t <sub>w</sub> (MCP) | Pulse duration, master clock | 0.4t <sub>C(MC)</sub> ‡ | 0.6 | t <sub>c(MC)</sub> ‡ | ns | | tw(MCL) | Pulse duration, master clock low at t <sub>C(MC)</sub> min | 26 | | ns | | | tw(MCH) | Pulse duration, master clock high at t <sub>C(MC)</sub> min | 26 | | ns | | $<sup>^\</sup>dagger\,t_{C(C)}$ is the cycle time of CLKOUT, i.e., $4t_{C(MC)}$ (4 times CLKIN cycle time if an external oscillator is used) $^\dagger$ Values derived from characterization data and not tested. # electrical characteristics over specified temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |-------------------|----------------------------------------------------------------------------------------------------------|-----|------------------|-----|------| | I <sub>CC</sub> ‡ | $f = 16.0 \text{ MHz}, V_{CC} = 3.6 \text{ V}, T_{A} = 0^{\circ}\text{C} \text{ to } 70^{\circ}\text{C}$ | | 15 | 20 | mA | <sup>&</sup>lt;sup>†</sup> All typical values are at $T_A = 70^{\circ}$ C and are used for thermal resistance calculations. # typical power vs. frequency graph (outputs unloaded)§ § Device operation is not guaranteed below 4 MHz CLKIN. Graph is for device in RESET; i.e., only clock-out is driven. <sup>‡</sup>ICC characteristics are inversely proportional to temperature. For ICC dependence on frequency, see figure below. #### **MEMORY AND PERIPHERAL INTERFACE TIMING** ## switching characteristics over recommended operating conditions | | PARAMETER | TEST CONDITIONS | MIN | MAX | UNIT | |-----------------------|----------------------------------------------------------|--------------------------------------------|---------------------------|---------------------------|------------| | <sup>t</sup> d1 | Delay time CLKOUT↓ to address bus valid | | 10† | 75 | n <i>s</i> | | t <sub>d2</sub> | Delay time CLKOUT↓ to MEN↓ | | 1/4 t <sub>C(C)</sub> -5† | 1/4 t <sub>C(C)</sub> +25 | ns | | <sup>t</sup> d3 | Delay time CLKOUT↓ to MEN↑ | | -10 <sup>†</sup> | 30 | ns | | <sup>t</sup> d4 | Delay time CLKOUT↓ to DEN↓ | ] | 1/4 t <sub>C(C)</sub> -5† | 1/4 t <sub>c(C)</sub> +25 | ns | | <sup>t</sup> d5 | Delay time CLKOUT↓ to DEN↑ | 1 | -10† | 30 | ns | | t <sub>d6</sub> | Delay time CLKOUT↓ to WE↓ | $R_L = 825\Omega$ , | 1/2 t <sub>C(C)</sub> -5† | 1/2 t <sub>C(C)</sub> +25 | ns | | <sup>t</sup> d7 | Delay time CLKOUT↓ to WE↑ | C <sub>L</sub> = 100 pF,<br>(see Figure 2) | -10 <sup>†</sup> | 30 | ns | | t <sub>d8</sub> | Delay time CLKOUT↓ to data bus OUT valid | (555 ) 19 = / | | 1/4 t <sub>C(C)</sub> +75 | ns | | t <sub>d</sub> 9 | Time after CLKOUT↓ that data bus starts to be driven | 1 | 1/4 t <sub>C(C)</sub> -5† | | ns | | <sup>t</sup> d10 | Time after CLKOUT↓ that data bus stops being driven | 1 | | 1/4 t <sub>C(C)</sub> +60 | ns | | t <sub>V</sub> | Data bus OUT valid after CLKOUT↓ | ] | 1/4 t <sub>C(C)</sub> -10 | | ns | | th(A-WMD) | Address hold time after WE↑, MEN↑, or DEN↑ (see Note 14) | | 0† | | ns | | t <sub>su(A-MD)</sub> | Address bus setup time to DEN↓ | | <b>–</b> 4 <sup>†</sup> | | ns | † Values derived from characterization data and not tested. NOTE 14: Address bus will be valid upon $\overline{\text{WE}}\uparrow$ , $\overline{\text{MEN}}\uparrow$ , or $\overline{\text{DEN}}\uparrow$ . ## timing requirements over recommended operating conditions | | | TEST CONDITIONS | MIN | NOM | MAX | UNIT | |--------------------|-----------------------------------------------------------|-------------------------------------------------|-----|-----|-----|------| | t <sub>su(D)</sub> | Setup time data bus valid prior to CLKOUT $\downarrow$ | $R_L = 825\Omega$ ,<br>$C_L = 100 \text{ pF}$ , | 56 | | | ns | | t <sub>h(D)</sub> | Hold time, data bus held valid after CLKOUT↓ (see Note 9) | (see Figure 2) | 0 | | | ns | NOTE 9: Data may be removed from the data bus upon MEN↑ or DEN↑ preceding CLKOUT↓. ## RESET (RS) TIMING ## switching characteristics over recommended operating conditions | | | TEST CONDITIONS | MIN | NOM | MAX | UNIT | |------------------|-----------------------------------------|-------------------------------------------------|-----|-------------------|---------|------| | <sup>t</sup> d11 | Delay time, DEN↑, WE↑, and MEN↑ from RS | $R_L = 825\Omega$ ,<br>$C_L = 100 \text{ pF}$ , | | 1/2t <sub>0</sub> | c(C)+75 | ns | | tdis(R) | Data bus disable time after RS | (see Figure 2) | | 1/4t <sub>0</sub> | c(C)+75 | ns | <sup>†</sup> These parameters do not apply to this device. #### timing requirements over recommended operating conditions | | | MIN | NOM | MAX | UNIT | |--------------------|-----------------------------------------------------|---------------------|-----|-----|------| | t <sub>su(R)</sub> | Reset (RS) setup time prior to CLKOUT (see Note 10) | 85 | | | ns | | t <sub>w(R)</sub> | RS pulse duration | 5t <sub>C</sub> (C) | | | ns | NOTE 10: RS can occur anytime during a clock cycle. Time given is minimum to ensure synchronous operation. ## INTERRUPT (INT) TIMING ## timing requirements over recommended operating conditions | | | MIN | NOM | MAX | UNIT | |----------------------|-----------------------------------|--------------------|-----|-----|------| | tF(INT) | Fall time, INT | | | 15 | ns | | tw(INT) | Pulse duration, INT | t <sub>C</sub> (C) | | | ns | | t <sub>su(INT)</sub> | Setup time, INT ↓ before CLKOUT ↓ | 85 | | | ns | ## I/O (BIO) TIMING ## timing requirements over recommended operating conditions | | | MIN | NOM | MAX | UNIT | |---------------------|--------------------------------|--------------------|-----|-----|------| | t <sub>f</sub> (IO) | Fall time BIO | | | 15 | ns | | tw(IO) | Pulse duration BIO | t <sub>C</sub> (C) | | | ns | | t <sub>su(IO)</sub> | Setup time BIO↓ before CLKOUT↓ | 85 | | | ns | ## clock timing $<sup>\</sup>dagger$ $t_{d(MCC)}$ and $t_{W(MCP)}$ are referenced to an intermediate level of 1.5 V on the CLKIN waveform. ## IN instruction timing #### Legend: - 1. IN Instruction Prefetch - 2. Next Instruction Prefetch - 3. Address Bus Valid - 4. Peripheral Address Valid - 5. Address Bus Valid - 6. Instruction Valid - 7. Data Input Valid - 8. Instruction Valid ## **OUT instruction timing** #### Legend: - 1. OUT Instruction Prefetch - 2. Next Instruction Prefetch - 3. Address Bus Valid - 4. Peripheral Address Valid - 5. Address Bus Valid - 6. Instruction Valid - 7. Data Output Valid - 8. Instruction Valid ## external memory read timing ## **TBLR** instruction timing #### Legend: - 1. TBLR Instruction Prefetch - 2. Dummy Prefetch - 3. Data Fetch - Next Instruction Prefetch - Address Bus Valid - 6. Address Bus Valid - 7. Address Bus Valid - 8. Address Bus Valid - Instruction Valid - Instruction Valid 10. - 11. Data Input Valid - Instruction Valid 12. #### **TBLW** instruction timing #### Legend: - 1. TBLW Instruction Prefetch - 2. Dummy Prefetch - 3. Next Instruction Prefetch - 4. Address Bus Valid - 5. Address Bus Valid - 6. Address Bus Valid - Address Bus Valid - Instruction Valid 8. - 9. Instruction Valid - 10. Data Output Valid - 11. Instruction Valid #### reset timing - NOTES: A. RS forces DEN, WE, and MEN high and places data bus D0 through D15 in a high-impedance state. AB outputs (and program counter) are synchronously cleared to zero after the next complete CLK cycle from RS↓. - B. RS must be maintained for a minimum of five clock cycles. - C. Resumption of normal program will commence after one complete CLK cycle from RS1. - D. Due to the synchronization action on RS, time to execute the function can vary dependent upon when RS↑ or RS↓ occur in the CLK cycle. - E. Diagram shown is for definition purpose only. DEN, WE, and MEN are mutually exclusive. - F. During a write cycle, RS may produce an invalid write address. #### interrupt timing ## **BIO** timing ## Key Features: TMS320C16 - 114-ns Instruction Cycle Time - 256 Words of On-Chip Data RAM - 8K Words of On-Chip Program ROM - 64K Words Total External Memory at Full Speed - 8 Level Stack - 32-Bit ALU/Accumulator - 16 × 16-Bit Multiplier With 32-Bit Product - 16-Bit Barrel Shifter - Eight Input and Eight Output Channels - Simple Memory and I/O Interface: - Memory Write Enable Signal MWE - I/O Write Enable Signal IOWE - Single 5-V Supply - 64-Pin Quad Flatpack (PG Suffix) - Operating Free-Air Temperature Range ... 0°C to 70°C ## **TERMINAL FUNCTIONS** | PIN | | I/O/Z† | DESCRIPTION | |---------|-----|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | | ADDRESS/DATA BUSES | | A15 MSB | 32 | I/O/Z | Program memory address bus A15 (MSB) through A0 (LSB) and port addresses PA2 (MSB) through | | A14 | 34 | | PA0 (LSB). Addresses A15 through A0 are always active and never go to high impedance. During | | A13 | 35 | | execution of the IN and OUT instructions, pins A2 through A0 carry the port addresses. (Address pins A15 through A3 are always driven low on IN and OUT instruction. | | A12 | 36 | | A 13 tillough A3 are always unverriow on in and OOT instruction. | | A11 | 37 | | | | A10 | 38 | | | | A9 | 39 | | | | A8 | 40 | | | | A7 | 41 | | | | A6 | 43 | | | | A5 | 44 | | | | A4 | 45 | | | | А3 | 46 | | | | A2/PA2 | 47 | | | | A1/PA1 | 48 | | | | A0/PA0 | 49 | | | | D15 MSB | 10 | I/O/Z | Parallel data bus D15 (MSB) through D0 (LSB). The data bus is always in the high-impedance state | | D14 | 11 | | except when $\overline{IOWE}$ or $\overline{MWE}$ are active (low). | | D13 | 13 | | | | D12 | 14 | | | | D11 | 15 | | | | D10 | 16 | | | | D9 | 17 | | | | D8 | 20 | | | | D7 | 21 | | | | D6 | 22 | | | | D5 | 23 | | | | D4 | 25 | | | | D3 | 27 | | | | D2 | 28 | | | | D1 | 30 | | | | D0 LSB | 31 | | | $<sup>\ \ ^{\</sup>dagger} \ Input/Output/High-impedance\ state.$ ## **TERMINAL FUNCTIONS (concluded)** | | PIN | .,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | DESCRIPTION | |-----------------|---------------------------------------------|----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | I/O/Z† | INTERRUPT AND MISCELLANEOUS SIGNALS | | BIO | 64 | I | External polling input. Polled by BIOZ instruction. If low, the device branches to the address specified by the instruction. | | ĪOEN | 54 | 0 | Data enable for device input data. When active (low), IOEN indicates that the device will accept data from the data bus. IOEN is active only during the IN instruction. When IOEN is active, MEN, IOWE, and MWE will always be inactive (high). | | IOWE | 52 | 0 | Write enable for device output data. When active (low), IOWE indicates that data will be output from the device on the data bus. IOWE is active only during the OUT instruction. When IOWE is active, MEN, IOEN, and MWE will always be inactive (high). | | ĪNT | 63 | I | External interrupt input. The interrupt signal is generated by applying a negative-going edge to the $\overline{INT}$ pin. The edge is used to latch the interrupt flag register (INTF) until an interrupt is granted by the device. An active low level will also be sensed. | | MC/MP | 62 | I | Memory mode select pin. High selects the microcomputer mode, in which 8K words of on-chip program memory are available. A low on MC/MP pin enables the microprocessor mode. In this mode, the entire memory space is external; i.e., addresses 0 through 65535. | | MEN | 56 | 0 | Memory enable. MEN is an active (low) control signal generated by the device to enable instruction fetches from program memory. MEN will be active on instructions fetched from both internal and external memory. When MEN is active, MWE, IOWE, and IOEN will be inactive (high). | | MWE | 53 | 0 | Write enable for device output data. When active (low), MWE indicates that data will be output from the device on the data bus. MWE is active only during the TBLW instruction. When MWE is active, MEN, IOEN, and IOWE will always be inactive (high). | | NC | 1, 12, 18, 19,<br>24, 29, 33,<br>50, 51, 55 | 1 | No connection. | | RS | 2 | I | Schmitt-triggered input for initializing the device. When held active for a minimum of five clock cycles. IOEN, IOWE, MWE, and MEN are forced high; and, the data bus (D15 through D0) is not driven. The program counter (PC) and the address bus (A15 through A0) are then synchronously cleared after the next complete clock cycle from the falling edge of RS. Reset also disables the interrupt, clears the interrupt flag register, and leaves the overflow mode register unchanged. The device can be held in the reset state indefinitely. | | | | | SUPPLY/OSCILLATOR SIGNALS | | | PIN | I/O/Z† | DESCRIPTION | | NAME | NO. | 1/0/21 | DESCRIPTION | | CLKOUT | 9 | 0 | System clock output (one-fourth crystal/CLKIN frequency). | | $V_{DD}$ | 26, 57, 58,<br>59, 60 | I | 5-V suppy pins. | | V <sub>SS</sub> | 5, 6, 7, 8,<br>42, 61 | I | Ground pins. | | X1 | 3 | 0 | Crystal output pin for internal oscillator. If the internal oscillator is not used, this pin should be left unconnected. | | X2/CLKIN | 4 | 1 | Input pin to the internal oscillator (X2) from the crystal. Alternatively, an input pin for an external oscillator (CLKIN). | <sup>†</sup> Input/Output/High-impedance state. ## functional block diagram SPRS009C-JANUARY 1987-REVISED JULY 1991 ## #### recommended operating conditions | | | | MIN | NOM | MAX | UNIT | |----------------|------------------------------------------|-------------------------|------|-----|------|------| | VCC | Supply voltage | | 4.75 | 5 | 5.25 | V | | VSS | Supply voltage | | | 0 | | V | | VIH | High-level input voltage | All inputs except CLKIN | 2 | | | V | | VIH | | CLKIN | 3 | | | V | | \/ | Low level input veltage | All inputs except MC/MP | | | 0.8 | V | | VIL | Low-level input voltage MC/MP | | | | 0.6 | V | | loh | High-level output current, all outputs | | | | -300 | μΑ | | lOL | I <sub>OL</sub> Low-level output current | | | | 2 | mA | | T <sub>A</sub> | Operating free-air temperature | | 0 | | 70 | °C | ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | | TEST C | TEST CONDITIONS | | TYP | MAX | UNIT | |----------|------------------------------|------------|------------------------------------------------------|-------------------------|-----------------------|-----|-----|------| | \/ | V High level extent valte re | | I <sub>OH</sub> = MAX | I <sub>OH</sub> = MAX | | 3 | | ., | | VOH | High-level output voltage | | I <sub>OH</sub> = 20 μA | | V <sub>CC</sub> - 0.4 | | | V | | VOL | Low-level output voltage | | I <sub>OL</sub> = MAX | | | 0.3 | 0.5 | V | | | 0" -1-1 | | V <sub>C</sub> C = MAX | V <sub>O</sub> = 2.4 V | | | 20 | ۸ | | loz | Off-state output current | | $V_{O} = 0.4 \text{ V}$ | | | -20 | μΑ | | | 1. | | | \/\/ to \/ | All inputs except CLKIN | | | ±20 | μА | | l l | Input current | | V <sub>CC</sub> = V <sub>SS</sub> to V <sub>CC</sub> | CLKIN | | | ±50 | μΑ | | ICC | Supply current | | f = 35 MHz, V <sub>CC</sub> = 5.25 V | | | 60 | 75 | mA | | <u> </u> | lanut sanasitanas | Data bus | | | | 25 | | | | Ci | Input capacitance | All others | f = 1 MHz, all other pins 0 V | | | 15 | | pF | | | Data bu | | 7 - 1 1911 12, all outlot pills 0 V | | | 25 | | pF | | Co | Output capacitance | All others | ] | | | 10 | | PΓ | <sup>†</sup> Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 6: All voltage values are with respect to VSS. ## TMS320C16 DIGITAL SIGNAL PROCESSOR SPRS009C-JANUARY 1987-REVISED JULY 1991 ## internal clock option | PARAMETER | TEST CONDITIONS | MIN | NOM | MAX | UNIT | |-----------------------------------|-------------------------------------|-----|-----|------|------| | Crystal frequency, f <sub>X</sub> | $T_A = 0^{\circ}C$ to $70^{\circ}C$ | 6.7 | | 35.1 | MHz | | C1, C2 | $T_A = 0$ °C to $70$ °C | | 10 | | pF | ## timing requirements over recommended operating conditions | | | MIN | NOM | MAX | UNIT | |---------------------|-----------------------------------|-----------------------|--------------------|-----|------| | tc(MC) | Master clock cycle time | 28.49 | 28.57 | 150 | ns | | tr(MC) | Rise time, master clock input | | 5 | 10 | ns | | t <sub>f</sub> (MC) | Fall time, master clock input | | 5 | 10 | ns | | tw(MCP) | Pulse duration, master clock | 0.45t <sub>C(C)</sub> | (C) $0.55t_{C(C)}$ | | ns | | tw(MCL) | Pulse duration, master clock low | 10 | | ns | | | tw(MCH) | Pulse duration, master clock high | 10 | | | ns | ## switching characteristics over recommended operating conditions | | PARAMETER | MIN | NOM | MAX | UNIT | |----------------------|-------------------------------|--------|-------|-----|------| | t <sub>C</sub> (C) | CLKOUT cycle time | 113.96 | 114.3 | 600 | ns | | t <sub>r(C)</sub> | CLKOUT rise time | | 10 | | ns | | t <sub>f</sub> (C) | CLKOUT fall time | | 8 | | ns | | tw(CL) | Pulse duration, CLKOUT low | 49 | | ns | | | tw(CH) | Pulse duration, CLKOUT high | | 47 | | ns | | t <sub>d</sub> (MCC) | Delay time, CLKIN↑ to CLKOUT↓ | 5 | | 50 | ns | #### **MEMORY AND PERIPHERAL INTERFACE TIMING** ## switching characteristics over recommended operating conditions | | PARAMETER | MIN | NOM | MAX | UNIT | |-----------------------|-----------------------------------------------------------------|-----------------------------------|-----|---------------------------------------------------|------| | <sup>t</sup> d1 | Delay time, MEN↑, MWE↑, IOEN↑, IOWE↑, to next address bus valid | 0 | | 35 | ns | | t <sub>d2</sub> | Delay time, CLKOUT↓ to MEN↓ | $1/_{4}t_{C(C)} - 5$ | | 1/ <sub>4</sub> t <sub>C(C)</sub> +12 | ns | | t <sub>d3</sub> | Delay time, CLKOUT↓ to MEN↑ | -3 | | 6 | ns | | t <sub>d4</sub> | Delay time, CLKOUT↓ to IOEN↓ | $^{1/_{4}t_{C(C)}-5}$ | | 1/ <sub>4</sub> t <sub>C(C)</sub> +12 | ns | | t <sub>d5</sub> | Delay time, CLKOUT↓ to IOEN↑ | -3 | | 6 | ns | | t <sub>d6</sub> | Delay time, CLKOUT↓ to MWE↓, IOWE↓ | $1/2t_{c(C)} - 5$ | | <sup>1</sup> / <sub>2</sub> t <sub>c(C)</sub> +12 | ns | | t <sub>d7</sub> | Delay time, CLKOUT↓ to MWE↑, IOWE↑ | -3 | | 6 | ns | | t <sub>d8</sub> | Delay time, MWE↓, IOwE↓, data bus out valid | | | 0 | ns | | td9(CLK) | Delay time, CLKOUT↓ to data bus starts to be driven | $1/_{4}t_{C(C)} - 5$ | | | ns | | t <sub>d9(MEN)</sub> | Delay time, MEN↑, to data bus starts to be driven | 1/ <sub>4</sub> t <sub>c(C)</sub> | | | ns | | td10(CLK) | Delay time, CLKOUT↓ to data bus stops being driven | | | 15 | ns | | td10(WE) | Delay time, MWE↑, IOWE↑, data bus stops being driven | | | 20 | ns | | t <sub>V</sub> | Data bus OUT valid after MWE↑, IOWE↑ | 5 | 10 | _ | ns | | <sup>t</sup> h(A-WMD) | Address bus hold time after MWE↑, MEN↑, IOWE↑, or IOEN↑ | 0 | 2 | · | ns | | t <sub>su(A-MD)</sub> | Address bus setup time prior to MEN↓, IOEN↓ | 5 | | | ns | ## timing requirements over recommended operating conditions | | | MIN | MAX | UNIT | |--------------------|--------------------------------------------------|-----|-----|------| | t <sub>su(D)</sub> | Setup time, data bus valid prior to MEN↑, IOEN↑ | 35 | | ns | | th(D) | Hold time, data bus held valid after MEN↑, IOEN↑ | 0 | | ns | ## RESET (RS) TIMING ## switching characteristics over recommended operating conditions | | PARAMETER | MIN | MAX | UNIT | |------------------|--------------------------------------------------|-----|---------------------------------------|------| | <sup>t</sup> d11 | Delay time, IOEN↑, IOWE↑, MWE↑, and MEN↑ from RS | | 1/ <sub>2</sub> t <sub>c(C)</sub> +50 | ns | | tdis(R) | Data bus disable time after RS | | 1/ <sub>4</sub> t <sub>C(C)</sub> +50 | ns | ## timing requirements over recommended operating conditions | | | MIN MAX | UNIT | |--------------------|---------------------------------------|---------------------|------| | t <sub>su(R)</sub> | Reset (RS) setup time prior to CLKOUT | 30 | ns | | t <sub>w(R)</sub> | RS pulse duration | 5t <sub>C</sub> (C) | ns | ## INTERRUPT (INT) TIMING #### timing requirements over recommended operating conditions | | | MIN MAX | UNIT | |----------------------|---------------------------------|--------------------|------| | t <sub>f</sub> (INT) | Fall time, INT | 15 | ns | | tw(INT) | Pulse duration, INT | t <sub>C</sub> (C) | ns | | t <sub>su(INT)</sub> | Setup time, INT↓ before CLKOUT↓ | 30 | ns | ## IO (BIO) TIMING ## timing requirements over recommended operating conditions | | | MIN MA | Х | UNIT | |---------------------|---------------------------------|--------------------|---|------| | t <sub>f</sub> (IO) | Fall time, BIO | • | 5 | ns | | t <sub>W</sub> (IO) | Pulse duration, BIO | t <sub>C</sub> (C) | | ns | | t <sub>su(IO)</sub> | Setup time, BIO↓ before CLKOUT↓ | 30 | | ns | #### **TIMING DIAGRAMS** Timing measurements are referenced to and from a low voltage of 0.8 volts and a high voltage of 2.0 volts, unless otherwise noted. ## clock timing $<sup>\</sup>dagger$ $t_{d(MCC)}$ and $t_{w(MCP)}$ are referenced to an intermediate level of 1.5 V on the CLKIN waveform. ## memory read timing ## IN instruction timing #### Legend: - 1. IN instruction prefetch - 2. Next instruction prefetch - 3. Address bus valid - 4. Peripheral address valid - 5. Address bus valid - 6. Instruction input valid - 7. Data input valid - 8. Instruction input valid ## **OUT instruction timing** #### Legend: - OUT instruction prefetch Next instruction prefetch - 3. Address bus valid - 4. Peripheral address valid - 5. Address bus valid - Instruction valid - Data output valid 7. - 8. Instruction valid #### **TBLR** instruction timing ## **TBLW** instruction timing - NOTES: A. RS forces IOEN, IOWE, MWE, and MEN high and places data bus D0 through D15 in a high-impedance state. AB outputs (and program counter) are synchronously cleared to zero after the next complete CLK cycle from RS↓. - B. RS must be maintained for a minimum of five clock cycles. - C. Resumption of normal program will commence after one complete CLK cycle from RS1. - D. Due to the synchronization action on RS, time to execute the function can vary dependent upon when RS↑ or RS↓ occur in the CLK cycle. - E. Diagram shown is for definition purpose only. IOEN, IOWE, MWE, and MEN are mutually exclusive. - F. During a write cycle, RS may produce an invalid write address. #### interrupt timing ## **BIO** timing #### design considerations for interfacing to SRAM, EPROM and peripherals The 'C16 differs somewhat from the other members of the 'C1x family of digital signal processors (DSPs). Additional control signals are available for easier interface to external memory or peripherals, and the memory write cycle timings have been changed. The discussion here will center around changes in t<sub>V</sub> and its impact upon SRAM, EPROM and peripherals/latches interfaces. Access time requirements for interface may be defined relative to : - Valid address (t<sub>a</sub>); - 2. MEN/IOEN, [(ta(MEN)]; Figure 11 and the following examples summarize these timings at 35 MHz CLKIN. Figure 11. where: $\begin{array}{ll} t_{a} & : (access \ time \ from \ \underline{address} \ valid) = t_{c(C)} - t_{d1} - t_{su(D)} = 44.3 \ ns \\ t_{a(MEN)} & : (access \ time \ from \ \overline{MEN} \ valid) = t_{c(C)} - t_{d2} - t_{su(D)} + t_{d3} = 35.73 \ ns \end{array}$ and where (for 35 MHz CLKIN): $\begin{array}{l} t_{c(C)} = 114.3 \text{ ns} \\ t_{d1} = 35 \text{ ns} \\ t_{d2} = [1/4 \times (114.3) + 12] \text{ ns} \\ t_{su(D)} = 35 \text{ ns} \\ t_{w(CH)} = 47 \text{ ns nominal} \\ t_{f(C)} = 8 \text{ ns nominal} \end{array}$ In addition to the above timings, $t_v$ must be taken into account. $t_v$ is the time that the data bus is guaranteed to be held after the rising edge of $\overline{\text{MWE}}$ or $\overline{\text{IOWE}}$ . In other 'C1x devices, the value of $t_v$ was referenced to CLKOUT $\downarrow$ and not $\overline{\text{WE}}\uparrow$ (see Figure 12). For the 'C16, $t_v$ is a minimum of 5 ns. This implies that $\overline{\text{MWE}}$ and $\overline{\text{IOWE}}$ must be tied directly to the external device. If required, decode logic must be added to an input other than the read/write input — for example, the chip select on SRAMs. If the external device does not have two inputs, then transparent latches must be added to extend the time data is held on the data bus. These latches must be off the bus prior to the next instruction (see Figure 12). Figure 12. where: $$t_V = 5 \text{ ns (min)}$$ $t_{d10} = 15 \text{ ns (max)}$ There is a potential for bus conflict on the prefetch and execution of a TBLW or an OUT instruction. Figure 13 details the timings to be considered. In addition to the timings for the 'C16, timing definitions for interface are also included. Figure 13. where: $t_{conf}$ (data bus conflict time) = $t_{ddeco} + t_{dmemh} - t_{d9(MEN)}$ with: $t_{\mbox{\scriptsize ddeco}}$ : decode delay time to make the CE or OE signal t<sub>dmemh</sub>: memory data hold time from CE or OE t<sub>d9</sub> : delay time, MEN to data bus starts being driven $t_{d9}$ : (at 35 MHz CLKIN) = $[1/4t_{c(C)}]$ = [1/4(114.3)] = 28.58 ns If t<sub>conf</sub> is less than or equal to zero, data bus conflict does not occur. If t<sub>conf</sub> is greater than zero, data conflict occurs. Note that the following discussion is for CLKIN of 35 MHz. #### static memory with output enable and write enable/chip select The following SRAMs are able to interface directly to the 'C16, needing only to directly connect the 'C16 memory control signals $\overline{\text{MEN}}$ and $\overline{\text{MWE}}$ to the memory. Device select decode is accomplished with address decode and then input to the device chip select. | PRODUCT | t <sub>ddeco</sub> | t <sub>dmemh</sub> | <sup>t</sup> dconf | UNITS | |------------|--------------------|--------------------|--------------------|-------| | TC55645-35 | 0 | 15 | -13.58 | ns | | TC55328-35 | 0 | 15 | -13.58 | ns | | TMS6789-35 | 0 | 8 | -20.58 | ns | | TC5588-35 | 0 | 10 | -18.58 | ns | | TMS6716-35 | 0 | 10 | -18.58 | ns | Figure 14. #### static memory with chip enable and write enable Without a separate output enable, a faster SRAM is required. Logic is added to decode address and memory control to perform a read/write cycle. The $\overline{\text{MWE}}$ signal is directly connected to the WE input of the SRAM to meet the $t_V$ specification (see Figure 15). Figure 15. #### **EPROM** interface The following high-speed EPROMs can be used directly: | Product | t <sub>ddeco</sub> | t <sub>dmemh</sub> | t <sub>dconf</sub> | Units | |--------------|--------------------|--------------------|--------------------|-------| | CY7C291-35 | 0 | 25 | - 3.58 | ns | | TMS27C291-35 | 0 | 25 | - 3.58 | ns | Figure 16. SPRS009C-JANUARY 1987-REVISED JULY 1991 #### interfacing latches to the TMS320C16 As with the previous devices, the memory control signal must be directly connected to the latch and the latch needs to have a separate chip select. There are several devices with this feature, including the SN74ALS996. The SN74ALS996 is an 8-bit D-type edge-triggered read-back latch with three-state outputs, connected to the 'C16 as illustrated in Figure 17. Figure 17. SPRS009C-JANUARY 1987-REVISED JULY 1991 #### Key Features: TMS320C17/E17/LC17/P17 - 200-ns Instruction Cycle Timing (TMS320C17/E17/P17) - 278-ns Instruction Cycle Timing (TMS320LC17) - 256 Words of On-Chip Data RAM - 4K Words of On-Chip Program ROM (TMS320C17/LC17) - 4K Words of On-Chip Program EPROM (TMS320E17/P17) - One-Time Programmable (OTP) Windowless EPROM Version Available (TMS320P17) - EPROM Code Protection for Copyright Security - Dual-Channel Serial Port for Full-Duplex Serial Communication - Serial Port Timer for Standalone Serial Communication - On-Chip Companding Hardware for μ-law/A-law PCM Conversions - Device Packaging: - 40-Pin DIP (All Devices) - 44-Lead PLCC (TMS320C17/LC17/P17 - 44-Lead CER-QUAD (TMS320E17) - 3.3 -V Low-Power Version Available (TMS320LC17) - Operating Free-Air Temperature Range ... 0°C to 70°C - 16-Bit Coprocessor Interface for Common 4/8/16/32-Bit Microcomputers/Microprocessors #### TMS320C17/E17/LC17/P17 N/JD Package (Top View) #### TMS320C17, TMS320E17 FN/FZ Packages (Top View) ## TMS320C17, TMS320E17, TMS320LC17, TMS320P17 DIGITAL SIGNAL PROCESSORS SPRS009C-JANUARY 1987-REVISED JULY 1991 #### architecture The 'C17/E17/LC17/P17 consists of five major functional units: the 'C15 microcomputer, a system control register, a full-duplex dual-channel serial port, companding hardware, and a coprocessor port. Three of the I/O ports are used by the serial port, companding hardware, and the coprocessor port. Their operation is determined by the 32 bits of the system control register (see Table 6 for the control register bit definitions). Port 0 accesses control register 0 and consists of the lower 16 register bits (CR15-CR0), and is used to control the interrupts, serial port connections, and companding hardware operation. Port 1 accesses control register 1, consisting of the upper 16 control bits (CR31-CR16), as well as both serial port channels, the companding hardware, and the coprocessor port channels. Communication with the control register is via IN and OUT instructions to ports 0 and 1. Interrupts fully support the serial port interface. Four maskable interrupts (EXINT, FR, FSX, and FSR) are mapped into I/O port 0 via control register 0. When disabled, these interrupts may be used as single-bit logic inputs polled by software. #### serial port The dual-channel serial port is capable of full-duplex serial communication and offers direct interface to two combo-codecs. Two receive and two transmit registers are mapped into I/O port 1, and operate with 8-bit data samples. Internal and external framing signals for serial port transfers (MSB first) are selected via the system control register. The serial port clock, SCLK, provides the bit timing for transfers with the serial port, and may be either an input or output. As an input, an external clock provides the timing for data transfers and framing pulse synchronization. As an output, SCLK provides the timing for standalone serial communication and is derived from the 'C17/E17/P17 system clock, X2/CLKIN, and system control register bits CR27-CR24 (see Table 7 for the available divide ratios). The internal framing (FR) pulse frequency is derived from the serial port clock (SCLK) and system control register bits CR23-CR16. This framing pulse signal provides framing pulses for combo-codecs, for a sample clock for voice-band systems, or for a timer used in control applications. #### μ-law/A-law companding hardware The 'C17/E17/LC17/P17 features hardware companding logic and can operate in either $\mu$ -law or A-law format with either sign-magnitude or twos-complement numbers. Data may be companded in either a serial mode for operation on serial port data or a parallel mode for computation inside the device. The companding logic operation is selected through CR14. No bias is required when operating in twos-complement. A bias of 33 is required for sign-magnitude in $\mu$ -law companding. Upon reset, the device is programmed to operate in sign-magnitude mode. This mode can be changed by modifying control bit 29 (CR29) in control register 1. For further information on companding, see the TCM29C13/TCM29C14/TCM29C16/TCM29C17 Combined Single-Chip PCM Codec and Filter Data Sheet, and the application report, "Companding Routines for the TMS32010/TMS32020," in the book Digital Signal Processing Applications with the TMS320 Family (SPRA012A), both documents published by Texas Instruments. In the serial mode, sign-magnitude linear PCM (13 magnitude bits plus 1 sign bit for $\mu$ -law format or 12 magnitude bits plus 1 sign bit for A-law format) is compressed to 8-bit sign-magnitude logarithmic PCM by the encoder and sent to the transmit register for transmission on an active framing pulse. The decoder converts 8-bit sign-magnitude log PCM from the serial port receive registers to sign-magnitude linear PCM. In the parallel mode, the serial port registers are disabled to allow parallel data from internal memory to be encoded or decoded for computation inside the device. In the parallel encode mode, the encoder is enabled and a 14-bit sign-magnitude value written to port 1. The encoded value is returned with an IN instruction from port 1. In the parallel decode mode, the decoder is enabled and an 8-bit sign-magnitude log PCM value is written to port 1. On the successive IN instruction from port 1, the decoded value is returned. At least one instruction should be inserted between an OUT and the successive IN when companding is performed with twos-complement values. #### **Table 6. Control Register Configuration** | BIT | DESCRIPTION AND CONFIGURATION | |-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | EXINT Interrupt flag <sup>†</sup> | | 1 | FSR interrupt flag† | | 2 | FSX interrupt flag <sup>†</sup> | | 3 | FR interrupt flag <sup>†</sup> | | 4 | EXINT interrupt enable mask. When set to logic 1, an interrupt on EXINT activates device interrupt circuitry. | | 5 | FSR interrupt enable mask. Same as EXINT control. | | 6 | FSX interrupt enable mask. Same as EXINT control. | | 7 | FR interrupt enable mask. Same as EXINT control. | | 8 | Port 1 configuration control: 0 = port 1 connects to either serial-port registers or companding hardware. 1 = port 1 accesses CR31-CR16. | | 9 | 0 = serial-port data transfers controlled by active FR. 1 = serial-port data transfers controlled by active FSX/FSR. | | 10 | XF external logic output flag latch | | 11 | 0 = Parallel companding mode; serial port disabled. Serial-port enable: 1 = serial companding mode; serial port registers enabled. | | 12 | 0 = disabled.<br>μ-law/A-law encoder enable: 1 = data written to port 1 is μ-law or A-law encoded. | | 13 | 0 = disabled.<br>μ-law/A-law decoder enable: 1 = data written to port 1 is μ-law or A-law decoded. | | 14 | $0=$ companding hardware performs $\mu$ -law conversion. $\mu$ -law/A-law decoder encode/decoded select: $1=$ companding hardware performs A-law conversion. | | 15 | 0 = SCLK is an output, derived from the prescaler in timing logic. Serial clock control: 1 = SCLK is an input that provides the clock for serial port and frame counter in timing logic. | | 23-16 | Frame counter modulus. Controls FR frequency = SCLK/(CNT + 2) where CNT is binary value fo CR23-CR16 <sup>‡</sup> | | 27-24 | SCLK prescale cotnrol bits. (See Table 7 for divide ratios.) | | 28 | 0 = fixed-data rate; FR is 1 SCLK cycle wide. FR pulse-width control: 1 = variable-data rate; FR is 8 SCLK cycles wide. | | 29 | 0 = sign-magnitude companding 1 = twos-complement μ-law/A-law conversion enable: | | 30 | 0 = 8-bit byte length<br>1 = 16-bit word length | | 31 | Reserved for future expansion: Should be set to zero. | <sup>†</sup> Interrupt flag is cleared by writing a logic 1 to the bit with an OUT instruction to port 0. <sup>‡</sup> All ones in CR23-CR16 indicate a degenerative state and should be avoided. Bits are operational whether SCLK is an input or an output. CNT must be greater than 7. SPRS009C-JANUARY 1987-REVISED JULY 1991 Table 7. Serial Clock (SCLK) Divide Ratios (X2/CLKIN = 20.48 MHz) | CR27 | CR26 | CR25 | CR24 | DIVIDE RATIO | SCLK FREQUENCY | UNIT | |------|------|------|------|--------------|----------------|------| | 0 | 0 | 0 | 0 | 32 | 0.640 | MHz | | 0 | 0 | 0 | 1 | 28 | 0.731 | MHz | | 0 | 0 | 1 | 0 | 24 | 0.853 | MHz | | 0 | 1 | 0 | 0 | 20 | 1.024 | MHz | | 1 | 0 | 0 | 0 | 16 | 1.280 | MHz | | 1 | 0 | 0 | 1 | 14 | 1.463 | MHz | | 1 | 0 | 1 | 0 | 12 | 1.706 | MHz | | 1 | 1 | 0 | 0 | 10 | 2.048 | MHz | The specification for $\mu$ -law and A-law log PCM coding is part of the CCITT G.711 recommendation. The following diagram shows a 'C17/E17/P17 interface to two codecs as used for $\mu$ -law or A-law companding format. #### coprocessor port The coprocessor port, accessed through I/O port 5 using IN and OUT instructions, provides a direct connection to most 4/8-bit microcomputers and 16/32-bit microprocessors. The coprocessor interface allows the 'C17/E17/P17 to act as a peripheral (slave) microcomputer to a microprocessor, or a master to a peripheral microcomputer such as TMS7042. The coprocessor port is enabled by setting MC/ $\overline{PM}$ and MC low. The microcomputer mode is enabled by setting these two pins high. (Note that MC/ $\overline{PM}$ $\neq$ MC is undefined.) In the microcomputer mode, the 16 data lines are used for the 6 parallel 16-bit I/O ports. In the coprocessor mode, the 16-bit coprocessor port is reconfigured to operate as a 16-bit latched bus interface. Control bit 30 (CR30) in control register 1 is used to configure the coprocessor port to either an 8-bit or a 16-bit length. When CR30 is high, the coprocessor port is 16 bits wide thereby making all 16 bits of the data port available for 16-bit transfers to 16 and 32-bit microprocessors. When CR30 is low, the port is 8-bits wide and mapped to the low byte of the data port for interfacing to 8-bit microcomputers. When operating in the 8-bit mode, both halves of the 16-bit latch can be addressed using the HI/LO pin, thus allowing 16-bit transfers over 8 data lines. When not in the coprocessor mode, port 5 can be used as a generic I/O port. #### coprocessor port (continued) The external processor recognizes the coprocessor interface in which both processors run asynchronously as a memory-mapped I/O operation. The external processor lowers the $\overline{WR}$ line and places data on the bus. It next raises the $\overline{WR}$ line to clock the data into the on-chip latch. The rising edge of $\overline{WR}$ automatically creates an interrupt to the 'C17/E17/P17, and the falling edge of $\overline{WR}$ clears the RBLE (receive buffer latch empty) flag. When the 'C17/E17/P17 reads the coprocessor port, it causes the RBLE signal to transition to a logic low state that clears the data in the latch, and allows the interrupt condition to be cleared internally. Likewise, the external processor reads form the latch by driving the $\overline{RD}$ line active low, thus enabling the output latch to drive the latched data. When the data has been read, the external device will again bring the $\overline{RD}$ line high. This activates the $\overline{BIO}$ line to signal that the transfer is complete and the latch is available for the next transfer. The falling edge of $\overline{RD}$ resets the $\overline{TBLF}$ (transmit buffer latch full) flag. Note that the $\overline{EXINT}$ and $\overline{BIO}$ lines are reserved for coprocessor interface and cannot be driven externally when in the coprocessor mode. An example of the use of a coprocessor interface is shown in Figure 18, in which the 'C17/E17/P17 are DSPs interfaced to the TMS70C42, an 8-bit microcontroller. Figure 18. Coprocessor Interface # TMS320C17, TMS320E17, TMS320LC17, TMS320P17 DIGITAL SIGNAL PROCESSORS SPRS009C-JANUARY 1987-REVISED JULY 1991 ## **TERMINAL FUNCTIONS**† | NAME | 1/0‡ | DEFINITION | | |-----------------|------|---------------------------------------------------------------------------------|--| | BIO | I | External polling input | | | CLKOUT | 0 | System clock output, 1/4 crystal/CLKIN frequency | | | D15/LD15-D0/LD0 | I/O | 16-bit parallel data bus/data lines for coprocessor latch | | | DEN/RD | I/O | Data enable for device input data/external read for output latch | | | DR1, DR0 | - 1 | Serial-port receive-channel inputs | | | DX1, DX0 | 0 | Serial-port transmit-channel outputs | | | EXINT | - 1 | External interrupt input | | | FR | 0 | Internal serial-port framing output | | | FSR | - 1 | External serial-port receive framing input | | | FSX | - 1 | External serial-port transmit framing input | | | MC | - 1 | Microcomputer select (must be same state as MC/PM) | | | MC/PM | - 1 | Microcomputer/peripheral coprocessor select (must be same state as MC) | | | PA0/HI/LO | I/O | I/O port address output/latch byte select pin | | | PA1/RBLE | 0 | I/O port address output/receive buffer latch empty flag | | | PA2/TBLF | 0 | I/O port address output/transmit buffer latch full flag | | | RS | - 1 | Reset for initializing the device | | | SCLK | I/O | Serial-port clock | | | VCC | - 1 | + 5 V Supply | | | VSS | - 1 | Ground | | | WE/WR | 0 | Write enable for device output data/external write for input latch | | | X1 | 0 | Crystal output for internal oscillator | | | X2/CLKIN | ı | Crystal input for internal oscillator or external oscillator system clock input | | | XF | 0 | External-flag output pin | | <sup>†</sup> See EPROM programming section. <sup>‡</sup> Input/Output/High-impedance state. ## functional block diagram ## TMS320C17, TMS320E17, TMS320P17 DIGITAL SIGNAL PROCESSORS SPRS009C-JANUARY 1987-REVISED JULY 1991 #### electrical specifications This section contains the electrical specifications for all versions of the 'C17/E17/P17 digital signal processors, including test parameter measurement information. Parameters with PP subscripts apply only to the 'E17/P17 in the EPROM programming mode (see Note 11). ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> , except for the '320LC17 (see Note 6) | 0.3 V to 7 V | |------------------------------------------------------------------------------|------------------| | Supply voltage range, VPP | . −0.6 V to 14 V | | Input voltage range | . −0.3 V to 14 V | | Output voltage range | 0.3 V to 7 V | | Continuous power dissipation | 1.5 W | | Operating free-air temperature: L suffix | 0°C to 70°C | | A suffix | − 40°C to 85°C | | Storage temperature | -55 °C to 150 °C | <sup>†</sup> Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 6: All voltage values are with respect to VSS. #### recommended operating conditions | | | | MIN | NOM | MAX | UNIT | |-----------------|----------------------------------------|-------------------------|-------|------|-------|------| | Vcc | Supply voltage | EPROM devices | 4.75 | 5 | 5.25 | V | | 1 | Supply voltage | All other devices | 4.5 | 5 | 5.5 | V | | V <sub>PP</sub> | Supply voltage (see Note 11) | | 12.25 | 12.5 | 12.75 | V | | VSS | Supply voltage | | | 0 | | V | | VIH | High-level input voltage | All inputs except CLKIN | 2 | | | V | | VIH | r iigii-ievei iiiput voitage | CLKIN | 3 | | | V | | VIL | Low-level input voltage | All inputs except MC/MP | | | 0.8 | V | | V IL | Low-level input voitage | MC/MP | | | 0.6 | V | | loh | High-level output current, all outputs | | | | -300 | μΑ | | loL | Low-level output current (All outputs) | | | | 2 | mA | | TA | Operating free-air temperature | L suffix | 0 | | 70 | °C | | . A | Sporating not an temperature | A suffix | - 40 | | 85 | °C | NOTE 11: Vpp can be applied only to programming pins designed to accept Vpp as an input. During programming the total supply current is Ipp + I<sub>CC</sub>. SPRS009C-JANUARY 1987-REVISED JULY 1991 #### electrical characteristics over specified temperature range (unless otherwise noted) | | PARAMETER | | TEST CONDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |------|----------------|-------------------|----------------------------------------------------------------------------------------------------|-----|------------------|-----|------| | | | TMS320C17 | f = 20.5 MHz, $V_{CC}$ = 5.5 V, $T_A$ = 0°C to 70°C | | 50 | 65 | | | ICC+ | Supply current | TMS320E17/P1<br>7 | $f = 25.6 \text{ MHz}, V_{CC} = 5.5 \text{ V}, T_{A} = -40^{\circ}\text{C to } 85^{\circ}\text{C}$ | | 55 | 75 | mA | <sup>&</sup>lt;sup>†</sup> All typical values are at $T_A = 70^{\circ}$ C and are used for thermal resistance calculations. #### **CLOCK CHARACTERISTICS AND TIMING** The 'C17/E17/P17 can use either its internal oscillator or an external frequency source for a clock. #### internal clock option The internal oscillator is enabled by connecting a crystal across X1 and X2/CLKIN (see Figure 1). The frequency of CLKOUT is one-fourth the crystal fundamental frequency. The crystal should be fundamental mode, and parallel resonant, with an effective series resistance of 30 ohms, a power dissipation of 1 mW, and should be specified at a load capacitance of 20 pF. | | Crystal frequency, by | ER | TEST CONDITIONS | MIN | NOM | MAX | UNIT | |---|-----------------------|-------------------|-------------------------------------|-----|-----|------|---------| | ı | , , , , , , | TMS320C17 | $T_A = 0^{\circ}C$ to $70^{\circ}C$ | 6.7 | | 20.5 | IVII IZ | | | | TMS320E17/P1<br>7 | $T_A = -40$ °C to 85°C | 6.7 | | 20.5 | | | | C1, C2 | | $T_A = 0^{\circ}C$ to $70^{\circ}C$ | | 10 | | pF | #### external clock option An external frequency source can be used by injecting the frequency directly into X2/CLKIN with X1 left unconnected. The external frequency injected must conform to the specifications listed in the table below. #### switching characteristics over recommended operating conditions | | PARAMETER | TEST CONDITIONS | MIN | NOM | MAX | UNIT | |--------------------|-------------------------------|----------------------|--------|-----|-----|------| | t <sub>C</sub> (C) | CLKOUT cycle time§ | | 195.12 | 200 | | ns | | t <sub>r(C)</sub> | CLKOUT rise time | $R_L = 825 \Omega$ , | | 10¶ | | ns | | t <sub>f</sub> (C) | CLKOUT fall time | $C_L = 100 pF$ | | 8¶ | | ns | | tw(CL) | Pulse duration, CLKOUT low | (see Figure 2) | | 92¶ | | ns | | tw(CH) | Pulse duration, CLKOUT high | | | 90¶ | | ns | | td(MCC) | Delay time, CLKIN↑ to CLKOUT↓ | | 25¶ | | 60¶ | ns | $<sup>\</sup>S$ $t_{C(C)}$ is the cycle time of CLKOUT, i.e., $4t_{C(MC)}$ (4 times CLKIN cycle time if an external oscillator is used). <sup>‡</sup>ICC characteristics are inversely proportional to temperature. For ICC dependance on temperature, frequency, and loading, see Figure 3. <sup>¶</sup> Values derived from characterization data and not tested. SPRS009C-JANUARY 1987-REVISED JULY 1991 ## timing requirements over recommended operating conditions | | | MIN | NOM | MAX | UNIT | |---------------------|-----------------------------------|------------------------|-------|-------------------------|------| | t <sub>C</sub> (MC) | Master clock cycle time | 48.78 | 50 | 150 | ns | | <sup>t</sup> r(MC) | Rise time, master clock input | | 5† | 10† | ns | | t <sub>f</sub> (MC) | Fall time, master clock input | | 5† | 10† | ns | | tw(MCP) | Pulse duration, master clock | 0.45t <sub>C</sub> (MC | ;)† ( | ).6t <sub>C(MC)</sub> † | ns | | tw(MCL) | Pulse duration, master clock low | | 20† | | ns | | tw(MCH) | Pulse duration, master clock high | | 20† | | ns | <sup>&</sup>lt;sup>†</sup> Values derived from characterization data and not tested. #### MEMORY AND PERIPHERAL INTERFACE TIMING ## switching characteristics over recommended operating conditions | | PARAMETER | TEST CONDITIONS | MIN | TYP MAX | UNIT | |------------------|------------------------------------------------------|-------------------------------|---------------------------------------|---------------------------|------| | <sup>t</sup> d1 | Delay time, CLKOUT↓ to address bus valid | | 10 <sup>†</sup> | 50 | ns | | t <sub>d4</sub> | Delay time, CLKOUT↓ to DEN↓ | | 1/4t <sub>C(C)</sub> - 5† | 1/4t <sub>C(C)</sub> + 15 | ns | | <sup>t</sup> d5 | Delay time, CLKOUT↓ to DEN↑ | | -10† | 15 | ns | | <sup>t</sup> d6 | Delay time, CLKOUT↓ to WE↓ | | 1/2t <sub>C(C)</sub> - 5 <sup>†</sup> | 1/2t <sub>C(C)</sub> + 15 | ns | | <sup>t</sup> d7 | Delay time, CLKOUT↓ to WE↑ | D. 925 O | -10 <sup>†</sup> | 15 | ns | | t <sub>d8</sub> | Delay time, CLKOUT↓ to data bus OUT valid | $R_L$ = 825 Ω $C_L$ = 100 pF, | | 1/4t <sub>C(C)</sub> + 65 | ns | | t <sub>d</sub> 9 | Time after CLKOUT↓ that data bus starts to be driven | (see Figure 2) | 1/4t <sub>C(C)</sub> - 5 <sup>†</sup> | | ns | | <sup>t</sup> d10 | Time after CLKOUT↓ that data bus stops bieng driven | | | 1/4t <sub>C(C)</sub> +70† | ns | | t <sub>V</sub> | Data bus OUT valid after CLKOUT↓ | | 1/4t <sub>C(C)</sub> -10 | | ns | | th(A-WMD) | Address hold time after WE↑, or DEN↑ (see Note 14) | | 0† | 2† | ns | | tsu(A-MD) | Address bus setup time prior to DEN↓ | ] | 1/4t <sub>C(C)</sub> -45 | | ns | <sup>†</sup> Values derived from characterization data and not tested. NOTE 14: Address bus will be valid upon $\overline{\text{WE}}\uparrow$ , $\overline{\text{MEN}}\uparrow$ , or $\overline{\text{DEN}}\uparrow$ . ## timing requirements over recommended operating conditions | | | TEST CONDITIONS | MIN | NOM | MAX | UNIT | |-----------------------|------------------------------------------------------------|-------------------------------------------|-----|-----|-----|------| | t <sub>su(D)</sub> Se | etup time, data bus valid prior to CLKOUT $\downarrow$ | $R_L = 825 \Omega$ , | 50 | | | ns | | th/D) | old time, data bus held valid after CLKOUT↓<br>ee Note 16) | C <sub>L</sub> = 100 pF<br>(see Figure 2) | 0 | | | ns | NOTE 16: Data may be removed from the data bus upon DEN↑ preceding CLKOUT↓. ## RESET (RS) TIMING #### switching characteristics over recommended operating conditions | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|-----------------------------------------------------------------------|---------------------------------------------------|---------------------------|--------------------|--------|------| | <sup>t</sup> d11 | Delay time, DEN↑, and WE↑ from RS | | | 1/2t <sub>C(</sub> | C)+50† | ns | | tdis(R) | Data bus disable time after RS | R <sub>L</sub> 825 Ω,<br>C <sub>I</sub> = 100 pF, | 1/4t <sub>C(C)</sub> +50† | | | ns | | t <sub>d12</sub> | Delay time from $\overline{RS} \!\!\downarrow$ to high-impedance SCLK | (see Figure 2) | 200† | | | ns | | t <sub>d13</sub> | Delay time from RS↓ to high-impedance DX1, DX0 | | | | 200† | ns | <sup>†</sup> Values derived form characterization data and not tested. #### timing requirements over recommended operating conditions | | | MIN | NOM | MAX | UNIT | |--------------------|-----------------------------------------------------|---------------------|-----|-----|------| | t <sub>su(R)</sub> | Reset (RS) setup time prior to CLKOUT (see Note 10) | 50 | | | ns | | t <sub>w(R)</sub> | RS pulse duration | 5t <sub>C</sub> (C) | · | | ns | NOTE 10: RS can occur anytime during a clock cycle. Time given is minimum to ensure synchronous operation. ## **INTERRUPT (EXINT) TIMING** ## timing requirements over recommended operating conditions | | | MIN | NOM | MAX | UNIT | |----------------------|-----------------------------------|--------------------|-----|-----|------| | t <sub>f</sub> (INT) | Fall time, EXINT | | | 15 | ns | | tw(INT) | Pulse duration, EXINT | t <sub>C</sub> (C) | | | ns | | tsu(INT) | Setup time, EXINT↓ before CLKOUT↓ | 50 | | | ns | ## IO (BIO) TIMING ## timing requirements over recommended operating conditions | | | MIN | NOM | MAX | UNIT | |---------------------|---------------------------------|--------------------|-----|-----|------| | t <sub>f</sub> (IO) | Fall time, BIO | | | 15 | ns | | tw(IO) | Pulse duration, BIO | t <sub>C</sub> (C) | | | ns | | t <sub>su(IO)</sub> | Setup time, BIO↓ before CLKOUT↓ | 50 | | | ns | #### switching characteristics over recommended operating conditions | PARAMETER | TEST CONDITIONS | MIN | TYP N | AX | UNIT | |-----------------------------------------------------|-----------------------------------------------------------------------|-----|-------|-----|------| | t <sub>d(XF)</sub> Delay time CLOCKOUT↑ to valid XF | R <sub>L</sub> 825 $\Omega$ , C <sub>L</sub> = 100 pF, (see Figure 2) | 5† | | 115 | ns | <sup>&</sup>lt;sup>†</sup> Values derived form characterization data and not tested. #### **SERIAL PORT TIMING** ## switching characteristics over recommended operating conditions | | PARAMETER | MIN | NOM | MAX | UNIT | |------------------------|---------------------------------------------------|----------|-----|-----|------| | td(CH-FR) | Internal framing (FR) delay from SCLK rising edge | | | 70 | ns | | <sup>t</sup> d(DX1-XL) | DX bit 1 valid before SCLK falling edge | 20 | | | ns | | td(DX2-XL) | DX bit 2 valid before SCLK falling edge | 20 | | | ns | | th(DX) | DX hold time after SCLK falling edge | tc(SCLK) | /2 | | ns | #### timing requirements over recommended operating conditions | | | MIN | NOM | MAX | UNIT | |----------------------|------------------------------------------------------------|-----|-----|------|------| | tc(SCLK) | Serial port clock (SCLK) cycle time (see Note 17) | 390 | | 4770 | ns | | tf(SCLK) | Serial port clock (SCLK) fall time | | | 30† | ns | | <sup>t</sup> r(SCLK) | Serial port clock (SCLK) rise time | | | 30† | ns | | tw(SCLKL) | Serial port clock (SCLK) low-pulse duration (see Note 17) | 185 | | 2500 | ns | | tw(SCLKH) | Serial port clock (SCLK) high-pulse duration (see Note 17) | 185 | | 2500 | ns | | t <sub>su(FS)</sub> | FSX/FSR setup time before SCLK falling edge | 100 | | | ns | | t <sub>su(DR)</sub> | DR setup time before SCLK falling edge | 20 | | | ns | | <sup>t</sup> h(DR) | DR hold time after SCLK falling edge | 20 | | | ns | <sup>&</sup>lt;sup>†</sup> Values derived from characterization data and not tested. NOTES: 17. Minimum cycle time is $2t_{C(C)}$ where $t_{C(C)}$ is CLKOUT cycle time. #### **COPROCESSOR INTERFACE TIMING** ## switching characteristics over recommended operating conditions | | PARAMETER | MIN | NOM | MAX | UNIT | |---------------------|------------------------------|-----|-----|-----|------| | t <sub>d(R-A)</sub> | RD low to TBLF high | | | 75 | ns | | t <sub>d(W-A)</sub> | WR low to RBLE high | | | 75 | ns | | ta(RD) | RD low to data valid | | | 80 | ns | | th(RD) | Data hold time after RD high | 25 | | | ns | #### timing requirements over recommended operating conditions | | | MIN | NOM | MAX | UNIT | |----------------------|-------------------------------------|-----|-----|-----|------| | <sup>t</sup> h(HL) | HI/LO hold time after WR or RD high | 25 | | | ns | | t <sub>su(HL)</sub> | HI/LO setup time after WR or RD low | 40 | - | | ns | | t <sub>su</sub> (WR) | Data setup time prior to WR high | 30 | | | ns | | th(WR) | Data hold time after WR high | 25 | | | ns | | tw(RDL) | RD low-pulse duration | 80 | | | ns | | tw(WRL) | WR low-pulse duration | 60 | | | ns | <sup>18.</sup> The duty cycle of the serial port clock must be within 45 to 55 percent. #### **TIMING DIAGRAMS** Timing measurements are referenced to and from a low voltage of 0.8 volts and a high voltage of 2 volts, unless otherwise noted. #### clock timing $<sup>\</sup>dagger$ t<sub>d(MCC)</sub> and t<sub>w(MCP)</sub> are referenced to an intermediate level of 1.5 V on the CLKIN waveform. ## memory read timing ## TMS320C17, TMS320E17, TMS320P17 DIGITAL SIGNAL PROCESSORS SPRS009C-JANUARY 1987-REVISED JULY 1991 ## IN instruction timing #### Legend: - 1. IN Instruction Prefetch - 2. Next Instruction Prefetch - 3. Address Bus Valid - 4. Peripheral Address Valid - 5. Address Bus Valid - 6. Instruction Input Valid - 7. Data Input Valid - 8. Instruction Valid ## **OUT** instruction timing #### Legend: - 1. OUT Instruction Prefetch - 2. Next Instruction Prefetch - 3. Address Bus Valid - 4. Peripheral Address Valid - 5. Address Bus Valid - 6. Instruction Input Valid - Data Output Valid - 8. Instruction Valid #### reset timing ## interrupt timing ## **BIO** timing #### XF timing ## Legend: - 1. Port Address Valid - 3. Port Data Valid - 2. Out Opcode Valid - 4. Next Instruction Opcode Valid #### external framing: transmit timing NOTES: A. Data valid on transmit output until SCLK rises. B. The most significant bit is shifted first. #### external framing: receive timing NOTE: The most significant bit is shifted first. ## internal framing: variable-data rate NOTE: The most significant bit is shifted first. #### internal framing: fixed-data rate NOTE: The most significant bit is shifted first. ## coprocessor timing: external write to coprocessor port ## coprocessor timing: external read to coprocessor port #### **EPROM PROGRAMMING** #### absolute maximum ratings over specified temperature range (unless otherwise noted)† #### recommended operating conditions | | MIN NOM | MAX | UNIT | |----------------------------------|---------|-------|------| | Vpp Supply voltage (see Note 11) | 12.5 | 12.75 | V | NOTE 11: Vpp can be applied only to programming pins designed to accept Vpp as an input. During programming the total supply current is Ipp + I<sub>CC</sub>. #### electrical characteristics over specified temperature range (unless otherwise noted) | PARAMETER TEST CONDITIONS | | MIN | TYP† | MAX | UNIT | | |---------------------------|-------------------------------------------|----------------------------------------------------|------|-----|------|----| | IPP1 | Vpp supply current | V <sub>PP</sub> = V <sub>CC</sub> = 5.5 V | | | 100 | μΑ | | IPP2 | Vpp supply current (during program pulse) | V <sub>PP</sub> = 12.75 V, V <sub>CC</sub> = 5.5 V | | 30 | 50 | mA | ## recommended timing requirements for programming, $T_A = 25^{\circ}C$ , $V_{CC} = 6$ V, $V_{PP} = 12.5$ V, (see Note 13) | | | MIN | NOM | MAX | UNIT | |----------------------|-------------------------------------------------------|------|-----|------|------| | tw(IPGM) | Initial program pulse duration | 0.95 | 1 | 1.05 | ms | | tw(FPGM) | Final pulse duration | 3.8 | | 63 | ms | | t <sub>su(A)</sub> | Address setup time | 2 | | | μs | | t <sub>su(E)</sub> | E setup time | 2 | | | μs | | t <sub>su(G)</sub> | G setup time | 2 | | | μs | | <sup>t</sup> dis(G) | Output disable time from $\overline{G}$ (see Note 15) | 0 | | 130‡ | ns | | <sup>t</sup> en(G) | Output enable time from $\overline{G}$ | | | 150‡ | ns | | tsu(D) | Data setup time | 2 | | | μs | | t <sub>su(VPP)</sub> | Vpp setup time | 2 | | | μs | | tsu(VCC) | V <sub>CC</sub> setup time | 2 | | | μs | | <sup>t</sup> h(A) | Address hold time | 0 | | | μs | | th(D) | Data hold time | 2 | | | μs | <sup>†</sup> Values derived from characterization data and not tested. NOTES: 13. For all switching characteristics and timing measurements, input pulse levels are 0.4 V to 2.4 V and Vpp = 12.5 V ± 0.25 V during programming. 15. Common test conditions apply for $t_{dis(G)}$ except during programming. <sup>†</sup> Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 6: All voltage values are with respect to GND. #### PROGRAMMING THE TMS320E17/P17 EPROM CELL Each 'E17/P17 devices include a $4K \times 16$ -bit industry-standard EPROM cell for prototyping, early field testing, and low-volume production. In conjunction with this EPROM, the TMS320C17 with a 4K-word masked ROM, then, provides more migration paths for cost-effective production. Note: The TMS320P17 is a one-time programmable (OTP) EPROM device. EPROM adapter sockets are available that provide pin-to-pin conversions for programming any 'E17/P17 devices. One adapter socket (part number RTC/PGM320C-06), shown in Figure 19, converts a 40-pin DIP into an equivalent 28-pin device. Another socket (part number RTC/PGM320C-06), not shown, permits 44- to 28-pin conversion. Figure 19. EPROM Adapter Socket (40-Pin to 28-Pin DIP Conversion) Key features of the EPROM cell include the normal programming operation as well as verification. The EPROM cell also includes a code protection feature that allows code to be protected against copyright violations. The 'E17/P17 EPROM cell is programmed using the same family and device pinout codes as the TMS27C64 $8K \times 8$ -bit EPROM. The TMS27C64 EPROM series are unltraviolet-light erasable, electrically programmable, read-only memories, fabricated using HVCMOS technology. They are pin-compatible with existing 28-pin ROMs and EPROMs. These EPROMs operate from a single 5-V supply in the read mode; however, a 12.5-V supply is needed for programming. All programming signals are TTL level. For programming outside the system, existing EPROM programmers can be used. Locations may be programmed singly, in blocks, or at random. Figure 20 shows the wiring conversion to program the 'E17/P17 using the 28-pin pinout of the TMS27C64. Table 8 on pin nomenclature provides a description of the TMS27C64 pins. The code to be programmed into the device should be in serial mode. The 'E17/P17 devices use 13 address lines to address 4K-word memory in byte format. #### **CAUTION** Although acceptable by some EPROM programmers, the signature mode cannot be used on any TMS320E1x device. The signature mode will input a high-level voltage (12.5 $V_{dc}$ ) onto pin A9. Since this pin is not designed for high voltage, the cell will be damaged. To prevent an accidental application of voltage, Texas Instruments has inserted a 3.9 $k\Omega$ resistor between pin A9 of the TI programmer socket and the programmer itself. | NAME | I/O | DEFINITION | |------------|-----|-------------------------------------------------------------------| | A0-A12 | I | On-chip EPROM programming address lines | | CLKIN | 1 | Clock oscillator input | | Ē | 1 | EPROM chip select | | EPT | 1 | EPROM test mode select | | G | 1 | EPROM read/verify select | | GND<br>PGM | 1 | Ground | | PGM | 1 | EPROM write/program select | | Q1-Q8 | I/O | Data lines for byte-wide programming of on-chip 8K bytes of EPROM | | RS | 1 | Reset for initializing the device | | Vcc | 1 | 5-V power supply | | VPP | I | 12.5-V power supply | Figure 20. TMS320E17/P17 EPROM Programming Conversion to TMS27C64 EPROM Pinout Table 8 shows the programming levels required for programming, verifying, reading, and protecting the EPROM cell. Table 8. TMS320E17/P17 Programming Mode Levels | SIGNAL NAME | TMS320E17 PIN | TMS27C64 PIN | PROGRAM | VERIFY | READ | PROTECT VERIFY | EPROM PROTECT | |-----------------|---------------|--------------|-----------------|-----------------|------------------|---------------------|---------------------| | Ē | 25 | 20 | V <sub>IL</sub> | VIL | V <sub>IL</sub> | V <sub>IL</sub> | VIH | | G | 24 | 22 | VIH | PULSE | PULSE | V <sub>IL</sub> | VIH | | PGM | 23 | 27 | PULSE | VIH | VIH | V <sub>IH</sub> | V <sub>IH</sub> | | VPP | 3 | 1 | Vpp | VPP | Vcc | V <sub>CC</sub> + 1 | Vpp | | VCC | 30 | 28 | VCC | Vcc | Vcc | V <sub>CC</sub> + 1 | V <sub>CC</sub> + 1 | | V <sub>SS</sub> | 10 | 14 | V <sub>SS</sub> | VSS | VSS | V <sub>SS</sub> | V <sub>SS</sub> | | CLKIN | 8 | 14 | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | | RS | 4 | 14 | VSS | VSS | VSS | V <sub>SS</sub> | V <sub>SS</sub> | | EPT | 5 | 26 | V <sub>SS</sub> | VSS | VSS | V <sub>PP</sub> | V <sub>PP</sub> | | Q1-Q8 | 11-18 | 11-13, 15-19 | D <sub>IN</sub> | QOUT | Q <sub>OUT</sub> | Q8=RBIT | Q8=PULSE | | A0-A3 | 2, 1, 40, 39 | 10-7 | ADDR | ADDR | ADDR | Х | Х | | A4 | 38 | 6 | ADDR | ADDR | ADDR | Х | VIH | | A5 | 37 | 5 | ADDR | ADDR | ADDR | Х | Х | | A6 | 36 | 4 | ADDR | ADDR | ADDR | V <sub>IL</sub> | Х | | A7-A9 | 35, 34, 29 | 3, 25, 24 | ADDR | ADDR | ADDR | Х | Х | | A10-A12 | 28-26 | 21, 23, 2 | ADDR | ADDR | ADDR | Х | Х | #### Legend: $V_{IH}$ = TTL high level; $V_{IL}$ = TTL low level; ADDR = byte address bit $Vpp = 12.5 \text{ V} \pm 0.25 \text{ V}$ ; $Vcc = 5 \text{ V} \pm 0.25 \text{ V}$ ; X = don't care PULSE = low-going TTL level pulse; DIN = byte to be programmed at ADDR QOUT = byte stored at ADDR; RBIT = ROM protect bit. #### programming Since every memory bit in the cell is a logic 1, the programming operation reprograms certain bits to 0. Once programmed, these bits can be erased only by using ultraviolet light. The correct byte is placed on the data bus with $V_{PP}$ set to the 12.5 V level. The $\overline{PGM}$ pin is then pulsed low to program in the zeroes. #### erasure Before programming, the device must be erased by exposing it to ultraviolet light. The recommended minimum exposure dose (UV-intensity×exposure-time) is 15 W•s/cm². A typical 12-mW/cm², filterless UV lamp will erase the device in 21 minutes. The lamp should be located about 2.5 cm above the chip during erasure. After exposure, all bits are in the high state. #### verify/read To verify correct programming, the EPROM cell can be read using either the verify or read line definitions shown in Table 8 assuming the inhibit bit has not been programmed. #### program inhibit Programming may be inhibited by maintaining a high level input on the Epin or PGM pin. #### read The EPROM contents may be read independent of the programming cycle, provided the RBIT (ROM protect bit) has not been programmed. The read is accomplished by setting $\overline{E}$ to zero and pulsing $\overline{G}$ low. The contents of the EPROM location selected by the value on the address inputs appear on Q8-Q1. #### output disable During the EPROM programming process, the EPROM data outputs may be disabled, if desired, by establishing the output disable state. This state is selected by setting $\overline{G}$ and $\overline{E}$ pins high. While output disable is selected, Q8-Q1are placed in the high-impedance state. #### **EPROM** protection To protect the proprietary algorithms existing in the code programmed on-chip, the ability to read or verify code from external accesses can be completely disabled. Programming the RBIT disables external access of the EPROM cell, making it impossible to access the code resident in the EPROM cell. The only way to remove this protection is to erase the entire EPROM cell, thus removing the proprietary information. The signal requirements for programming this bit are shown in Table 8. The cell can be determined as protected by verifying the programming of the RBIT shown in the table. #### standard programming procedure Before programming, the device must first be completely erased. The device can then be programmed with the correct code. It is advisable to program unused sections with zeroes as a further security measure. After the programming is complete, the code programmed into the cell should be verified. If the cell passes verification, the next step is to program the ROM protect bit (RBIT). Once the RBIT programming is verified, an opaque label should be placed over the window to protect the EPROM cell from inadvertent erasure by ambient light. At this point, the programming is complete, and the device is ready to be placed into its destination circuit. #### program cycle timing #### absolute maximum ratings over specified temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> (see Note 6) | -0.3 V to 4.6 V | |----------------------------------------------------------|-----------------------------------| | Input voltage range | | | Output voltage range | 0.3 V to V <sub>CC</sub> to 0.5 V | | Continuous power dissipation | | | Air temperature range above operating devices: L version | 0°C to 70°C | | A version | 40°C to 85°C | | Storage temperature range | 55°C to +150°C | <sup>†</sup> Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 6: All voltage values are with respect to VSS. ## recommended operating conditions | | | | MIN | NOM | MAX | UNIT | |-------------------------------------------|--------------------------------------------|------------|-----|-----|------|------| | Vcc | V <sub>CC</sub> Supply voltage | | 3.0 | 3.3 | 3.6 | V | | V <sub>SS</sub> Supply voltage | | | 0 | | V | | | V 18.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1. | All inputs except CLKIN | 2.0 | | | V | | | VIH | V <sub>IH</sub> High-level input voltage | CLKIN | 2.5 | | | V | | VIL | Low-level input voltage | All inputs | | | 0.55 | V | | ІОН | High-level output current (all outputs) | | | | -300 | μΑ | | loL | IOL Low-level output current (all outputs) | | | | 1.5 | mA | | T. Operating free air temperature | Operating free-air temperature | L version | 0 | | 70 | °C | | 'A | | A version | -40 | | 85 | °C | #### electrical characteristics over specified temperature range (unless otherwise noted) | PARAMETER | | | TEST CONDITIONS | MIN | TYP§ | MAX | UNIT | |-----------|-----------------------------------|------------|------------------------------------------------------|----------------------|------|-----|------| | VOH | High-level output voltage | | I <sub>OH</sub> = MAX | 2.0 | | | V | | LVOR | riigir lovol oatpat voltago | | I <sub>OH</sub> = 20 μA (see Note 19) | V <sub>CC</sub> -0.4 | 1¶ | | V | | VOL | VOL Low-level output voltage | | I <sub>OL</sub> = MAX | | | 0.5 | V | | | IOZ Off-state ouput current | | VCC = MAX, VO = VCC | | | 20 | | | 102 | | | $V_O = V_{SS}$ | | | -20 | μΑ | | 1. | Input current | | $V_I = V_{SS}$ to $V_{CC}$ , All inputs except CLKIN | | ±20 | | μА | | l II | input current | | $V_I = V_{SS}$ to $V_{CC}$ , CLKIN | | | ±50 | μΛ | | Ci | Input capacitance | Data bus | | | 25¶ | | | | All | | All others | f = 1 MHz, All other pins 0 V | | 15¶ | | pF | | Co | Co Output capacitance Data bus | | 1 = 1 MHz, All other pills 0 V | | 25¶ | · | pF | | | C <sub>0</sub> Output capacitance | All others | | | 10¶ | · | Ρι | <sup>§</sup> All typical values are at $V_{CC} = 3.3 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . <sup>¶</sup> Values derived from characterization data and not tested. NOTE 19: This voltage specification is included for interface to HC logic. All other timing parameters defined in this data sheet are specified for the test load circuit shown in Figure 2. #### electrical characteristics over specified ranges (unless otherwise noted) | PARAMETER TEST CONDITIONS | | MIN | TYP <sup>†</sup> | MAX | UNIT | |----------------------------------|------------------------------------------------------------------------------------------------|-----|------------------|-----|------| | I <sub>CC</sub> ‡ Supply current | $f = 14.4 \text{ MHz}, V_{CC} = 3.6 \text{ V}, T_A = 0^{\circ}\text{C to } 70^{\circ}\text{C}$ | | 15 | 20 | mA | <sup>&</sup>lt;sup>†</sup> All typical values are at $T_A = 70^{\circ}$ C and are used for thermal resistance calculations. #### clock characteristics and timing The TMS320LC17 can use either its internal oscillator or an external frequency source for a clock. #### internal clock option The internal oscillator is enabled by connecting a crystal across X1 and X2/CLKIN (see Figure 1). The frequency of CLKOUT is one-fourth the crystal fundamental frequency. The crystal should be fundamental mode, and parallel resonant, with an effective series resistance of 30 ohms, a power dissipation of 1 mW, and be specified at a load capacitance of 20 pF. | PARAMETER | TEST CONDITIONS | MIN | NOM | MAX | UNIT | |----------------------------------|--------------------------------------------------------------|-----|-----|------|------| | Crystal frequency f <sub>X</sub> | $T_{A} = -40^{\circ}\text{C} \text{ to } 85^{\circ}\text{C}$ | 4.0 | | 14.4 | MHz | | C1, C2 | ^ | | 10 | | pF | FICC characteristics are inversely proportional to temperature. For ICC dependence on frequency, see Figure 3. #### external clock option An external frequency source can be used by injecting the frequency directly into X2/CLKIN with X1 left unconnected. The external frequency injected must conform to the specifications listed in the table below. #### switching characteristics over recommended operating conditions | PARAMETER | | TEST CONDITIONS | MIN | NOM | MAX | UNIT | |----------------------|------------------------------|------------------------------------------|--------|-----|------|------| | t <sub>C</sub> (C) | CLKOUT cycle time§ | | 277.78 | | 1000 | ns | | tr(C) | CLKOUT rise time | | | 10¶ | | ns | | t <sub>f</sub> (C) | CLKOUT fall time | $R_L = 825 \Omega$ ,<br>$C_L = 100 pF$ , | | 8¶ | | ns | | tw(CL) | Pulse duration, CLKOUT low | (see Figure 2) | | 131 | | ns | | tw(CH) | Pulse duration, CLKOUT high | | | 129 | | ns | | t <sub>d</sub> (MCC) | Delay time CLKIN↑ to CLKOUT↓ | | 25 | | 75 | ns | $<sup>\</sup>S$ $t_{C(C)}$ is the cycle time of CLKOUT, i.e., $4t_{C(MC)}$ (4 times CLKIN cycle time if an external oscillator is used). $\P$ Values derived from characterization data and not tested #### timing requirements over recommended operating conditions | | | MIN | NOM | MAX | UNIT | |---------------------|-------------------------------------------------------------|-------------------------|-----|----------------------|------| | t <sub>C</sub> (MC) | Master clock cycle time | 69.5 | | 150 | ns | | t <sub>r(MC)</sub> | Rise time, master clock input | | 5† | 10† | ns | | t <sub>f</sub> (MC) | Fall time, master clock input | | 5† | 10† | ns | | tw(MCP) | Pulse duration, master clock | 0.4t <sub>c(MC)</sub> † | 0.6 | t <sub>c(MC)</sub> † | ns | | tw(MCL) | Pulse duration, master clock low at t <sub>C(MC)</sub> min | | 30 | | ns | | tw(MCH) | Pulse duration, master clock high at t <sub>C(MC)</sub> min | | 30 | | ns | <sup>†</sup> Values derived from characterization data and not tested. #### MEMORY AND PERIPHERAL INTERFACE TIMING #### switching characteristics over recommended operating conditions | | PARAMETER | TEST CONDITIONS | MIN | MAX | UNIT | |-----------------------|---------------------------------------------------------------------|---------------------------------------|---------------------------|----------------------------|------------| | <sup>t</sup> d1 | Delay time CLKOUT↓ to address bus valid | | 10† | 100 | n <i>s</i> | | t <sub>d4</sub> | Delay time CLKOUT↓ to DEN↓ | | 1/4 t <sub>c(C)</sub> -5† | 1/4 t <sub>C(C)</sub> +25 | ns | | t <sub>d5</sub> | Delay time CLKOUT↓ to DEN↑ | | -10 <sup>†</sup> | 30 | ns | | t <sub>d6</sub> | Delay time CLKOUT $\downarrow$ to $\overline{\text{WE}} \downarrow$ | | 1/2 t <sub>c(C)</sub> -5† | 1/2 t <sub>C(C)</sub> +25 | ns | | <sup>t</sup> d7 | Delay time CLKOUT↓ to WE↑ | $R_L = 825 \Omega$ , $C_L = 100 pF$ , | -10 <sup>†</sup> | 30 | ns | | t <sub>d8</sub> | Delay time CLKOUT↓ to data bus OUT valid | (see Figure 2) | | 1/4 t <sub>C(C)</sub> +130 | ns | | t <sub>d9</sub> | Time after CLKOUT↓ that data bus starts to be driven | | 1/4 t <sub>C(C)</sub> -5† | | ns | | <sup>t</sup> d10 | Time after CLKOUT↓ that data bus stops being driven | | | 1/4 t <sub>C(C)</sub> +90 | ns | | t <sub>V</sub> | Data bus OUT valid after CLKOUT↓ | | 1/4 t <sub>C(C)</sub> -10 | | ns | | th(A-WMD) | Address hold time after WE↑, MEN↑, or DEN↑ (see Note 14) | | 0† | · | ns | | t <sub>su(A-MD)</sub> | Address bus setup time or DEN↓ | ] | 0 | | ns | <sup>†</sup> Values derived from characterization data and not tested. NOTE 14: Address bus will be valid upon WE1, MEN1, or DEN1. #### timing requirements over recommended operating conditions | | | TEST CONDITIONS | MIN | NOM | MAX | UNIT | |-------------------|----------------------------------------------------------|------------------------------------------|-----|-----|-----|------| | tsu(D) | Setup time data bus valid prior to CLKOUT $\downarrow$ | $R_L = 825 \Omega$ ,<br>$C_L = 100 pF$ . | 80 | | | ns | | t <sub>h(D)</sub> | Hold time data bus held valid after CLKOUT↓ (see Note 9) | (see Figure 2) | 0 | | | ns | NOTE 9: Data may be removed from the data bus upon MEN↑ or DEN↑ preceding CLKOUT↓. ## RESET (RS) TIMING #### switching characteristics over recommended operating conditions | | PARAMETER | TEST CONDITIONS | MIN | NOM | MAX | UNIT | | | |------------------|------------------------------------------------|------------------------------------------|-----|-------------------|--------------------------|------|--|--| | <sup>t</sup> d11 | Delay time DEN↑, WE↑, and MEN↑ from RS | | | 1/2t <sub>0</sub> | 1/2t <sub>C(C)</sub> +75 | | | | | tdis(R) | Data bus disable time after RS | $R_L = 825 \Omega$ ,<br>$C_L = 100 pF$ , | | 1/4t <sub>0</sub> | ns | | | | | t <sub>d12</sub> | Delay time from RS↓ to high-impedance SCLK | (see Figure 2) | | | ns | | | | | t <sub>d13</sub> | Delay time from RS↓ to high-impedance DX1, DX0 | ] | | | 200† | ns | | | <sup>&</sup>lt;sup>†</sup> These values were derived from characterization data and not tested. ## timing requirements over recommended operating conditions | | | MIN | NOM | MAX | UNIT | |--------------------|-----------------------------------------------------|---------------------|-----|-----|------| | t <sub>su(R)</sub> | Reset (RS) setup time prior to CLKOUT (see Note 10) | 85 | | | ns | | t <sub>w(R)</sub> | RS pulse duration | 5t <sub>C</sub> (C) | | | ns | NOTE 10: RS can occur anytime during a clock cycle. Time given is minimum to ensure synchronous operation. ## **INTERRUPT (EXINT) TIMING** #### timing requirements over recommended operating conditions | | | MIN | NOM | MAX | UNIT | |----------------------|--------------------------------------------------------------------|--------------------|-----|-----|------| | t <sub>f</sub> (INT) | Fall time EXINT | | | 15 | ns | | tw(INT) | Pulse duration EXINT | t <sub>C</sub> (C) | | | ns | | t <sub>su(INT)</sub> | Setup time $\overline{EXINT} \downarrow before\ CLKOUT \downarrow$ | 85 | | | ns | ## I/O (BIO) TIMING #### timing requirements over recommended operating conditions | | | MIN | NOM | MAX | UNIT | |---------------------|--------------------------------|--------------------|-----|-----|------| | t <sub>f</sub> (IO) | Fall time BIO | | | 15 | ns | | t <sub>w(IO)</sub> | Pulse duration BIO | t <sub>C</sub> (C) | | | ns | | t <sub>su(IO)</sub> | Setup time BIO↓ before CLKOUT↓ | 85 | | | ns | ## I/O (BIO) TIMING ## switching characteristics over recommended operating conditions | | PARAMETER | TEST CONDITIONS | MIN | NOM | MAX | UNIT | |--------------------|--------------------------------|------------------------------------------------------------|-----|-----|-----|------| | <sup>t</sup> d(XF) | Delay time CLKOUT↓ to valid XF | $R_L = 825 \Omega$ ,<br>$C_L = 100 pF$ ,<br>(see Figure 2) | 5† | | 115 | ns | <sup>†</sup> Values derived from characterization data and not tested. #### **SERIAL PORT TIMING** #### switching characteristics over recommended operating conditions | | | MIN | NOM | MAX | UNIT | |--------------------|---------------------------------------------------|-----------------------|-----|-----|------| | td(CH-FR) | Internal framing (FR) delay from SCLK rising edge | | | 120 | ns | | td(DX1-CL) | DX bit 1 valid before SCLK falling edge | 20 | | | ns | | td(DX2-CL) | DX bit 2 valid before SCLK falling edge | 20 | | | ns | | t <sub>h(DX)</sub> | DX hold time after SCLK falling edge | t <sub>c</sub> (SCLK) | 2 | | ns | #### timing requirements over recommended operating conditions | | | MIN | NOM | MAX | UNIT | |---------------------|--------------------------------------------------|-----|-----|------|------| | tc(SCLK) | Serial port clock (SCLK) cycle time <sup>‡</sup> | 555 | | 8000 | ns | | tf(SCLK) | Serial port clock (SCLK) fall time | | | 30† | ns | | tr(SCLK) | Serial port clock (SCLK) rise time | | | 30† | ns | | tw(SCLK) | Serial port clock (SCLK) low, pulse duration§ | 250 | | 4400 | ns | | tw(SCLKH) | Serial port clock (SCLK) high, pulse duration§ | 250 | | 4400 | ns | | t <sub>su(FS)</sub> | FSX/FSR setup time before SCLK falling edge | 130 | | | ns | | t <sub>su(DR)</sub> | DR setup time before SCLK falling edge | 20 | | | ns | | th(DR) | DR hold time after SCLK falling edge | 20 | | | ns | <sup>†</sup> Values derived from characterization data and not tested. $<sup>^\</sup>ddagger$ Minimum cycle time is $2t_{C(C)}$ where $t_{C(C)}$ is CLKOUT cycle time. § The duty cycle of the serial port clock must be within 45 to 55%. #### **COPROCESSOR INTERFACE TIMING** ## switching characteristics over recommended operating conditions | | | MIN | NOM | MAX | UNIT | |---------------------|------------------------------|-----|-----|-----|------| | <sup>t</sup> d(R-A) | RD low to TBLF high | | | 150 | ns | | td(W-A) | WR low to RBLF high | | | 150 | ns | | ta(RD) | RD low to data valid | | | 150 | ns | | th(RD) | Data hold time after RD high | 25 | | | | ## timing requirements over recommended operating conditions | | | MIN | NOM | MAX | UNIT | |---------------------|----------------------------------------|-----|-----|-----|------| | th(HL) | HI/RD hold time after WR or RD high | 25 | | | ns | | t <sub>su(HL)</sub> | HI/RD setup time prior to WR or RD low | 40 | | | ns | | t <sub>su(WR)</sub> | Data setup time prior to WR high | 50 | | | ns | | th(WR) | Data hold time after WR high | 35 | | | ns | | tw(RDL) | Pulse duration, RD low | 150 | | | ns | | tw(WRL) | Pulse duration, WR low | 150 | | | ns | ## clock timing $<sup>\</sup>dagger$ $t_{d(MCC)}$ and $t_{W(MCP)}$ are referenced to an intermediate level of 1.5 V on the CLKIN waveform. #### IN instruction timing #### Legend: - 1. IN Instruction Prefetch - 2. Next Instruction Prefetch - 3. Address Bus Valid - 4. Peripheral Address Valid - 5. Address Bus Valid - 6. Instruction Valid - 7. Data Input Valid - 8. Instruction Valid #### **OUT instruction timing** #### Legend: - 1. OUT Instruction Prefetch - 2. Next Instruction Prefetch - 3. Address Bus Valid - 4. Peripheral Address Valid - 5. Address Bus Valid - 6. Instruction Valid - 7. Data Output Valid - 8. Instruction Valid #### reset timing ## interrupt timing ## **BIO** timing ## XF timing #### Legend: - Port Address Valid Out Opcode Valid - 3. Port Data Valid - 4. Next Instruction Opcode Valid #### external framing: transmit timing - NOTES: A. Data valid on transmit output until SCLK rises. - B. The most significant bit is shifted first. ## external framing: receive timing NOTE B: The most significant bit is shifted first. #### internal framing: variable-data rate NOTE: The most significant bit is shifted first. ## internal framing: fixed-data rate NOTE: The most significant bit is shifted first. #### coprocessor timing: external write to coprocessor port #### coprocessor timing: external read to coprocessor port #### THERMAL RESISTANCE CHARACTERISTICS # Commercial Devices Device/Package Thermal Resistance Junction To Case | DEVICE | R <sub>θ</sub> JC (°C/W) | | | | | | | | | | |--------------|--------------------------|-----------|-----------|-----------|----------|--|--|--|--|--| | DEVICE | PDIP (N) | CDIP (JD) | PLCC (FN) | CLCC (FZ) | QFP (PG) | | | | | | | TMS320C10 | 26 | | 17 | | | | | | | | | TMS320C10-14 | 26 | | 17 | | | | | | | | | TMS320C10-25 | 26 | | 17 | | | | | | | | | TMS320C14 | | | 11 | | | | | | | | | TMS320E14 | | | | 8 | | | | | | | | TMS320P14 | | | 11 | | | | | | | | | TMS320C15 | 26 | | 17 | | | | | | | | | TMS320C15-25 | 26 | | 17 | | | | | | | | | TMS320E15 | | 8 | | 8 | | | | | | | | TMS320E15-25 | | 8 | | 8 | | | | | | | | TMS320LC15 | 26 | | 17 | | | | | | | | | TMS320P15 | 13 | | 13 | | | | | | | | | TMS320C16 | | | | | 25 | | | | | | | TMS320C17 | 26 | | 17 | | | | | | | | | TMS320E17 | | 8 | | 8 | | | | | | | | TMS320LC17 | 26 | | 17 | | | | | | | | | TMS320P17 | 13 | | 13 | | | | | | | | #### THERMAL RESISTANCE CHARACTERISTICS # Commercial Devices Device/Package Thermal Resistance Junction To Ambient | DEVICE | R <sub>0</sub> JA (°C/W) | | | | | | | | | | |--------------|--------------------------|-----------|-----------|-----------|----------|--|--|--|--|--| | | PDIP (N) | CDIP (JD) | PLCC (FN) | CLCC (FZ) | QFP (PG) | | | | | | | TMS320C10 | 84 | | 60 | | | | | | | | | TMS320C10-14 | 84 | | 60 | | | | | | | | | TMS320C10-25 | 84 | | 60 | | | | | | | | | TMS320C14 | | | 46 | | | | | | | | | TMS320E14 | | | | 49 | | | | | | | | TMS320P14 | | | 46 | | | | | | | | | TMS320C15 | 84 | | 60 | | | | | | | | | TMS320C15-25 | 84 | | 60 | | | | | | | | | TMS320E15 | | 40 | | 64 | | | | | | | | TMS320E15-25 | | 40 | | 64 | | | | | | | | TMS320LC15 | 84 | | 60 | | | | | | | | | TMS320P15 | 40 | | 55 | | | | | | | | | TMS320C16 | | | | | 120 | | | | | | | TMS320C17 | 84 | | 60 | | | | | | | | | TMS320E17 | | 40 | | 64 | | | | | | | | TMS320LC17 | 84 | | 60 | | | | | | | | | TMS320P17 | 40 | | 55 | | | | | | | | #### **MECHANICAL DATA** #### 40-pin plastic dual-in-line package NOTE A: Each pin centerline is located within 0,254 (0.010) of its true longitudinal position. #### 40-pin windowed ceramic dual-in-line package NOTE A: Each pin centerline is located within 0,254 (0.010) of its true longitudinal position. #### 44-lead plastic chip carrier (FN suffix) ## 64-pin quad flat pack (PG suffix) (TMS320C16) #### **MECHANICAL DATA** #### 68-lead plastic chip carrier package (FN suffix) ALL LINEAR DIMENSIONS ARE IN MILLIMETERS AND PARENTHETICALLY IN INCHES #### **MECHANICAL DATA** ## 68-lead ceramic chip carrier package (FZ suffix) NOTES: A. Centerline of center pin each side is within 0,10 (0.004) of package centerline as determined by dimension B. - B. Location of each pin is within 0,27 (0.005) of true position with respect to center pin on each side. - C. The lead contact points are planar within 0,15 (0.006) ALL LINEAR DIMENSIONS ARE IN MILLIMETERS AND PARENTHETICALLY IN INCHES #### **INDEX** accumulator/ALU ..... key features (TMS320C1x) ...... 1 architecture (TMS320C1x family) ..... 5, 6 TMS320C10 ..... 11 TMS320C14 ..... 32 TMS320C14 ..... TMS320C17 ..... TMS320C15 ..... 52 functional block diagram TMS320C16 ..... 79 TMS320C17 ..... 95 TMS320C14 ..... mechanical data ...... 133 – 137 TMS320C15 ..... 53 TMS320C16 ..... 82 TMS320C17 ..... 95 TMS320C10 ..... 11 TMS320C14 ..... 28 codec interface TMS320C15 ..... 52 TMS320C17 ...... 3, 6, 96 – 98 TMS320C16 ..... 79 companding hardware TMS320C17 ..... 95 control register microcomputer/microprocessor mode .. 5, 33 microcomputer/coprocessor .......... 7, 98 TMS320C17 ..... coprocessor interface ...... 98 multiplier ..... 6 package types (TMS320C1x) ..... 4 description pinout/nomenclature TMS320C10 ..... 2, 3, 11 TMS320C10 ..... 4, 11 TMS320C14 ..... 2, 3, 28, 29 TMS320C14 ..... 4, 28 TMS320C15 ...... 2, 3, 52 TMS320C15 ..... 4, 52 TMS320LC15 ...... 2, 3, 70 TMS320LC15 ..... 4, 70 TMS320C16 ...... 2, 3, 79 TMS320C16 ..... 4, 79 TMS320C17 ..... 2, 3, 95 TMS320C17 ..... 4, 95 TMS320LC17 ..... 2, 3, 120 TMS320LC17 ..... 4. 120 electrical specifications serial port TMS320C10 ..... TMS320C17/E17 ..... 6, 96 TMS320C14 ..... 35 shifters ...... 5 TMS320C15 ..... subroutines ..... TMS320LC15 ..... terminal functions TMS320C16 ..... 83 TMS320C10 ..... 12 TMS320C17 ..... 102 TMS320C14 ..... TMS320LC17 ..... 120 TMS320C15 ..... 54 **EPROM** programming TMS320C16 ..... 80 TMS320E14/P14 ..... 47 TMS320C17 ..... 100 thermal data ...... 27, 131, 132 TMS320E17/P17 ..... 114 timing diagrams framing pulses TMS320C10 ..... 23 – 26 TMS320C17/LC17/E17/P17 ..... 97 TMS320C14 ..... 41 – 46, 51 instruction set ...... 7 TMS320C15 ..... 60 – 63, 68 TMS320LC15 ..... 75 – 78 interrupts ..... 6, 33 TMS320C16 ..... 86 – 91 TMS320C17 ..... 107 – 113, 118 TMS320LC17 ..... 125 – 130 interfacing to SRAM/EPROM/peripherals TMS320C16 ..... 90 21-Mar-2013 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Top-Side Markings | Samples | |------------------|----------|--------------|--------------------|------|-------------|----------------------------|------------------|---------------------|--------------|---------------------------------------|---------| | 5962-8763308QA | OBSOLETE | CDIP SB | JD | 40 | | TBD | Call TI | N / A for Pkg Type | -55 to 125 | 5962-8763308QA<br>SMJ320C15-25JD<br>M | | | 5962-8763308YA | OBSOLETE | JLCC | FJ | 44 | | TBD | Call TI | Call TI | -55 to 125 | | | | SMJ320C15-25FJM | OBSOLETE | JLCC | FJ | 44 | | TBD | Call TI | Call TI | -55 to 125 | 5962-8763308YA<br>SMJ320C15-25FJ<br>M | | | SMJ320C15-25JDM | OBSOLETE | CDIP SB | JD | 40 | | TBD | Call TI | N / A for Pkg Type | -55 to 125 | 5962-8763308QA<br>SMJ320C15-25JD<br>M | | | TMS320C10FNA | OBSOLETE | | | 44 | | TBD | Call TI | Call TI | | | | | TMS320C10FNL | OBSOLETE | PLCC | FN | 44 | | TBD | Call TI | Call TI | 0 to 70 | @1987 TI | | | TMS320C10FNL25 | NRND | PLCC | FN | 44 | | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | 0 to 70 | -25<br>@1987 TI<br>TMS320C10FNL | | | TMS320C10FNLR25 | OBSOLETE | PLCC | FN | 44 | | TBD | Call TI | Call TI | | -25<br>@1987 TI<br>TMS320C10FNL | | | TMS320C10NA | OBSOLETE | PDIP | N | 40 | | TBD | Call TI | Call TI | -40 to 85 | TMS320C10NA<br>@1987 TI | | | TMS320C10NL | NRND | PDIP | N | 40 | | TBD | Call TI | Call TI | 0 to 0 | @1987 TI | | | TMS320C10NL-25 | NRND | PDIP | N | 40 | | TBD | Call TI | Call TI | 0 to 70 | @1987 TI | | | TMS320C10NL25 | OBSOLETE | | | 0 | | TBD | Call TI | Call TI | 0 to 0 | | | | TMS320C14FNL | OBSOLETE | PLCC | FN | 68 | | TBD | Call TI | Call TI | 0 to 70 | @1991 TI<br>TMS320C14FNL | | | TMS320C14FNLR | OBSOLETE | PLCC | FN | 68 | | TBD | Call TI | Call TI | | @1991 TI<br>TMS320C14FNL | | | TMS320C15FNA | OBSOLETE | PLCC | FN | 44 | | TBD | Call TI | Call TI | -40 to 85 | | | | TMS320C15FNL | OBSOLETE | PLCC | FN | 44 | | TBD | Call TI | Call TI | 0 to 70 | | | | TMS320C15FNL25 | OBSOLETE | PLCC | FN | 44 | | TBD | Call TI | Call TI | 0 to 70 | | | | TMS320C15NA | OBSOLETE | PDIP | N | 40 | | TBD | Call TI | Call TI | -40 to 85 | | | | TMS320C15NL | OBSOLETE | PDIP | N | 40 | | TBD | Call TI | Call TI | | | | | TMS320C15NL-25 | OBSOLETE | PDIP | N | 40 | | TBD | Call TI | Call TI | 0 to 70 | | | www.ti.com 21-Mar-2013 | Orderable Device | Status | Package Type | Package | Pins | Package Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Top-Side Markings | Samples | |------------------|----------|--------------|---------|------|-------------|----------|------------------|---------------|--------------|-------------------|---------| | | (1) | | Drawing | | | (2) | | (3) | | (4) | | | TMS320C15NL25 | OBSOLETE | PLCC | NL | 40 | | TBD | Call TI | Call TI | 0 to 0 | | | | TMS320C15PEL | OBSOLETE | QFP | PE | 44 | | TBD | Call TI | Call TI | 0 to 70 | | | | TMS320C16PGL | OBSOLETE | QFP | PG | 64 | | TBD | Call TI | Call TI | 0 to 70 | | | | TMS320C17FNL | OBSOLETE | PLCC | FN | 44 | | TBD | Call TI | Call TI | 0 to 70 | | | | TMS320C17NL | OBSOLETE | PDIP | N | 40 | | TBD | Call TI | Call TI | | | | | TMS320LC15FNL | OBSOLETE | PLCC | FN | 44 | | TBD | Call TI | Call TI | 0 to 70 | | | | TMS320LC15NL | OBSOLETE | PDIP | N | 40 | | TBD | Call TI | Call TI | | | | | TMS320P14FNL | OBSOLETE | PLCC | FN | 68 | | TBD | Call TI | Call TI | 0 to 70 | | | | TMS320P14FNLG4 | OBSOLETE | PLCC | FN | 68 | | TBD | Call TI | Call TI | | | | | TMS320P15FNL | OBSOLETE | PLCC | FN | 44 | | TBD | Call TI | Call TI | 0 to 70 | | | | TMS320P15FNL25 | OBSOLETE | PLCC | FN | 44 | | TBD | Call TI | Call TI | 0 to 70 | | | | TMS320P15NA | OBSOLETE | PDIP | N | 40 | | TBD | Call TI | Call TI | -40 to 85 | | | | TMS320P15NL | OBSOLETE | PDIP | N | 40 | | TBD | Call TI | Call TI | | | | | TMS320P15NL25 | OBSOLETE | PDIP | N | 40 | | TBD | Call TI | Call TI | 0 to 70 | | | | TMS320P17FNA | OBSOLETE | PLCC | FN | 44 | | TBD | Call TI | Call TI | -40 to 85 | | | | TMS320P17FNL | OBSOLETE | PLCC | FN | 44 | | TBD | Call TI | Call TI | 0 to 70 | | | | TMS320P17FNLR | OBSOLETE | PLCC | FN | 44 | | TBD | Call TI | Call TI | 0 to 70 | | | | TMS320P17NL | OBSOLETE | PDIP | N | 40 | | TBD | Call TI | Call TI | | | | | TMS320SS16NL | OBSOLETE | PDIP | N | 40 | | TBD | Call TI | Call TI | | | | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) www.ti.com (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. <sup>(4)</sup> Only one of markings shown within the brackets will appear on the physical device. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SMJ320C15, TMS320C15: Catalog: TMS320C15 Military: SMJ320C15 NOTE: Qualified Version Definitions: Catalog - TI's standard catalog product Military - QML certified for Military and Defense Applications #### JD (R-CDIP-T\*\*) #### . #### **CERAMIC SIDE-BRAZE DUAL-IN-LINE PACKAGE** NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package is hermetically sealed with a metal lid. - D. The terminals are gold-plated. #### FZ (S-CQCC-J\*\*) #### 28 LEAD SHOWN #### J-LEADED CERAMIC CHIP CARRIER NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. #### 44 PINS SHOWN NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Index mark may appear on top or bottom depending on package vendor. - D. This package is hermetically sealed with a metal lid. #### N (R-PDIP-T\*\*) #### PLASTIC DUAL-IN-LINE PACKAGE #### 24 PIN SHOWN NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Falls within JEDEC MS-011 - D. Falls within JEDEC MS-015 (32 pin only) #### FN (S-PQCC-J\*\*) #### 20 PIN SHOWN #### PLASTIC J-LEADED CHIP CARRIER NOTES: A. All linear dimensions are in inches (millimeters). B. This drawing is subject to change without notice. C. Falls within JEDEC MS-018 1 #### PE (S-PQFP-G44) ## PLASTIC QUAD FLATPACK NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Contact field sales office to determine if a tighter coplanarity requirement is available for this package. 1 #### PG (R-PQFP-G64) #### PLASTIC QUAD FLATPACK NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Contact field sales office to determine if a tighter coplanarity requirement is available for this package. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u> RFID www.ti-rfid.com OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a> Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>