## Dual Channel Differential DSL Line Driver

The ISL1532 is a dual channel differential amplifier designed for driving full rate ADSL2+ signals at very low power dissipation. The high drive capability of 450 mA makes this driver ideal for DMT designs. It contains two pairs of wideband, high-voltage, current mode feedback amplifiers designed on Intersil's HS30 Bipolar SOI process for low power consumption in DSL systems.

These drivers achieve an MTPR distortion measurement of better than 70 dB , while consuming typically 5 mA per DSL channel of total supply current. This supply current can be set using a resistor on the $\mathrm{I}_{\text {ADJ }}$ pin. Two other pins ( $\mathrm{C}_{0}$ and $\mathrm{C}_{1}$ ) can also be used to adjust supply current to one of four pre-set modes (full- $I_{S}, 3 / 4-I_{S}, 1 / 2-I_{S}$, and full power-down). $\mathrm{C}_{0}$ and $\mathrm{C}_{1}$ inputs are design to pull high initially. Floating these inputs will put the device in disable mode. This is contrary to EL1528 where $\mathrm{C}_{0}$ and $\mathrm{C}_{1}$ inputs pull low initially and is in the enable state when $\mathrm{C}_{0}$ and $\mathrm{C}_{1}$ pins are floated.

The ISL1532 operates on $\pm 5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ supplies and retains its bandwidth and linearity over the complete supply range.

The device is supplied in a thermally-enhanced 20 Ld HTSSOP and the small footprint ( $4 \times 5 \mathrm{~mm}$ ) 24 Ld QFN packages. The ISL1532 is specified for operation over the full $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ temperature range.

The ISL1532 provides larger output swing at heavy loads, higher slew rate, and higher bandwidth while maintaining pin-to-pin drop-in compatibility with the EL1528. The ISL1532 integrates 50k pull-up resistors on $\mathrm{C}_{0}$ and $\mathrm{C}_{1}$ pins.

## Pinouts

## Features

- 450mA output drive capability
- 44.4V $\mathrm{V}_{\mathrm{P}-\mathrm{P}}$ differential output drive into $100 \Omega$
- $\pm 5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ supply operation
- MTPR of -70 dB
- Operates down to $2 m A$ per amplifier supply current
- Current control pins
- Channel separation
- 80dB @ 500kHz
- Direct pin-to-pin replacement for EL1528
- Pb-free plus anneal available (RoHS compliant)


## Applications

- Dual port ADSL2+ line drivers
- HDSL line drivers


ISL1532 (20 Ld HTSSOP)
TOP VIEW

*THERMAL PAD INTERNALLY CONNECTED TO GND

## Ordering Information

| PART NUMBER (See Note) | PART MARKING | TAPE \& REEL | PACKAGE (Pb-Free) | PKG. DWG. \# |
| :---: | :---: | :---: | :---: | :---: |
| ISL1532IRZ | 1532 IRZ | - | 24 Ld QFN | MDP0046 |
| ISL1532IRZ-T7 | 1532 IRZ | 7" | 24 Ld QFN | MDP0046 |
| ISL1532IRZ-T13 | 1532 IRZ | 13" | 24 Ld QFN | MDP0046 |
| ISL1532IVEZ | 1532 IVEZ | - | 20 Ld HTSSOP | MDP0048 |
| ISL1532IVEZ-T7 | 1532 IVEZ | $7 "$ | 20 Ld HTSSOP | MDP0048 |
| ISL1532IVEZ-T13 | 1532 IVEZ | $13 "$ | 20 Ld HTSSOP | MDP0048 |

NOTE: Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and 100\% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb -free soldering operations. Intersil Pb -free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

| Absolute Maximum |  |
| :---: | :---: |
| $\mathrm{V}_{\mathrm{S}^{+}}$to $\mathrm{V}_{\mathrm{S}^{-}}$Supply Voltage. | -0.3V to 30V |
| $\mathrm{V}^{+}+$Voltage to GND | 0.3V to 30V |
| $\mathrm{V}_{\mathrm{S}}$ - Voltage to GND | -30V to 0.3V |
| Driver $\mathrm{V}_{1 \mathrm{~N}^{+}}$Voltage | $\mathrm{V}_{\mathrm{S}^{-}}$to $\mathrm{V}^{\text {S }}$ |
| $\mathrm{C}_{0}, \mathrm{C}_{1}$ Voltage to GND | -0.3V to 6V |
| $\mathrm{I}_{\text {ADJ }}$ Voltage to GND | 0.3V |

Current into any Input . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8mA
Output Current from Driver (Static) . . . . . . . . . . . . . . . . . . . . . . 50mA
Power Dissipation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . See Curves
Storage Temperature Range . . . . . . . . . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Operating Temperature Range . . . . . . . . . . . . . . . . . . $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Operating Junction Temperature . . . . . . . . . . . . . . . $-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

## ESD Rating

Human Body Model (Per MIL-STD-883 Method 3015.7). . . . . . . 3kV
Machine Model (Per EIAJ ED-4701 Method C-111) . . . . . . . . . 250V
CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

IMPORTANT NOTE: All parameters having Min/Max specifications are guaranteed. Typical values are for information purposes only. Unless otherwise noted, all tests are at the specified temperature and are pulsed tests, therefore: $T_{J}=T_{C}=T_{A}$.

Electrical Specifications $V_{S}= \pm 12 \mathrm{~V}, \mathrm{R}_{\mathrm{F}}=3 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{L}}=65 \Omega, \mathrm{I}_{\mathrm{ADJ}}=\mathrm{C}_{0}=\mathrm{C}_{1}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$. Amplifiers tested separately.

| PARAMETER | DESCRIPTION | CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SUPPLY CHARACTERISTICS |  |  |  |  |  |  |
| $\mathrm{I}^{+}+\left(\right.$Full $\mathrm{I}_{\mathrm{S}}$ ) | Positive Supply Current per Amplifier | All outputs at $0 \mathrm{~V}, \mathrm{C}_{0}=\mathrm{C}_{1}=0 \mathrm{~V}, \mathrm{R}_{\text {ADJ }}=0$ | 3.75 | 4.9 | 6.5 | mA |
| $\mathrm{I}_{S^{-}}\left(\right.$Full $\mathrm{I}_{\text {S }}$ ) | Negative Supply Current per Amplifier | All outputs at $0 \mathrm{~V}, \mathrm{C}_{0}=\mathrm{C}_{1}=0 \mathrm{~V}, \mathrm{R}_{\text {ADJ }}=0$ | -6.3 | -4.7 | -3.5 | mA |
| $\mathrm{IS}^{+}\left(3 / 4 \mathrm{I}_{\mathrm{S}}\right)$ | Positive Supply Current per Amplifier | All outputs at $0 \mathrm{~V}, \mathrm{C}_{0}=5 \mathrm{~V}, \mathrm{C}_{1}=0 \mathrm{~V}, \mathrm{R}_{\text {ADJ }}=0$ |  | 3.8 |  | mA |
| $\mathrm{I}^{-}$( $3 / 4 \mathrm{IS}$ ) | Negative Supply Current per Amplifier | All outputs at $0 \mathrm{~V}, \mathrm{C}_{0}=5 \mathrm{~V}, \mathrm{C}_{1}=0 \mathrm{~V}, \mathrm{R}_{\text {ADJ }}=0$ |  | -3.5 |  | mA |
| $\mathrm{I}^{+}+\left(1 / 2 \mathrm{I}_{\mathrm{S}}\right)$ | Positive Supply Current per Amplifier | All outputs at $0 \mathrm{~V}, \mathrm{C}_{0}=0 \mathrm{~V}, \mathrm{C}_{1}=5 \mathrm{~V}, \mathrm{R}_{\text {ADJ }}=0$ | 1.87 | 2.6 | 3.75 | mA |
| $\mathrm{I}^{-}$( $1 / 2 \mathrm{IS}$ ) | Negative Supply Current per Amplifier | All outputs at $0 \mathrm{~V}, \mathrm{C}_{0}=0 \mathrm{~V}, \mathrm{C}_{1}=5 \mathrm{~V}, \mathrm{R}_{\text {ADJ }}=0$ | -3.75 | -2.4 | -1.75 | mA |
| IS+ (Power-down) | Positive Supply Current per Amplifier | All outputs at $0 \mathrm{~V}, \mathrm{C}_{0}=\mathrm{C}_{1}=5 \mathrm{~V}, \mathrm{R}_{\text {ADJ }}=0$ |  | 0.25 | 1.0 | mA |
| Is- (Power-down) | Negative Supply Current per Amplifier | All outputs at $0 \mathrm{~V}, \mathrm{C}_{0}=\mathrm{C}_{1}=5 \mathrm{~V}, \mathrm{R}_{\text {ADJ }}=0$ | -1.0 | 0 |  | mA |
| $\mathrm{I}_{\text {GND }}$ | GND Supply Current per Amplifier | All outputs at 0 V |  | 0.25 |  | mA |

INPUT CHARACTERISTICS

| $\mathrm{V}_{\text {OS }}$ | Input Offset Voltage |  | -10 | 1 | +10 | mV |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\Delta \mathrm{V}_{\text {OS }}$ | V OS Mismatch |  | -5 | 0 | +5 | mV |
| $\mathrm{IB}^{+}$ | Non-Inverting Input Bias Current |  | -15 |  | +14 | $\mu \mathrm{A}$ |
| $\mathrm{IB}^{-}$ | Inverting Input Bias Current |  | -30 |  | +30 | $\mu \mathrm{A}$ |
| $\Delta \mathrm{I}_{\mathrm{B}^{-}}$ | $\mathrm{I}_{\mathrm{B}}$ - Mismatch |  | -25 | 0 | +25 | $\mu \mathrm{A}$ |
| $\mathrm{R}_{\mathrm{OL}}$ | Transimpedance |  | 1 | 3.4 | 8 | $\mathrm{M} \Omega$ |
| $\mathrm{e}_{\mathrm{N}}$ | Input Noise Voltage |  |  | 3.5 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| ${ }^{\mathrm{i}} \mathrm{N}$ | -Input Noise Current |  |  | 2 |  | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage | $\mathrm{C}_{0}$ and $\mathrm{C}_{1}$ inputs, with signal | 1.8 |  |  | V |
|  |  | $\mathrm{C}_{0}$ and $\mathrm{C}_{1}$ inputs, without signal | 1.6 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage | $\mathrm{C}_{0}$ and $\mathrm{C}_{1}$ inputs |  |  | 0.8 | V |
|  | Input High Current for $\mathrm{C}_{0}, \mathrm{C}_{1}$ | $\mathrm{C}_{0}=5 \mathrm{~V}, \mathrm{C}_{1}=5 \mathrm{~V}$ | 10 | 20 | 40 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {IL }}$ | Input Low Current for $\mathrm{C}_{0}$ or $\mathrm{C}_{1}$ | $\mathrm{C}_{0}=0 \mathrm{~V}, \mathrm{C}_{1}=0 \mathrm{~V}$ | -3.0 | -0.3 |  | $\mu \mathrm{A}$ |

Electrical Specifications $\mathrm{V}_{\mathrm{S}}= \pm 12 \mathrm{~V}, \mathrm{R}_{\mathrm{F}}=3 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{L}}=65 \Omega, \mathrm{I}_{\mathrm{ADJ}}=\mathrm{C}_{0}=\mathrm{C}_{1}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$. Amplifiers tested separately. (Continued)

| PARAMETER | DESCRIPTION | CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OUTPUT CHARACTERISTICS |  |  |  |  |  |  |
| V OUT | Loaded Output Swing ( $\mathrm{R}_{\mathrm{L}}$ Single-ended to GND) | $\mathrm{R}_{\mathrm{L}}=100 \Omega$ |  | $\pm 11.1$ |  | V |
|  |  | $\mathrm{R}_{\mathrm{L}}=50 \Omega(+)$ | +10.5 | +10.95 |  | V |
|  |  | $\mathrm{R}_{\mathrm{L}}=50 \Omega(-)$ |  | -10.95 | -10.5 | V |
|  |  | $\mathrm{R}_{\mathrm{L}}=25 \Omega(+)$ | +10.0 | +10.7 |  | V |
|  |  | $\mathrm{R}_{\mathrm{L}}=25 \Omega(-)$ |  | -10.5 | -9.6 | V |
| ${ }^{\text {IOL }}$ | Linear Output Current | $A_{V}=5, R_{L}=10 \Omega, f=100 \mathrm{kHz}, T H D=-60 \mathrm{dBc}$ <br> ( $10 \Omega$ single-ended) |  | 450 |  | mA |
| Iout | Output Current | $\mathrm{V}_{\text {OUT }}=1 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=1 \Omega$ |  | 1 |  | A |

DYNAMIC PERFORMANCE

| BW | -3dB Bandwidth | $A_{V}=+5, R_{\text {L-DIFF }}=100 \Omega$ |  | 50 | MHz |
| :---: | :---: | :---: | :---: | :---: | :---: |
| HD2 | 2nd Harmonic Distortion | $\begin{aligned} & \mathrm{f}_{\mathrm{C}}=1 \mathrm{MHz}, \mathrm{R}_{\mathrm{F}}=5 \mathrm{k} \Omega, \mathrm{~A}_{\mathrm{V}}=10, \\ & \mathrm{R}_{\text {L-DIFF }}=100 \Omega, \mathrm{~V}_{\text {OUT }}=2 \mathrm{~V}_{\text {PP-DIFF }} \end{aligned}$ |  | -90 | dBc |
|  |  | $\mathrm{f}_{\mathrm{C}}=1 \mathrm{MHz}, \mathrm{R}_{\mathrm{F}}=5 \mathrm{k} \Omega, \mathrm{~A}_{\mathrm{V}}=10, \mathrm{R}_{\mathrm{L}-\mathrm{DIFF}}=50 \Omega \text {, }$ $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V}_{\text {PP-DIFF }}$ |  | -85 | dBc |
| HD3 | 3rd Harmonic Distortion | $\begin{aligned} & \mathrm{f}_{\mathrm{C}}=1 \mathrm{MHz}, \mathrm{R}_{\mathrm{F}}=5 \mathrm{k} \Omega, \mathrm{~A}_{\mathrm{V}}=10, \\ & \mathrm{R}_{\text {L-DIFF }}=100 \Omega, \mathrm{~V}_{\text {OUT }}=2 \mathrm{~V}_{\text {PP-DIFF }} \end{aligned}$ |  | -80 | dBc |
|  |  | $\mathrm{f}_{\mathrm{C}}=1 \mathrm{MHz}, \mathrm{R}_{\mathrm{F}}=5 \mathrm{k} \Omega, \mathrm{~A}_{\mathrm{V}}=10, \mathrm{R}_{\mathrm{L}-\text { DIFF }}=50 \Omega,$ $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V}_{\text {PP-DIFF }}$ |  | -65 | dBc |
| MTPR | Multi-Tone Power Ratio | $\begin{aligned} & 26 \mathrm{kHz} \text { to } 1.1 \mathrm{MHz}, \mathrm{R}_{\mathrm{LINE}}=100 \Omega \text {, } \\ & \mathrm{P}_{\mathrm{LINE}}=20.4 \mathrm{dBM} \end{aligned}$ |  | -70 | dBc |
| SR | Slew rate (single-ended) | $\mathrm{V}_{\text {OUT }}$ from -8 V to +8 V measured at $\pm 4 \mathrm{~V}$ | 200 | 400 | $\mathrm{V} / \mu \mathrm{s}$ |

Pin Descriptions

| 20 Ld HTSSOP | 24 Ld QFN | PIN NAME | FUNCTION | CIRCUIT |
| :---: | :---: | :---: | :---: | :---: |
| 1 | 23 | COAB (Note 1) | DSL Channel 1 current control pin |  |
| 2 | 24 | C1AB (Note 1) | DSL Channel 1 current control pin | (Reference Circuit 1) |
|  | 5, 11, 12, 21 | NC | Not connected |  |
| 3 | 1 | VINA+ | Amplifier A non-inverting input | CIRCUIT 2 |
| 4 | 2 | VINB+ | Amplifier B non-inverting input | (Reference Circuit 2) |

## Pin Descriptions

| 20 Ld HTSSOP | 24 Ld QFN | PIN NAME | FUNCTION | CIRCUIT |
| :---: | :---: | :---: | :---: | :---: |
| 6 | 4 | IADJ (Note 2) | Supply current control pin for both DSL Channels 1 and 2 | CIRCUIT 3 |
| 5 | 3 | GND | Ground connection |  |
| 7 | 6 | VINC+ | Amplifier C non-inverting input | (Reference Circuit 2) |
| 8 | 7 | VIND+ | Amplifier D non-inverting input | (Reference Circuit 2) |
| 9 | 8 | C1CD (Note 3) | DSL Channel 2 current control pin | (Reference Circuit 1) |
| 10 | 9 | COCD (Note 3) | DSL Channel 2 current control pin | (Reference Circuit 1) |
| 11 | 10 | VS+ | Positive supply |  |
| 12 | 13 | VOUTD | Amplifier D output | (Reference Circuit 2) |
| 13 | 14 | VIND- | Amplifier D inverting input | (Reference Circuit 2) |
| 14 | 15 | VINC- | Amplifier C inverting input | (Reference Circuit 2) |
| 15 | 16 | VOUTC | Amplifier C output | (Reference Circuit 2) |
| 16 | 17 | VOUTB | Amplifier B output | (Reference Circuit 2) |
| 17 | 18 | VINB- | Amplifier B inverting input | (Reference Circuit 2) |
| 18 | 19 | VINA- | Amplifier A inverting input | (Reference Circuit 2) |
| 19 | 20 | VOUTA | Amplifier A output | (Reference Circuit 2) |
| 20 | 22 | VS- | Negative supply |  |

NOTES:

1. Amplifiers $A$ and $B$ comprise DSL Channel 1. $C_{O A B}$ and $C_{1 A B}$ control IS settings for DSL Channel 1 .
2. $I_{A D J}$ controls bias current $\left(I_{S}\right)$ setting for both $D S L$ channels.
3. Amplifiers $C$ and $D$ comprise DSL Channel $2 . C_{0 C D}$ and $C_{1 C D}$ control $I_{S}$ settings for DSL Channel 2.

## Typical Performance Curves



FIGURE 1. DIFFERENTIAL FREQUENCY RESPONSE vs $R_{F}$ (FULL Is)


FIGURE 2. DIFFERENTIAL FREQUENCY RESPONSE vS R $_{F}$ ( $3 / 4 \mathrm{I}$ )

## Typical Performance Curves (Continued)



FIGURE 3. DIFFERENTIAL FREQUENCY RESPONSE vs $\mathbf{R}_{\mathbf{F}}$ (1/2 IS)


FIGURE 5. COMMON-MODE FREQUENCY RESPONSE vs RF (3/4 IS)


FIGURE 7. DIFFERENTIAL FREQUENCY RESPONSE vs RF (FULL IS)


FIGURE 4. COMMON-MODE FREQUENCY RESPONSE vs $R_{F}$ (FULL IS)


FIGURE 6. COMMON-MODE FREQUENCY RESPONSE vs RF ( $1 / 2 \mathrm{I}_{\mathrm{S}}$ )


FIGURE 8. DIFFERENTIAL FREQUENCY RESPONSE vs RF ( $3 / 4 I_{S}$ )

## Typical Performance Curves (Continued)



FIGURE 9. DIFFERENTIAL FREQUENCY RESPONSE vs $R_{F}$ (1/2 IS)


FIGURE 11. COMMON-MODEFREQUENCY RESPONSE vs $R_{F}$ (3/4 IS)


FIGURE 13. DIFFERENTIAL FREQUENCY RESPONSE vs $C_{L}$ (FULL IS)


FIGURE 10. COMMON-MODE FREQUENCY RESPONSE vs $R_{F}$ (FULL IS)


FIGURE 12. COMMON-MODE FREQUENCY RESPONSE vs RF ( $1 / 2 \mathrm{I}_{\mathrm{S}}$ )


FIGURE 14. DIFFERENTIAL FREQUENCY RESPONSE vs $C_{L}$ ( $3 / 4 I_{S}$ )

## Typical Performance Curves (Continued)



FIGURE 15. DIFFERENTIAL FREQUENCY RESPONSE vs $C_{L}$ (1/2 IS)


FIGURE 17. DIFFERENTIAL FREQUENCY RESPONSE vs $C_{L}$ (3/4 IS)


FIGURE 19. DIFFERENTIAL FREQUENCY RESPONSE vs $R_{L}$ (FULL IS)


FIGURE 16. DIFFERENTIAL FREQUENCY RESPONSE vs $C_{L}$ (FULL IS)


FIGURE 18. DIFFERENTIAL FREQUENCY RESPONSE vs $C_{L}$ ( $1 / 2 \mathrm{I}_{\mathrm{S}}$ )


FIGURE 20. DIFFERENTIAL FREQUENCY RESPONSE vs $R_{L}$ (3/4 IS)

## Typical Performance Curves (Continued)



FIGURE 21. DIFFERENTIAL FREQUENCY RESPONSE vs $R_{L}$ (1/2 IS)


FIGURE 23. DIFFERENTIAL FREQUENCY RESPONSE vs $R_{L}$ (3/4 IS)


FIGURE 25. HARMONICS DISTORTION vs DIFFERENTIAL OUTPUT VOLTAGE (FULL IS)


FIGURE 22. DIFFERENTIAL FREQUENCY RESPONSE vs $R_{L}$ (FULL IS)


FIGURE 24. DIFFERENTIAL FREQUENCY RESPONSE vs $R_{L}$ ( $1 / 2 \mathrm{I}_{\mathrm{S}}$ )


FIGURE 26. HARMONICS DISTORTION vs DIFFERENTIAL OUTPUT VOLTAGE (3/4 IS)

Typical Performance Curves (Continued)


FIGURE 27. HARMONICS DISTORTION vs DIFFERENTIAL OUTPUT VOLTAGE ( $1 / 2 \mathrm{I}_{\mathrm{S}}$ )


FIGURE 29. HARMONIC DISTORTION vs DIFFERENTIAL OUTPUT VOLTAGE ( $3 / 4 \mathrm{I}_{\mathrm{S}}$ )


FIGURE 31. HARMONIC DISTORTION vs DIFFERENTIAL OUTPUT VOLTAGE (FULL IS)


FIGURE 28. HARMONIC DISTORTION vs DIFFERENTIAL OUTPUT VOLTAGE (FULL IS)


FIGURE 30. HARMONIC DISTORTION vs DIFFERENTIAL OUTPUT VOLTAGE ( $1 / 2 \mathrm{I}_{\mathrm{S}}$ )


FIGURE 32. HARMONIC DISTORTION vs DIFFERENTIAL OUTPUT VOLTAGE (3/4 IS)

Typical Performance Curves (Continued)


FIGURE 33. HARMONIC DISTORTION vs DIFFERENTIAL OUTPUT VOLTAGE ( $1 / 2 \mathrm{I}_{\mathrm{S}}$ )


FIGURE 35. QUIESCENT SUPPLY CURRENT vs R ${ }_{\text {ADJ }}$


FIGURE 37. CHANNEL SEPARATION vs FREQUENCY


FIGURE 34. SUPPLY CURRENT vs SUPPLY VOLTAGE


FIGURE 36. OUTPUT IMPEDANCE vs FREQUENCY


FIGURE 38. PSRR vs FREQUENCY

## Typical Performance Curves (Continued)



FIGURE 39. DIFFERENTIAL GAIN/PHASE (FULL IS)


FIGURE 41. DIFFERENTIAL GAIN/PHASE (1/2 IS)


FIGURE 43. PACKAGE POWER DISSIPATION vs AMBIENT TEMPERATURE


FIGURE 40. DIFFERENTIAL GAIN/PHASE (3/4 IS)


FIGURE 42. VOLTAGE AND CURRENT NOISE vs FREQUENCY


FIGURE 44. PACKAGE POWER DISSIPATION vs AMBIENT TEMPERATURE

## Applications Information

The ISL1532 consists of two sets of high-power line driver amplifiers that can be connected for full duplex differential line transmission. The amplifiers are designed to be used with signals up to 10 MHz and produce low distortion levels. The ISL1532 has been optimized as a line driver for ADSL2+ CO application. The driver output stage has been sized to provide full ADSL2+ CO power level of 20 dBM onto the telephone lines. Realizing that the actual peak output voltages and currents vary with the line transformer turns ratio, the ISL1532 is designed to support 450 mA of output current which exceeds the level required for 1:2 transformer ratio. A typical ADSL2+ interface circuit is shown in Figure 45. Each amplifier has identical positive gain connections, and optimum common-mode rejection occurs. Further, DC input errors are duplicated and create common-mode rather than differential line errors.


FIGURE 45. TYPICAL LINE INTERFACE CONNECTION

## Input Connections

The ISL1532 amplifiers are somewhat sensitive to source impedance. In particular, they do not like being driven by inductive sources. More than 100 nH of source impedance can cause ringing or even oscillations. This inductance is equivalent to about 4 " of unshielded wiring, or 6 " of unterminated transmission line. Normal high-frequency construction obviates any such problem.

## Power Control Function

The ISL1532 contains two forms of power control operation. Two digital inputs, $\mathrm{C}_{0}$ and $\mathrm{C}_{1}$, can be used to control the supply current of the ISL1532 drive amplifiers. $\mathrm{C}_{0}$ and $\mathrm{C}_{1}$ inputs are designed to pull high initially. Floating these inputs will put the device in disable mode.

As the supply current is reduced, the ISL1532 will start to exhibit slightly higher levels of distortion and the frequency response will be limited. The four power modes of the ISL1532 are set up as shown in Table 1.

TABLE 1. POWER MODES OF THE ISL1532

| $\mathbf{C}_{\mathbf{1}}$ | $\mathbf{C}_{\mathbf{0}}$ | OPERATION |
| :---: | :---: | :--- |
| 0 | 0 | $I_{\text {S }}$ Full Power Mode |
| 0 | 1 | $3 / 4 I_{\text {S }}$ Power Mode |
| 1 | 0 | $1 / 2 I_{\text {S }}$ Power Mode |
| 1 | 1 | Power-down |

Another method for controlling the power consumption of the ISL1532 is to connect a resistor from the $\mathrm{I}_{\text {ADJ }}$ pin to ground. When the $\mathrm{I}_{\mathrm{ADJ}}$ pin is grounded (the normal state), the supply current per channel is as per the Electrical Specifications table on page 3. When a resistor is inserted, the supply current is scaled according to the "R RET vs IS" graphs in the Performance Curves section.

Both methods of power control can be used simultaneously. In this case, positive and negative supply currents (per amp) are given by the equations below:
$\mathrm{I}_{\mathrm{S}}+=0.34 \mathrm{~mA}+\frac{5.06 \mathrm{~mA}}{1+\left(\mathrm{R}_{\mathrm{SET}} / 1300\right)} \mathrm{x}$
$\left(3 / 4 \overline{\mathrm{C}_{1}}+1 / 2 \overline{\mathrm{C}_{0}}-\overline{\mathrm{C}_{1}} \times \overline{\mathrm{C}_{0}} \times 1 / 4\right)$
$\mathrm{I}_{\mathrm{S}^{-}}=\frac{-5.06 \mathrm{~mA}}{1+\left(\mathrm{R}_{\mathrm{SET}} / 1300\right)} \mathrm{x}$
$\left(3 / 4 \overline{\mathrm{C}_{1}}+1 / 2 \overline{\mathrm{C}_{0}}-\overline{\mathrm{C}_{1}} \times \overline{\mathrm{C}_{0}} \times 1 / 4\right)$

## Power Supplies and Dissipation

Due to the high power drive capability of the ISL1532, much attention needs to be paid to power dissipation. The power that needs to be dissipated in the ISL1532 has two main contributors. The first is the quiescent current dissipation. The second is the dissipation of the output stage.

The quiescent power in the ISL1532 is not constant with varying outputs. In reality, $50 \%$ of the total quiescent supply current needed to power each driver is converted in to output current. Therefore, in the equation below we should subtract the average output current, $I_{\mathrm{O}}$, or $1 / 2 \mathrm{I}_{\mathrm{Q}}$, whichever is the lowest. We'll call this term IX.
$\mathrm{P}_{\text {Dquiescent }}=\mathrm{V}_{\mathrm{S}} \times\left(\mathrm{I}_{\mathrm{S}}-2 \mathrm{I}_{\mathrm{X}}\right)$
where:

- $\mathrm{V}_{\mathrm{S}}$ is the supply voltage $\left(\mathrm{V}_{\mathrm{S}^{+}}\right.$to $\left.\mathrm{V}_{\mathrm{S}^{-}}\right)$
- $I_{S}$ is the operating supply current $\left(I_{S^{+}}-I_{S^{-}}\right) / 2$
- $I_{X}$ is the lesser of $I_{O}$ or $1 / 2 I_{Q}$

The dissipation in the output stage has two main contributors. Firstly, we have the average voltage drop across the output transistor and secondly, the average output current. For minimal power dissipation, the user should select the supply voltage and the line transformer ratio accordingly. The supply voltage should be kept as low as possible, while the transformer ratio should be selected so that the peak voltage required from the ISL1532 is close to the maximum available
output swing. There is a trade off, however, with the selection of transformer ratio. As the ratio is increased, the receive signal available to the receivers is reduced.

Once the user has selected the transformer ratio, the dissipation in the output stages can be selected with the following equation:
$\mathrm{P}_{\text {Dtransistors }}=2 \times \overline{\overline{\mathrm{O}}_{\mathrm{O}}} \times\left(\frac{\mathrm{V}_{\mathrm{S}}}{2}-\overline{\mathrm{V}_{\mathrm{O}}}\right)$
where:

- $\mathrm{V}_{\mathrm{S}}$ is the supply voltage $\left(\mathrm{V}_{\mathrm{S}^{+}}\right.$to $\left.\mathrm{V}_{\mathrm{S}^{-}}\right)$
- $\overline{\mathrm{V}}_{\mathrm{O}}$ is the average output voltage per channel
- $\overline{\mathrm{I}} \overline{\mathrm{O}}$ is the average output current per channel

The overall power dissipation ( $\mathrm{P}_{\text {DISS }}$ ) is obtained by summing $P_{\text {Dquiescent }}$ and $P_{\text {Dtransistor }}$.

## Estimating Line Driver Power Dissipation in ADSL2+ CO Applications

Figure 46 shows a typical ADSL CO line driver implementation. The average line power requirement for the ADSL2+ CO application is $20 \mathrm{dBM}(100 \mathrm{~mW})$ into a $100 \Omega$ line which translated to $3.16 \mathrm{~V}_{\mathrm{RMS}}$ line voltage. The ADSL2+ DMT peak to average ratio (crest factor) of 5.3 implies peak voltage of 16.7 V into the line. Using a differential drive configuration and transformer coupling with standard back termination, a transformer ratio of 1:1 is selected. With 1:1 transformer ratio, the impedance across the driver side of the transformer is $100 \Omega$, the average voltage is $3.16 \mathrm{~V}_{\mathrm{RMA}}$ and the average current is 31.6 mA . The power dissipated in the ISL1532 is a combination of the quiescent power and the output stage power when driving the line:

$$
\begin{align*}
& P_{D}=P_{\text {quiescent }}+P_{\text {output-stage }} \\
& P_{D}=V_{S} \times\left(I_{S}-2 I_{X}\right)+\left(V_{S}-2 \times V_{\text {OUT-RMS }}\right) \times I_{\text {OUT-RMS }} \tag{EQ.4}
\end{align*}
$$

In the full power mode and with $1.5 \mathrm{k} \mathrm{R}_{\mathrm{ADJ}}$ resistor, the ISL1532 consumes typically 2.7 mA quiescent current per amplifier and still able to maintain very low distortion. The distortion results are shown in typical performance section of the data sheet. When driving a load, a large portion (about $50 \%$ ) of the quiescent current becomes output load current. The total power dissipation per channel is:
$P_{D}=24 \times(2.7 \mathrm{~mA} \times 2 \times 50 \%)+2 \times 31.6 \mathrm{~mA} \times(12-3.16)$
where:
$P_{D}=623 \mathrm{~mW}$
The total power dissipation for dual channel is:
$P_{\text {Dtotal }}$
$=2 \times P_{D}$
$=1247 \mathrm{~mW}$

The $\theta_{\mathrm{JA}}$ requirement needs to be calculated. This is done using the equation:
$\Theta_{J A}=\frac{T_{J U N C T}-T_{\text {AMB }}}{P_{\text {DISS }}}$
where:

- $\mathrm{T}_{\text {JUNCT }}$ is the maximum die temperature $\left(+150^{\circ} \mathrm{C}\right)$
- $\mathrm{T}_{\mathrm{AMB}}$ is the maximum ambient temperature $\left(+85^{\circ} \mathrm{C}\right)$
- PDISS is the dissipation calculated above
- $\theta_{\mathrm{JA}}$ is the junction to ambient thermal resistance for the package when mounted on the PCB
$\Theta_{J A}=\frac{150-85}{1247 \mathrm{~mW}}=52^{\circ} \mathrm{C} / \mathrm{W}$


FIGURE 46. TYPICAL ADSL CO LINE DRIVER IMPLEMENTATION

## PCB Layout Considerations for QFN and HTSSOP Packages

The ISL1532 die is packaged in two thermally-efficient packages: a 24 Ld QFN (leadless plastic) and 20 Ld HTSSOP packages. Both have the thermal pads underneath the package and can use PCB surface metal vias areas and internal ground planes to spread heat away from the package. The larger the $P C B$ area, the lower the junction temperature of the device will be. In ADSL applications, multiple layer circuit boards with internal ground plane are generally used. 13 mil vias are recommended to connect the metal area under the device with the internal ground plane. Examples of the PCB layouts for the QFN and HTSSOP packages are shown in Figures 47 and 48 respectively. $37^{\circ} \mathrm{C} / \mathrm{W}$ (QFN package) and $+35^{\circ} \mathrm{C} / \mathrm{W}$ (HTSSOP package) are obtained with the ISL1532 demoboard. The demoboard is a 4-layer board built with 2 oz . copper and has a dimension of $4 \mathrm{in}^{2}$.

A separate application note for the QFN package and layout recommendation is available. If using the QFN package, the layout and manufacturing process recommendations should be carefully reviewed.


FIGURE 47. PCB LAYOUT - QFN PACKAGE


FIGURE 48. PCB LAYOUT - HTSSOP PACKAGE

## Output Loading

While the drive amplifiers can output in excess of 500 mA transiently, the internal metallization is not designed to carry more than 100 mA of steady DC current and there is no current-limit mechanism. The device can safely drive RMS sinusoidal currents of $2 \times 100 \mathrm{~mA}$, or 200 mA . This current is more than that required to drive line impedances to large output levels, but output short circuits cannot be tolerated. The series output resistor will usually limit currents to safe values in the event of line shorts. Driving lines with no series resistor is a serious hazard.

The amplifiers are sensitive to capacitive loading. More than 25 pF will cause peaking of the frequency response. The same is true of badly terminated lines connected without a series matching resistor.

## Power Supplies and Component Placement

The power supplies should be well bypassed close to the ISL1532. A $2.2 \mu \mathrm{~F}$ tantalum capacitor and a $0.1 \mu \mathrm{~F}$ ceramic capacitor for each supply works well. Since the load currents are differential, they should not travel through the board copper and set up ground loops that can return to amplifier inputs. Due to the class $A B$ output stage design, these currents have heavy harmonic content. If the ground terminal of the positive and negative bypass capacitors are connected to each other directly and then returned to circuit ground, no such ground loops will occur. This scheme is employed in the layout of the ISL1532 demonstration board, and documentation can be obtained from the factory.

The parallel combination of the feedback resistor and gain setting resistor and parasitic capacitance on the inverting input node forms a pole in the feedback path. If the frequency of this pole is low, it can lead to frequency peaking. Since the ISL1532 is a current feedback amplifier, the feedback resistor value is predetermined by design. The only way to increase the frequency of this pole is to reduce the parasitic capacitance on the inverting input node. Ground plane near the inverting input should be avoided to minimize the parasitic capacitance.

## Single Supply Operation

The ISL1532 can also be powered from a single supply voltage. When operating in this mode, the GND pins can still be connected directly to GND and the $\mathrm{C}_{0}$ and $\mathrm{C}_{1}$ pins are relative to GND. To calculate power dissipation, the equations in the previous section should be used, with $\mathrm{V}_{\mathrm{S}}$ equal to half the supply rail.

## Feedback Resistor Value

The bandwidth and peaking of the amplifiers varies with supply voltage somewhat and with gain settings. The feedback resistor values can be adjusted to produce an optimal frequency response. Here is a series of resistor values that produce an optimal driver frequency response (1dB peaking) for different supply voltages and gains:

TABLE 2. OPTIMUM DRIVER FEEDBACK RESISTOR FOR VARIOUS GAINS AND SUPPLY VOLTAGES

| SUPPLY VOLTAGE | DRIVER VOLTAGE GAIN |  |
| :---: | :---: | :---: |
|  | $\mathbf{5}$ | $\mathbf{1 0}$ |
| $\pm 12 \mathrm{~V}$ | 4 k | 3 k |

The ISL1532 features improved frequency compensation for all power modes and applications, allowing stable operation at very low power levels and eliminating any need for external "snubber" circuits. Differential circuits, such as ADSL2+ line driver applications, can be especially prone to common-mode oscillation. The ISL1532 is specifically compensated to eliminate this type of instability and allow for reliable operation even at very low power levels.

## Cable Termination Techniques

The traditional circuit for a line driver with passive termination is shown in Figure 49. $\mathrm{R}_{\mathrm{BM}}$ is the backmatch resistance added for proper termination at the source. This backmatch resistance is typically equal to the value of the cable line characteristic impedance and the load impedance. The output impedance of the amplifier is negligible in comparison with the value of the backmatch resistor it appears in series with. The gain equation reflects the output voltage across the load resistance with respect to the input voltage.


## FIGURE 49. TRADITIONAL CABLE TERMINATION TECHNIQUE

While functional, this passive termination circuit has some disadvantages. The output impedance of the driver, while small, can be a noticeable quantity. The backmatch resistor is necessary to properly terminate the source end of a transmission line such as a twisted pair, but now the voltage delivered to the load is split between that backmatch resistance and the load resistance. Since there is a required voltage level at the load, the driver must now produce twice the voltage swing. The voltage swing and power dissipation increases. The power burned in the backmatch resistor is lost as heat which causes the total power dissipation to doubled. There also is quiescent power used in the op amp.
An alternative technique of cable termination using positive feedback is shown in Figure 50. With negative feedback already in place to set the gain, positive feedback can be used to adjust the output impedance. Lowering the
backmatch resistor without compromising the total source termination impedance relaxes the output and supply voltage requirement for the amplifier and reduces the overall power dissipation. $R_{P 1}$ and $R_{P 2}$ are the only additions to the passive circuit and provide the positive feedback for the amplifier. This feedback synthesizes larger output impedance for the amplifier, allowing a reduction of the backmatch resistance. For convenience, a factor $K$ is being introduced. It is the ratio between the backmatch resistance and the physical backmatch resistor.
$K=\frac{R_{L}}{R B M}$


FIGURE 50. ACTIVE TERMINATION TECHNIQUE
The stability of the amplifier and the physical backmatch resistance tolerance typically limit $K$ to around 4 or 5 . The output impedance of the amplifier is increased by the positive feedback, allowing the backmatch resistance to decrease-keeping the total source impedance constant.


FIGURE 51. MEASURING OUTPUT IMPEDANCE
Figure 51 shows a standard method for measuring the output impedance of any circuit. Ohm's law applies, so a measured voltage ( $\mathrm{V}_{\mathrm{X}}$ ) applied to a node divided by the test current gives the impedance seen at that node. Ideal op amp simplifications (input terminals are at the same voltage and there is no current flowing into the inputs) $\mathrm{R}_{\mathrm{P} 2}$ is assumed much larger the $R_{B M}$ so the current through the positive feedback loop can be neglected. The voltage at the input terminals is given by a resistive divider of the output voltage on either side of the backmatch resistor. These feedback resistors alter the output resistance for the op amp, allowing reduction in the backmatch resistance. The derivations are as follows:
$V+=\frac{R_{P 1}}{R_{P 1}+R_{P 2}} \times V_{X}$
$V-=\frac{R_{G}}{R_{F}+R_{G}} \times V_{O}$
$R_{\text {SOURCE }}=\frac{v_{X}}{I_{X}}=R_{B M} /\left(1-\frac{R_{P_{1}}}{R_{P 1}+R_{P 2}} \times \frac{R_{F}+R_{G}}{R_{G}}\right)$
$R_{\text {SOURCE }}=R_{L}=K \times R B M$
$\mathrm{K}=1 /\left[1-\left(\frac{\mathrm{R}_{\mathrm{P} 1}}{\mathrm{R}_{\mathrm{P} 1}+\mathrm{R}_{\mathrm{P} 2}}\right) \times\left(\frac{\mathrm{R}_{\mathrm{F}}+\mathrm{R}_{\mathrm{G}}}{\mathrm{R}_{\mathrm{G}}}\right)\right]$
The overall gain of the active termination circuit is:

$$
\begin{equation*}
\left(\frac{\mathrm{V}_{\mathrm{O}}}{\mathrm{~V}_{\mathrm{IN}}}\right)=\frac{\mathrm{R}_{\mathrm{P} 2} /\left(\mathrm{R}_{\mathrm{P} 2}+\mathrm{R}_{\mathrm{P} 1}\right)}{\left(1+\frac{1}{\mathrm{~K}}\right) /\left(\frac{\mathrm{R}_{\mathrm{G}}+\mathrm{R}_{\mathrm{F}}}{\mathrm{R}_{\mathrm{G}}}\right)-\left(\frac{\mathrm{R}_{\mathrm{P} 1}}{\mathrm{R}_{\mathrm{P} 2}+\mathrm{R}_{\mathrm{P} 1}}\right)} \tag{EQ.10}
\end{equation*}
$$



FIGURE 52. DIFFERENTIAL LINE DRIVER USING ACTIVE TERMINATION TECHNIQUE

In an ADSL2+ system, the POTS phone line, a twisted pair cable is used for data transmission. As shown in Figure 52, the single ended active terminate line driver is reconfigured to drive differential lines. The gain resistor is shared to allow accurate gain matching between the two amplifiers. Applying the same analysis technique as the single ended circuit, the following relationship can be derived:
$K=1 /\left(1-\frac{R_{F}}{R_{P}}\right)$

$$
\begin{equation*}
\left(\frac{V_{\mathrm{OUT}}}{\mathrm{~V}_{\mathrm{IN}}}\right)=\frac{1+\mathrm{R}_{\mathrm{F}} / \mathrm{R}_{\mathrm{G}}+\mathrm{R}_{\mathrm{F}} / \mathrm{R}_{\mathrm{P}}}{2 \times\left(1-\frac{R_{\mathrm{F}}}{\mathrm{R}_{\mathrm{P}}}\right)} \tag{EQ.11}
\end{equation*}
$$

Table 3 is a quick comparison of the reduction in voltage and power requirements for the driver with passive or active termination. The key specification of a ADSL2+ CO driver are as follows: Peak output line power is 20dBM, POTS line impedance is $100 \Omega$ and the crest factor for ADSL DMT signal is 14.5 dB . This specification translates to 16.76 V peak-to-peak voltage on the line with 5.3 peak to average ratio PAR and 31.6 mA average output current. In the passive termination case where the load and backmatch resistors are the same, the amplifier must provide 33.52 V peak-to-peak at its outputs. A high voltage line driver typically needs 4 V of total headroom. As a result the total supply voltage required is 37.5 V . With the necessary output average current, that translates into 1.185 W dissipated in addition to the quiescent power of the amplifier.

TABLE 3.

| PASSIVE TERMINATION | ACTIVE TERMINATION |
| :---: | :---: |
| $16.5 \mathrm{~V}_{\text {P-p }}$ into a $100 \Omega$ line | $16.5 \mathrm{~V}_{\text {P-P }}$ into a $100 \Omega$ line |
| $\mathrm{V}_{\text {OUT }}$ DRIVER $=\mathrm{V}_{\text {RBM }}+$ <br> $V_{\text {RLOAD }}$ | $\mathrm{V}_{\text {OUT DRIVER }}=\mathrm{V}_{\text {RBM }}+$ <br> $V_{\text {RLOAD }}$ |
| RBM $=$ R LOAD | RBM $=\mathrm{R}_{\text {LOAD }} / 5$ |
| $\mathrm{V}_{\text {RBM }}=\mathrm{V}_{\text {RLOAD }}$ | $\mathrm{V}_{\text {RBM }}=\mathrm{V}_{\text {RLOAD }} / 5$ |
| $\mathrm{V}_{\text {OUT }}$ DRIVER $=33.52 \mathrm{~V}$ | $\mathrm{V}_{\text {OUT }}$ DRIVER $=20.11 \mathrm{~V}$ |
| $\mathrm{V}_{\text {SUPPLY }}=37.52$ | $\mathrm{V}_{\text {SUPPLY }}=24.11$ |
| IOUT $=31.6 \mathrm{~mA}$ | IOUT $=31.6 \mathrm{~mA}$ |
| POUT DRIVER $=V_{\text {SUPPLY }}{ }^{*}$ IOUT $=1.185 \mathrm{~W}$ (plus quiescent power) | POUT DRIVER $=V_{\text {SUPPLY }}{ }^{*}$ IOUT <br> $=0.714 \mathrm{~W}$ (plus quiescent power) |

In the active case, a K of 5 is assumed. This reduces the backmatch resistor to $20 \%$ of its value in the passive case. The peak-to-peak output voltage provided by the driver is reduced to 20.11 V which allows the use of the EL1508, a median voltage line driver. The EL1508 requires 2.5 V of headroom. With 2.5 V of supply voltage headroom, the power supply required becomes 22.61 . With the same output current drive, the power dissipation is reduced by $39.7 \%$ to 0.714 W . While it is true that additional power is dissipated in the feedback networks, the feedback resistors are typically much larger than the backmatch resistor and their losses are negligible.

## QFN (Quad Flat No-Lead) Package Family



TOP VIEW


BOTTOM VIEW


MDP0046
QFN (QUAD FLAT NO-LEAD) PACKAGE FAMILY
(COMPLIANT TO JEDEC MO-220)

| SYMBOL | QFN44 | QFN38 | QFN32 |  | TOLERANCE | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A | 0.90 | 0.90 | 0.90 | 0.90 | $\pm 0.10$ | - |
| A1 | 0.02 | 0.02 | 0.02 | 0.02 | $+0.03 /-0.02$ | - |
| b | 0.25 | 0.25 | 0.23 | 0.22 | $\pm 0.02$ | - |
| c | 0.20 | 0.20 | 0.20 | 0.20 | Reference | - |
| D | 7.00 | 5.00 | 8.00 | 5.00 | Basic | - |
| D2 | 5.10 | 3.80 | 5.80 | $3.60 / 2.48$ | Reference | 8 |
| E | 7.00 | 7.00 | 8.00 | 6.00 | Basic | - |
| E2 | 5.10 | 5.80 | 5.80 | $4.60 / 3.40$ | Reference | 8 |
| e | 0.50 | 0.50 | 0.80 | 0.50 | Basic | - |
| L | 0.55 | 0.40 | 0.53 | 0.50 | $\pm 0.05$ | - |
| N | 44 | 38 | 32 | 32 | Reference | 4 |
| ND | 11 | 7 | 8 | 7 | Reference | 6 |
| NE | 11 | 12 | 8 | 9 | Reference | 5 |


| SYMBOL | QFN28 | QFN24 | QFN20 |  | QFN16 | TOLER- <br> ANCE | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A | 0.90 | 0.90 | 0.90 | 0.90 | 0.90 | $\pm 0.10$ | - |
| A1 | 0.02 | 0.02 | 0.02 | 0.02 | 0.02 | $+0.03 /$ <br> -0.02 | - |
| b | 0.25 | 0.25 | 0.30 | 0.25 | 0.33 | $\pm 0.02$ | - |
| c | 0.20 | 0.20 | 0.20 | 0.20 | 0.20 | Reference | - |
| D | 4.00 | 4.00 | 5.00 | 4.00 | 4.00 | Basic | - |
| D2 | 2.65 | 2.80 | 3.70 | 2.70 | 2.40 | Reference | - |
| E | 5.00 | 5.00 | 5.00 | 4.00 | 4.00 | Basic | - |
| E2 | 3.65 | 3.80 | 3.70 | 2.70 | 2.40 | Reference | - |
| e | 0.50 | 0.50 | 0.65 | 0.50 | 0.65 | Basic | - |
| L | 0.40 | 0.40 | 0.40 | 0.40 | 0.60 | $\pm 0.05$ | - |
| N | 28 | 24 | 20 | 20 | 16 | Reference | 4 |
| ND | 6 | 5 | 5 | 5 | 4 | Reference | 6 |
| NE | 8 | 7 | 5 | 5 | 4 | Reference | 5 |

Rev 10 12/04
NOTES:

1. Dimensioning and tolerancing per ASME Y14.5M-1994.
2. Tiebar view shown is a non-functional feature.
3. Bottom-side pin \#1 I.D. is a diepad chamfer as shown.
4. N is the total number of terminals on the device.
5. NE is the number of terminals on the " $E$ " side of the package (or Y-direction).
6. ND is the number of terminals on the " $D$ " side of the package (or X-direction). ND = (N/2)-NE.
7. Inward end of terminal may be square or circular in shape with radius (b/2) as shown.
8. If two values are listed, multiple exposed pad options are available. Refer to device-specific datasheet.

HTSSOP (Heat-Sink TSSOP) Family


MDP0048
HTSSOP (Heat-Sink TSSOP) Family

| SYMBOL | $\mathbf{1 4} \mathbf{L D}$ | $\mathbf{2 0} \mathbf{L D}$ | $\mathbf{2 4} \mathbf{L D}$ | $\mathbf{2 8} \mathbf{L D}$ | $\mathbf{3 8} \mathbf{L D}$ | TOLER- <br> ANCE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A | 1.20 | 1.20 | 1.20 | 1.20 | 1.20 | Max |
| A1 | 0.075 | 0.075 | 0.075 | 0.075 | 0.075 | $\pm 0.075$ |
| A2 | 0.90 | 0.90 | 0.90 | 0.90 | 0.90 | $+0.15 /-0.10$ |
| b | 0.25 | 0.25 | 0.25 | 0.25 | 0.22 | $+0.05 /-0.06$ |
| c | 0.15 | 0.15 | 0.15 | 0.15 | 0.15 | $+0.05 /-0.06$ |
| D | 5.00 | 6.50 | 7.80 | 9.70 | 9.70 | $\pm 0.10$ |
| D1 | 3.2 | 4.2 | 4.3 | 5.0 | 7.25 | Reference |
| E | 6.40 | 6.40 | 6.40 | 6.40 | 6.40 | Basic |
| E1 | 4.40 | 4.40 | 4.40 | 4.40 | 4.40 | $\pm 0.10$ |
| E2 | 3.0 | 3.0 | 3.0 | 3.0 | 3.0 | Reference |
| e | 0.65 | 0.65 | 0.65 | 0.65 | 0.50 | Basic |
| L | 0.60 | 0.60 | 0.60 | 0.60 | 0.60 | $\pm 0.15$ |
| L1 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | Reference |
| N | 14 | 20 | 24 | 28 | 38 | Reference |

Rev. 2 12/03

## NOTES:

1. Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusions or gate burrs shall not exceed 0.15 mm per side.
2. Dimension "E1" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25 mm per side.
3. Dimensions "D" and "E1" are measured at Datum Plane H.
4. Dimensioning and tolerancing per ASME Y14.5M-1994.

SEE DETAIL " X "

For additional products, see www.intersil.com/en/products.html
Intersil products are manufactured, assembled and tested utilizing ISO9000 quality systems as noted in the quality certifications found at www.intersil.com/en/support/qualandreliability.html

[^0]For information regarding Intersil Corporation and its products, see www.intersil.com


[^0]:    Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

