

### Precision, Low Noise FGA™ Voltage References

#### ISL21007

The ISL21007 FGA<sup>TM</sup> voltage references are extremely low power, high precision, and low noise voltage references fabricated on Intersil's proprietary Floating Gate Analog technology. The ISL21007 features very low noise (4.5 $\mu$ V<sub>P-P</sub> for 0.1Hz to 10Hz) and very low operating current (150 $\mu$ A, Max). In addition, the ISL21007 family features guaranteed initial accuracy as low as  $\pm$ 0.5mV.

This combination of high initial accuracy, low drift, and low output noise performance of the ISL21007 enables versatile high performance control and data acquisition applications with low power consumption.

### **Available Options**

| PART<br>NUMBER              | V <sub>OUT</sub><br>OPTION<br>(V) | INITIAL<br>ACCURACY<br>(mV) | TEMPCO.<br>(ppm/°C) |
|-----------------------------|-----------------------------------|-----------------------------|---------------------|
| ISL21007BFB812Z<br>(Note 1) | 1.250                             | ±0.5                        | 3                   |
| ISL21007CFB812Z             | 1.250                             | ±1.0                        | 5                   |
| ISL21007DFB812Z             | 1.250                             | ±2.0                        | 10                  |
| ISL21007BFB820Z<br>(Note 2) | 2.048                             | ±0.5                        | 3                   |
| ISL21007CFB820Z             | 2.048                             | ±1.0                        | 5                   |
| ISL21007DFB820Z             | 2.048                             | ±2.0                        | 10                  |
| ISL21007BFB825Z<br>(Note 1) | 2.500                             | ±0.5                        | 3                   |
| ISL21007CFB825Z             | 2.500                             | ±1.0                        | 5                   |
| ISL21007DFB825Z             | 2.500                             | ±2.0                        | 10                  |
| ISL21007BFB830Z<br>(Note 3) | 3.000                             | ±0.5                        | 3                   |
| ISL21007CFB830Z             | 3.000                             | ±1.0                        | 5                   |
| ISL21007DFB830Z             | 3.000                             | ±2.0                        | 10                  |

#### NOTES

- Not recommended for new designs. Recommended replacement part ISL21009.
- Not recommended for new designs. Recommended replacement part ISL21007CFB820Z.
- Not recommended for new designs. Recommended replacement part ISL21007CFB830Z.

### **Features**

| Initial Accuracy ±0.5mV (B grade)                                            |
|------------------------------------------------------------------------------|
| Input Voltage Range                                                          |
| ISL21007-12, 20, 25 2.7V to 5.5V                                             |
| ISL21007-30                                                                  |
| 10121001-00                                                                  |
| • Low Output Voltage Noise 4.5 $\mu V_{\text{P-P}}  (0.1 \text{Hz to 10Hz})$ |
| • Supply Current                                                             |
| • Temperature Coefficient                                                    |
| • Operating Temperature Range40°C to +125°C                                  |
| • Package 8 Ld SOIC                                                          |
| Pb-Free (RoHS Compliant)                                                     |

### **Applications**

- High Resolution A/Ds and D/As
- Digital Meters
- · Bar Code Scanners
- Basestations
- · Battery Management/Monitoring
- · Industrial/Instrumentation Equipment

### **Related Literature**

- AN1533, "X-Ray Effects on Intersil FGA References"
- AN1494, "Reflow and PC Board Assembly Effects on Intersil FGA References"

### **Pin Configuration**



### **Ordering Information**

| PART NUMBER<br>(Notes 4, 5, 6) | PART<br>MARKING | V <sub>OUT</sub> OPTION<br>(V) | GRADE            | TEMP. RANGE<br>(°C) | PACKAGE<br>(Pb-Free) | PKG. DWG. # |
|--------------------------------|-----------------|--------------------------------|------------------|---------------------|----------------------|-------------|
| ISL21007BFB812Z<br>(Note 7)    | 21007BF Z12     | 1.250                          | ±0.5mV, 3ppm/°C  | -40 to +125         | 8 Ld SOIC            | M8.15       |
| ISL21007CFB812Z                | 21007CF Z12     | 1.250                          | ±1.0mV, 5ppm/°C  | -40 to +125         | 8 Ld SOIC            | M8.15       |
| ISL21007DFB812Z                | 21007DF Z12     | 1.250                          | ±2.0mV, 10ppm/°C | -40 to +125         | 8 Ld SOIC            | M8.15       |
| ISL21007BFB820Z<br>(Note 8)    | 21007BF Z20     | 2.048                          | ±0.5mV, 3ppm/°C  | -40 to +125         | 8 Ld SOIC            | M8.15       |
| ISL21007CFB820Z                | 21007CF Z20     | 2.048                          | ±1.0mV, 5ppm/°C  | -40 to +125         | 8 Ld SOIC            | M8.15       |
| ISL21007DFB820Z                | 21007DF Z20     | 2.048                          | ±2.0mV, 10ppm/°C | -40 to +125         | 8 Ld SOIC            | M8.15       |
| ISL21007BFB825Z<br>(Note 7)    | 21007BF Z25     | 2.500                          | ±0.5mV, 3ppm/°C  | -40 to +125         | 8 Ld SOIC            | M8.15       |
| ISL21007CFB825Z                | 21007CF Z25     | 2.500                          | ±1.0mV, 5ppm/°C  | -40 to +125         | 8 Ld SOIC            | M8.15       |
| ISL21007DFB825Z                | 21007DF Z25     | 2.500                          | ±2.0mV, 10ppm/°C | -40 to +125         | 8 Ld SOIC            | M8.15       |
| ISL21007BFB830Z<br>(Note 9)    | 21007BF Z30     | 3.000                          | ±0.5mV, 3ppm/°C  | -40 to +125         | 8 Ld SOIC            | M8.15       |
| ISL21007CFB830Z                | 21007CF Z30     | 3.000                          | ±1.0mV, 5ppm/°C  | -40 to +125         | 8 Ld SOIC            | M8.15       |
| ISL21007DFB830Z                | 21007DF Z30     | 3.000                          | ±2.0mV, 10ppm/°C | -40 to +125         | 8 Ld SOIC            | M8.15       |

#### NOTES:

- 4. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
- 5. Add "-T\*" suffix for tape and reel. Please refer to TB347 for details on reel specifications.
- 6. For Moisture Sensitivity Level (MSL), please see device information page for ISL21007. For more information on MSL please see techbrief TB363.
- 7. Not recommended for new designs. Recommended replacement part ISL21009.
- 8. Not recommended for new designs. Recommended replacement part ISL21007CFB820Z.
- 9. Not recommended for new designs. Recommended replacement part ISL21007CFB830Z.

### **Pin Descriptions**

| PIN NUMBER | PIN NAME  | DESCRIPTION                                                 |
|------------|-----------|-------------------------------------------------------------|
| 1          | GND or NC | Ground or No Connection                                     |
| 2          | VIN       | Power Supply Input Connection                               |
| 4          | GND       | Ground                                                      |
| 5          | TRIM      | Allows user trim VOUT ±2.5%                                 |
| 6          | VOUT      | Voltage Reference Output Connection                         |
| 3, 7, 8    | DNC       | Do Not Connect; Internal Connection - Must Be Left Floating |

### **Typical Application Circuit**



FIGURE 1. TYPICAL APPLICATION PRECISION 12-BIT SUBRANGING DAC

#### **Absolute Voltage Ratings**

| Storage Temperature Range                 | 65°C to +150°C               |
|-------------------------------------------|------------------------------|
| Max Voltage V <sub>IN</sub> to GND        | 0.5V to +6.5V                |
| Max Voltage V <sub>OUT</sub> to GND (10s) | 0.5V to V <sub>OUT</sub> + 1 |
| Voltage on "DNC" pins No connections per  | rmitted to these pins.       |
| ESD Rating                                |                              |
| Human Body Model (HBM)                    | 6kV                          |
| Machine Model (MM)                        | 600V                         |
| Charged Device Model (CDM)                | 2kV                          |

#### **Thermal Information**

| Thermal Resistance (Typical, Note 11)            | $\theta_{JA}(^{\circ}C/W)$ |
|--------------------------------------------------|----------------------------|
| 8 Ld SOIC                                        | 113.12                     |
| Continuous Power Dissipation (Note 11)           | $T_A = +70$ °C             |
| 8 Ld SOIC Derate 5.88mW/°C above +70°C           | 471mW                      |
| Pb-Free Reflow Profile (Note 12)                 | . see link below           |
| http://www.intersil.com/pbfree/Pb-FreeReflow.asp |                            |

#### **Recommended Operating Conditions**

Temperature Range (Full Range Industrial) .....-40°C to +125°C

#### **Environmental Operating Conditions**

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

IMPORTANT NOTE: All parameters having Min/Max specifications are guaranteed. Typ values are for information purposes only. Unless otherwise noted, all tests are at the specified temperature and are pulsed tests, therefore:  $T_I = T_C = T_A$ 

#### NOTES:

- 10. Measured with no filtering, distance of 10" from source, intensity set to 55kV and 70mA current, 30s duration. Other exposure levels should be analyzed for Output Voltage drift effects. See "Applications Information" on page 16.
- 11.  $\theta_{JA}$  is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details.
- 12. Post-reflow drift for the ISL21007 devices will range from 100μV to 1.0mV based on experimental results with devices on FR4 double sided boards. The design engineer must take this into account when considering the reference voltage after assembly.

### Common Electrical Specifications (ISL21007-12, -20, -25, -30) $T_A = -40 \,^{\circ}\text{C}$ to +125 $^{\circ}\text{C}$ , unless otherwise specified. Boldface limits apply over the operating temperature range, -40 $^{\circ}\text{C}$ to +125 $^{\circ}\text{C}$ .

| PARAMETER           | DESCRIPTION                                             | CONDITIONS                                         | MIN<br>(Note 16) | ТҮР  | MAX<br>(Note 16) | UNIT               |
|---------------------|---------------------------------------------------------|----------------------------------------------------|------------------|------|------------------|--------------------|
| V <sub>OA</sub>     | V <sub>OUT</sub> Accuracy @ T <sub>A</sub> = +25°C      | ISL21007B                                          | -0.5             |      | +0.5             | mV                 |
|                     |                                                         | ISL21007C                                          | -1.0             |      | +1.0             | mV                 |
|                     |                                                         | ISL21007D                                          | -2.0             |      | +2.0             | mV                 |
| TC V <sub>OUT</sub> | Output Voltage Temperature<br>Coefficient (Note NOTES:) | ISL21007B                                          |                  |      | 3                | ppm/°C             |
|                     |                                                         | ISL21007C                                          |                  |      | 5                | ppm/°C             |
|                     |                                                         | ISL21007D                                          |                  |      | 10               | ppm/°C             |
| I <sub>IN</sub>     | Supply Current                                          |                                                    |                  | 75   | 150              | μΑ                 |
|                     | Trim Range                                              |                                                    | ±2.0             | ±2.5 |                  | %                  |
| t <sub>R</sub>      | Turn-on Settling Time                                   | V <sub>OUT</sub> = ±0.1%                           |                  | 120  |                  | μs                 |
|                     | Ripple Rejection                                        | f = 10kHz                                          |                  | 60   |                  | dB                 |
| e <sub>N</sub>      | Output Voltage Noise                                    | $0.1 Hz \le f \le 10 Hz$                           |                  | 4.5  |                  | μV <sub>P-P</sub>  |
| V <sub>N</sub>      | Broadband Voltage Noise                                 | $\mathbf{10Hz} \leq \mathbf{f} \leq \mathbf{1kHz}$ |                  | 2.2  |                  | μV <sub>RMS</sub>  |
|                     | Noise Density                                           | f = 1kHz                                           |                  | 60   |                  | nV/√ <del>Hz</del> |

## **Electrical Specifications (ISL21007-12, V\_{OUT} = 1.250V)** $V_{IN} = 3.0V$ , $T_A = -40 \,^{\circ}\text{C}$ to +125 $^{\circ}\text{C}$ , unless otherwise specified. **Boldface limits apply over the operating temperature range, -40 ^{\circ}\text{C} to +125 ^{\circ}\text{C}.**

| PARAMETER                      | DESCRIPTION         | CONDITIONS                 | MIN<br>(Note 16) | TYP   | MAX<br>(Note 16) | UNIT |
|--------------------------------|---------------------|----------------------------|------------------|-------|------------------|------|
| V <sub>IN</sub>                | Input Voltage Range |                            | 2.7              |       | 5.5              | ٧    |
| V <sub>OUT</sub>               | Output Voltage      |                            |                  | 1.250 |                  | ٧    |
| $\Delta V_{OUT}/\Delta V_{IN}$ | Line Regulation     | $2.7V \le V_{IN} \le 5.5V$ |                  | 100   | 700              | μV/V |

FN6326.10 March 27, 2012

# **Electrical Specifications (ISL21007-12, V\_{OUT} = 1.250V)** $V_{IN} = 3.0V$ , $T_A = -40 \,^{\circ}\text{C}$ to $+125 \,^{\circ}\text{C}$ , unless otherwise specified. **Boldface limits apply over the operating temperature range, -40 ^{\circ}\text{C} to +125 \,^{\circ}\text{C}. (Continued)**

| PARAMETER                       | DESCRIPTION                   | CONDITIONS                                           | MIN<br>(Note 16) | TYP | MAX<br>(Note 16) | UNIT  |
|---------------------------------|-------------------------------|------------------------------------------------------|------------------|-----|------------------|-------|
| $\Delta V_{OUT}/\Delta I_{OUT}$ | Load Regulation               | Sourcing: $0mA \le I_{OUT} \le 7mA$                  |                  | 10  | 100              | μV/mA |
|                                 |                               | Sinking: -7mA ≤ I <sub>OUT</sub> ≤ 0mA               |                  | 20  | 150              | μV/mA |
| I <sub>sc</sub>                 | Short Circuit Current         | T <sub>A</sub> = +25°C, V <sub>OUT</sub> tied to GND |                  | 40  |                  | mA    |
| $\Delta V_{OUT}/\Delta T_{A}$   | Thermal Hysteresis (Note 14)  | $\Delta T_A = +165$ °C                               |                  | 50  |                  | ppm   |
| $\Delta V_{OUT}/\Delta t$       | Long Term Stability (Note 15) | T <sub>A</sub> = +25°C                               |                  | 100 |                  | ppm   |

# **Electrical Specifications (ISL21007-20, V\_{OUT} = 2.048V)** $V_{IN}$ = 3.0V, $T_A$ = -40 ° C to +125 ° C, unless otherwise specified. Boldface limits apply over the operating temperature range, -40 ° C to +125 ° C.

| PARAMETER                          | DESCRIPTION                   | CONDITIONS                                            | MIN<br>(Note 16) | TYP   | MAX<br>(Note 16) | UNIT  |
|------------------------------------|-------------------------------|-------------------------------------------------------|------------------|-------|------------------|-------|
| V <sub>IN</sub>                    | Input Voltage Range           |                                                       | 2.7              |       | 5.5              | V     |
| V <sub>out</sub>                   | Output Voltage                |                                                       |                  | 2.048 |                  | V     |
| $\Delta V_{OUT}/\Delta V_{IN}$     | Line Regulation               | 2.7V ≤ V <sub>IN</sub> ≤ 5.5V                         |                  | 50    | 200              | μV/V  |
| $\Delta V_{OUT}/\Delta I_{OUT}$    | Load Regulation               | Sourcing: 0mA ≤ I <sub>OUT</sub> ≤ 7mA                |                  | 10    | 100              | μV/mA |
|                                    |                               | Sinking: $-7mA \le I_{OUT} \le 0mA$                   |                  | 20    | 150              | μV/mA |
| sc                                 | Short Circuit Current         | T <sub>A</sub> = +25 °C, V <sub>OUT</sub> tied to GND |                  | 50    |                  | mA    |
| ΔV <sub>OUT</sub> /ΔT <sub>A</sub> | Thermal Hysteresis (Note 14)  | $\Delta T_A = +165$ ° C                               |                  | 50    |                  | ppm   |
| ΔV <sub>OUT</sub> /Δt              | Long Term Stability (Note 15) | T <sub>A</sub> = +25°C                                |                  | 75    |                  | ppm   |

# **Electrical Specifications (ISL21007-25, V\_{OUT} = 2.500V)** $V_{IN} = 3.0V$ , $T_A = -40 \,^{\circ}\text{C}$ to $+125 \,^{\circ}\text{C}$ , unless otherwise specified. Boldface limits apply over the operating temperature range, $-40 \,^{\circ}\text{C}$ to $+125 \,^{\circ}\text{C}$ .

| PARAMETER                       | DESCRIPTION                   | CONDITIONS                                            | MIN<br>(Note 16) | TYP   | MAX<br>(Note 16) | UNIT  |
|---------------------------------|-------------------------------|-------------------------------------------------------|------------------|-------|------------------|-------|
| V <sub>IN</sub>                 | Input Voltage Range           |                                                       | 2.7              |       | 5.5              | V     |
| V <sub>OUT</sub>                | Output Voltage                |                                                       |                  | 2.500 |                  | V     |
| $\Delta V_{OUT}/\Delta V_{IN}$  | Line Regulation               | 2.7V ≤ V <sub>IN</sub> ≤ 5.5V                         |                  | 50    | 200              | μV/V  |
| $\Delta V_{OUT}/\Delta I_{OUT}$ | Load Regulation               | Sourcing: 0mA ≤ I <sub>OUT</sub> ≤ 5mA                |                  | 10    | 100              | μV/mA |
|                                 |                               | Sinking: -5mA ≤ I <sub>OUT</sub> ≤ 0mA                |                  | 20    | 150              | μV/mA |
| I <sub>SC</sub>                 | Short Circuit Current         | T <sub>A</sub> = +25 °C, V <sub>OUT</sub> tied to GND |                  | 50    |                  | mA    |
| $\Delta V_{OUT}/\Delta T_{A}$   | Thermal Hysteresis (Note 14)  | $\Delta T_A = +165$ °C                                |                  | 50    |                  | ppm   |
| $\Delta V_{OUT}/\Delta t$       | Long Term Stability (Note 15) | T <sub>A</sub> = +25°C                                |                  | 50    |                  | ppm   |

#### Electrical Specifications (ISL21007-30, $V_{OUT} = 3.000V$ ) $V_{IN} = 5.0V$ , $T_A = -40$ °C to +125°C, unless otherwise specified. Boldface limits apply over the operating temperature range, -40 $^{\circ}$ C to +125 $^{\circ}$ C.

| PARAMETER                       | DESCRIPTION         | CONDITIONS                             | MIN<br>(Note 16) | TYP   | MAX<br>(Note 16) | UNIT  |
|---------------------------------|---------------------|----------------------------------------|------------------|-------|------------------|-------|
| V <sub>IN</sub>                 | Input Voltage Range |                                        | 3.2              |       | 5.5              | V     |
| V <sub>OUT</sub>                | Output Voltage      |                                        |                  | 3.000 |                  | V     |
| $\Delta V_{OUT}/\Delta V_{IN}$  | Line Regulation     | 3.2V ≤ V <sub>IN</sub> ≤ 5.5V          |                  | 50    | 200              | μV/V  |
| $\Delta V_{OUT}/\Delta I_{OUT}$ | Load Regulation     | Sourcing: $0mA \le I_{OUT} \le 7mA$    |                  | 10    | 100              | μV/mA |
|                                 |                     | Sinking: -7mA ≤ I <sub>OUT</sub> ≤ 0mA |                  | 20    | 150              | μV/mA |

### ISL21007

**Electrical Specifications (ISL21007-30, V\_{OUT} = 3.000V)**  $V_{IN} = 5.0V$ ,  $T_A = -40 \,^{\circ}\text{C}$  to  $+125 \,^{\circ}\text{C}$ , unless otherwise specified. Boldface limits apply over the operating temperature range,  $-40 \,^{\circ}\text{C}$  to  $+125 \,^{\circ}\text{C}$ . (Continued)

| PARAMETER                     | DESCRIPTION                   | CONDITIONS                            | MIN<br>(Note 16) | TYP | MAX<br>(Note 16) | UNIT |
|-------------------------------|-------------------------------|---------------------------------------|------------------|-----|------------------|------|
| I <sub>SC</sub>               | Short Circuit Current         | $T_A = +25$ °C, $V_{OUT}$ tied to GND |                  | 50  |                  | mA   |
| $\Delta V_{OUT}/\Delta T_{A}$ | Thermal Hysteresis (Note 14)  | $\Delta T_A = +165$ °C                |                  | 50  |                  | ppm  |
| $\Delta V_{OUT}/\Delta t$     | Long Term Stability (Note 15) | T <sub>A</sub> = +25°C                |                  | 50  |                  | ppm  |

#### NOTES:

- 13. Over the specified temperature range. Temperature coefficient is measured by the box method whereby the change in V<sub>OUT</sub> is divided by the temperature range; in this case, -40°C to +125°C = +165°C.
- 14. Thermal Hysteresis is the change of  $V_{OUT}$  measured at  $T_A$  = +25 °C after temperature cycling over a specified range,  $\Delta T_A$ .  $V_{OUT}$  is read initially at  $T_A$  = +25 °C for the device under test. The device is temperature cycled and a second  $V_{OUT}$  measurement is taken at +25 °C. The difference between the initial  $V_{OUT}$  reading and the second  $V_{OUT}$  reading is then expressed in ppm. For  $\Delta$   $T_A$  = +165 °C, the device under test is cycled from +25 °C to +125 °C to -40 °C to +25 °C.
- 15. Long term drift is logarithmic in nature and diminishes over time. Drift after the first 1000 hours will be approximately 10ppm/√(1kHrs).
- 16. Compliance to datasheet limits is assured by one or more methods: production test, characterization and/or design.

### Typical Performance Curves (ISL21007-12) $(R_{EXT} = 100k\Omega)$



FIGURE 2. I<sub>IN</sub> vs V<sub>IN</sub> (3 UNITS)



FIGURE 3. I<sub>IN</sub> vs V<sub>IN</sub> OVER TEMPERATURE



FIGURE 4. LINE REGULATION (3 UNITS)



FIGURE 5. LINE REGULATION OVER TEMPERATURE



FIGURE 6. LOAD REGULATION OVER TEMPERATURE



FIGURE 7. V<sub>OUT</sub> vs TEMPERATURE (3 UNITS)

### Typical Performance Curves (ISL21007-12) $(R_{EXT} = 100k\Omega)$ (Continued)



FIGURE 8. PSRR vs CAPACITIVE LOADS



FIGURE 9. LINE TRANSIENT RESPONSE, NO CAPACITIVE LOAD



FIGURE 10. LINE TRANSIENT RESPONSE,  $0.001\mu F$  LOAD CAPACITANCE



FIGURE 11. TURN-ON TIME



FIGURE 12. Z<sub>OUT</sub> vs FREQUENCY



FIGURE 13.  $V_{OUT}$  NOISE, 0.1Hz TO 10Hz

### Typical Performance Curves (ISL21007-12) $(R_{EXT} = 100k\Omega)$ (Continued)



### Typical Performance Curves (ISL21007-20) (REXT = 100kΩ)



FIGURE 15.  $I_{IN}$  vs  $V_{IN}$  (3 UNITS)



FIGURE 16.  $I_{IN}$  vs  $V_{IN}$  OVER TEMPERATURE



FIGURE 17. LINE REGULATION (3 UNITS)



FIGURE 18. LINE REGULATION OVER TEMPERATURE

### Typical Performance Curves (ISL21007-20) $(R_{EXT} = 100 \text{k}\Omega)$ (Continued)



FIGURE 19. LOAD REGULATION OVER TEMPERATURE



FIGURE 20. V<sub>OUT</sub> vs TEMPERATURE (3 UNITS)



FIGURE 21. PSRR vs CAPACITIVE LOADS



FIGURE 22. LINE TRANSIENT RESPONSE, NO CAPACITIVE LOAD



FIGURE 23. LINE TRANSIENT RESPONSE, 0.001µF LOAD CAPACITANCE



FIGURE 24. TURN-ON TIME

### Typical Performance Curves (ISL21007-20) $(R_{EXT} = 100k\Omega)$ (Continued)



FIGURE 25. Z<sub>OUT</sub> VS FREQUENCY



FIGURE 26.  $V_{OUT}$  NOISE, 0.1Hz TO 10Hz



FIGURE 27. LOAD TRANSIENT RESPONSE,  $0.001\mu\text{F}$  LOAD CAPACITANCE



FIGURE 28. LOAD TRANSIENT RESPONSE, NO CAPACITIVE LOAD

### Typical Performance Curves (ISL21007-25) (R<sub>EXT</sub> = 100kΩ)



100 95 90 +125°C -40°C -40°C -40°C V<sub>IN</sub>(V)

FIGURE 30.  $I_{IN}$  vs  $V_{IN}$  OVER TEMPERATURE

### Typical Performance Curves (ISL21007-25) $(R_{EXT} = 100k\Omega)$ (Continued)



FIGURE 31. LINE REGULATION (3 UNITS)



FIGURE 32. LINE REGULATION OVER TEMPERATURE



FIGURE 33. LOAD REGULATION OVER TEMPERATURE



FIGURE 34. V<sub>OUT</sub> vs TEMPERATURE (3 UNITS)



FIGURE 35. PSRR vs CAPACITIVE LOADS



FIGURE 36. LINE TRANSIENT RESPONSE, NO CAPACITIVE LOAD

### Typical Performance Curves (ISL21007-25) $(R_{EXT} = 100k\Omega)$ (Continued)



FIGURE 37. LINE TRANSIENT RESPONSE, 0.001µF LOAD CAPACITANCE



FIGURE 38. TURN-ON TIME



FIGURE 39. Z<sub>OUT</sub> vs FREQUENCY



FIGURE 40.  $V_{OUT}$  NOISE, 0.1Hz TO 10Hz



FIGURE 41. LOAD TRANSIENT RESPONSE

13

### Typical Performance Curves (ISL21007-30) (REXT = 100kΩ)



FIGURE 42. I<sub>IN</sub> vs V<sub>IN</sub> (3 UNITS)



FIGURE 43.  $I_{\rm IN}$  vs  $V_{\rm IN}$  over temperature



FIGURE 44. LINE REGULATION (3 UNITS)



FIGURE 45. LINE REGULATION OVER TEMPERATURE



FIGURE 46. LOAD REGULATION OVER TEMPERATURE



FIGURE 47. V<sub>OUT</sub> vs TEMPERATURE (3 UNITS)

### Typical Performance Curves (ISL21007-30) $(R_{EXT} = 100k\Omega)$ (Continued)



FIGURE 48. PSRR vs CAPACITIVE LOADS



FIGURE 49. LINE TRANSIENT RESPONSE, NO CAPACITIVE LOAD



FIGURE 50. LINE TRANSIENT RESPONSE, 0.001µF LOAD CAPACITANCE



FIGURE 51. TURN-ON TIME



FIGURE 52. Z<sub>OUT</sub> vs FREQUENCY



FIGURE 53.  $V_{OUT}$  NOISE, 0.1Hz TO 10Hz

### Typical Performance Curves (ISL21007-30) (R<sub>FXT</sub> = 100kΩ) (Continued)



FIGURE 54. LOAD TRANSIENT RESPONSE

### **Applications Information**

#### **FGA Technology**

The ISL21007 voltage reference uses floating gate technology to create references with very low drift and supply current. Essentially, the charge stored on a floating gate cell is set precisely in manufacturing. The reference voltage output itself is a buffered version of the floating gate voltage. The resulting reference device has excellent characteristics which are unique in the industry: very low temperature drift, high initial accuracy, and almost zero supply current. Also, the reference voltage itself is not limited by voltage bandgaps or zener settings, so a wide range of reference voltages can be programmed (standard voltage settings are provided, but customer-specific voltages are available).

The process used for these reference devices is a floating gate CMOS process, and the amplifier circuitry uses CMOS transistors for amplifier and output transistor circuitry. While providing excellent accuracy, there are limitations in output noise level and load regulation due to the MOS device characteristics. These limitations are addressed with circuit techniques discussed in other sections.

#### **Micropower Operation**

The ISL21007 consumes extremely low supply current due to the proprietary FGA technology. Low noise performance is achieved using optimized biasing techniques. Supply current is typically  $75\mu A$  and noise is  $4.5\mu V_{P,P}$  benefitting precision, low noise portable applications such as handheld meters and instruments.

Data Converters in particular can utilize the ISL21007 as an external voltage reference. Low power DAC and ADC circuits will realize maximum resolution with lowest noise.

#### **Handling and Board Mounting**

FGA references provide excellent initial accuracy and low temperature drift at the expense of very little power drain. There are some precautions to take to insure this accuracy is not compromised. Excessive heat during solder reflow can cause excessive initial accuracy drift, so the recommended +260 °C

max temperature profile should not be exceeded. Expect up to 1mV drift from the solder reflow process.

FGA references are susceptible to excessive X-radiation like that used in PC board manufacturing. Initial accuracy can change 10mV or more under extreme radiation. If an assembled board needs to be X-rayed, care should be taken to shield the FGA reference device.

#### **Board Mounting Considerations**

For applications requiring the highest accuracy, board mounting location should be reviewed. Placing the device in areas subject to slight twisting can cause degradation of the accuracy of the reference voltage due to die stresses. It is normally best to place the device near the edge of a board, or the shortest side, as the axis of bending is most limited at that location. Obviously, mounting the device on flexprint or extremely thin PC material will likewise cause loss of reference accuracy.

#### **Board Assembly Considerations**

FGA references provide high accuracy and low temperature drift but some PC board assembly precautions are necessary. Normal Output voltage shifts of  $100\mu V$  to 1mV can be expected with Pb-free reflow profiles or wave solder on multi-layer FR4 PC boards. Precautions should be taken to avoid excessive heat or extended exposure to high reflow or wave solder temperatures, this may reduce device initial accuracy.

Post-assembly x-ray inspection may also lead to permanent changes in device output voltage and should be minimized or avoided. If x-ray inspection is required, it is advisable to monitor the reference output voltage to verify excessive shift has not occurred. If large amounts of shift are observed, it is best to add an X-ray shield consisting of thin zinc (300µm) sheeting to allow clear imaging, yet block x-ray energy that affects the FGA reference.

#### **Special Applications Considerations**

In addition to post-assembly examination, there are also other Xray sources that may affect the FGA reference long term accuracy. Airport screening machines contain X-rays and will have a cumulative effect on the voltage reference output accuracy. Carry-on luggage screening uses low level X-rays and is not a major source of output voltage shift, however, if a product is expected to pass through that type of screening over 100 times, it may need to consider shielding with copper or aluminum. Checked luggage X-rays are higher intensity and can cause output voltage shift in much fewer passes, thus devices expected to go through those machines should definitely consider shielding. Note that just two layers of 1/2 ounce copper planes will reduce the received dose by over 90%. The leadframe for the device which is on the bottom also provides similar shielding.

If a device is expected to pass through luggage X-ray machines numerous times, it is advised to mount a 2-layer (minimum) PC board on the top, along with a ground plane underneath, which will effectively shield it from 50 to 100 passes through the machine. Since these machines vary in X-ray dose delivered, it is difficult to produce an accurate maximum pass recommendation.

#### **Noise Performance and Reduction**

The output noise voltage in a 0.1Hz to 10Hz bandwidth is typically 4.5μV<sub>P-P</sub>. The noise measurement is made with a bandpass filter made of a 1-pole high-pass filter with a corner frequency at 0.1Hz and a 2-pole low-pass filter with a corner frequency at 12.6Hz to create a filter with a 9.9Hz bandwidth. Noise in the 10kHz to 1MHz bandwidth is approximately  $40\mu V_{P-P}$  with no capacitance on the output. This noise measurement is made with a 2 decade bandpass filter made of a 1-pole high-pass filter with a corner frequency at 1/10 of the center frequency and 1-pole low-pass filter with a corner frequency at 10 times the center frequency. Load capacitance up to 1000pF can be added but will result in only marginal improvements in output noise and transient response. The output stage of the ISL21007 is not designed to drive heavily capacitive loads, so for load capacitances above 0.001 µF, the noise reduction network shown in Figure 55 is recommended. This network reduces noise significantly over the full bandwidth. Noise is reduced to less than  $20\mu V_{P-P}$  from 1Hz to 1MHz using this network with a 0.01 $\mu$ F capacitor and a 2k $\Omega$ resistor in series with a  $10\mu F$  capacitor. Also, transient response is improved with higher value output capacitor. The 0.01µF value can be increased for better load transient response with little sacrifice in output stability.

#### **Turn-On Time**

The ISL21007 devices have low supply current and thus the time to bias up internal circuitry to final values will be longer than with higher power references. Normal turn-on time is typically 120µs. This is shown in Figure 10. Circuit design must take this into account when looking at power-up delays or sequencing.

#### **Temperature Coefficient**

The limits stated for temperature coefficient (tempco) are governed by the method of measurement. The overwhelming standard for specifying the temperature drift of a reference is to measure the reference voltage at two temperatures, take the total variation, ( $V_{HIGH} - V_{LOW}$ ), and divide by the temperature extremes of measurement ( $T_{HIGH} - T_{LOW}$ ). The result is divided by the nominal reference voltage (at T = +25 °C) and multiplied by 10<sup>6</sup> to yield ppm/°C. This is the "Box" method for specifying temperature coefficient.

#### **Output Voltage Adjustment**

The output voltage can be adjusted up or down by 2.5% by placing a potentiometer from  $V_{OUT}$  to ground, and connecting the wiper to the TRIM pin. The TRIM input is high impedance, so no series resistance is needed. The resistor in the potentiometer should be a low tempco  $(<50 ppm/\,^{\circ}C)$  and the resulting voltage divider should have very low tempco  $<5ppm/\,^{\circ}C$ . A digital potentiometer such as the ISL95810 provides a low tempco resistance and excellent resistor and tempco matching for trim applications. See Figure 59 and  $\underline{\text{TB473}}$  for further information.



FIGURE 55. HANDLING HIGH LOAD CAPACITANCE

### **Typical Application Circuits**



FIGURE 56. PRECISION 2.500V 50mA REFERENCE



FIGURE 57. 2.500V FULL SCALE LOW-DRIFT, LOW NOISE, 10-BIT ADJUSTABLE VOLTAGE SOURCE



FIGURE 58. KELVIN SENSED LOAD

### **Typical Application Circuits (Continued)**



FIGURE 59. OUTPUT ADJUSTMENT USING THE TRIM PIN

For additional products, see <a href="www.intersil.com/product-tree">www.intersil.com/product-tree</a>

Intersil products are manufactured, assembled and tested utilizing ISO9000 quality systems as noted in the quality certifications found at <a href="https://www.intersil.com/design/quality">www.intersil.com/design/quality</a>

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see <a href="https://www.intersil.com">www.intersil.com</a>

intersil

### **Package Outline Drawing**

#### M8.15

8 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE Rev  $\mathbf{4}, \mathbf{1/12}$ 









#### NOTES:

- 1. Dimensioning and tolerancing per ANSI Y14.5M-1994.
- Package length does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side.
- Package width does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm (0.010 inch) per side.
- 4. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area.
- 5. Terminal numbers are shown for reference only.
- The lead width as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch).
- Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact.
- 8. This outline conforms to JEDEC publication MS-012-AA ISSUE C.