# 3.3V ECL Dual Differential Data and Clock D Flip-Flop With Set and Reset

#### Description

The MC100LVEL29 is a dual master-slave flip flop. The device features fully differential Data and Clock inputs as well as outputs. The MC100LVEL29 is pin and functionally equivalent to the MC100EL29. Data enters the master latch when the clock is LOW and transfers to the slave upon a positive transition on the clock input.

The differential inputs have special circuitry which ensures device stability under open input conditions. When both differential inputs are left open the D input will pull down to  $V_{EE}$  and the  $\overline{D}$  input will bias around  $V_{CC}/2$ . The outputs will go to a defined state, however the state will be random based on how the flip flop powers up.

Both flip flops feature asynchronous, overriding Set and Reset inputs. Note that the Set and Reset inputs cannot both be HIGH simultaneously.

The  $V_{BB}$  pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to  $V_{BB}$  as a switching reference voltage.  $V_{BB}$  may also rebias AC coupled inputs. When used, decouple  $V_{BB}$  and  $V_{CC}$  via a 0.01  $\mu F$  capacitor and limit current sourcing or sinking to 0.5 mA. When not used,  $V_{BB}$  should be left open.

#### **Features**

- 1100 MHz Flip-Flop Toggle Frequency
- ESD Protection: >2 kV Human Body Model
- 580 ps Typical Propagation Delays
- The 100 Series Contains Temperature Compensation
- PECL Mode Operating Range: V<sub>CC</sub> = 3.0 V to 3.8 V with V<sub>EE</sub> = 0 V
- NECL Mode Operating Range: V<sub>CC</sub> = 0 V with V<sub>EE</sub> = -3.0 V to -3.8 V
- Internal Input Pulldown Resistors
- Meets or Exceeds JEDEC Spec EIA/JESD78 IC Latchup Test
- Moisture Sensitivity Pb = Level 1

Pb-Free = Level 3

For Additional Information, see Application Note AND8003/D

- Flammability Rating: UL 94 V-0 @ 0.125 in, Oxygen Index: 28 to 34
- Transistor Count = 313 devices
- Pb-Free Packages are Available\*



#### ON Semiconductor®

http://onsemi.com



SO-20 WB DW SUFFIX CASE 751D

#### **MARKING DIAGRAM\***



A = Assembly Location

WL = Wafer Lot
YY = Year
WW = Work Week
G = Pb-Free Package

#### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 5 of this data sheet.

<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

<sup>\*</sup>For additional marking information, refer to Application Note AND8002/D.



Warning: All  $V_{CC}$  and  $V_{EE}$  pins must be externally connected to Power Supply to guarantee proper operation.

Figure 1. Logic Diagram and Pinout: 20-Lead SOIC (Top View)

**Table 1. PIN DESCRIPTION** 

| PIN                                                                           | FUNCTION                                                                                                                                                                                                        |
|-------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D0, D0; D1, D1 R0, R1 CLK0, CLK0 CLK1, CLK1 S0, S1 Q0, Q0; Q1, Q1 VBB VCC VEE | ECL Differential Data Inputs ECL Reset Inputs ECL Differential Clock Inputs ECL Differential Clock Inputs ECL Set Inputs ECL Differential Data Outputs Reference Voltage Output Positive Supply Negative Supply |

Table 2. TRUTH TABLE

| R           | s                | D                | CLK              | Q                         | Q                         |
|-------------|------------------|------------------|------------------|---------------------------|---------------------------|
| L<br>H<br>L | L<br>L<br>H<br>H | L<br>H<br>X<br>X | Z<br>Z<br>X<br>X | L<br>H<br>L<br>H<br>Undef | H<br>L<br>H<br>L<br>Undef |

Z = LOW to HIGH Transition X = Don't Care

**Table 3. MAXIMUM RATINGS** 

| Symbol            | Parameter                                          | Condition 1                                    | Condition 2                                                              | Rating            | Unit     |
|-------------------|----------------------------------------------------|------------------------------------------------|--------------------------------------------------------------------------|-------------------|----------|
| V <sub>CC</sub>   | PECL Mode Power Supply                             | V <sub>EE</sub> = 0 V                          |                                                                          | 8 to 0            | V        |
| V <sub>EE</sub>   | NECL Mode Power Supply                             | V <sub>CC</sub> = 0 V                          |                                                                          | -8 to 0           | V        |
| VI                | PECL Mode Input Voltage<br>NECL Mode Input Voltage | V <sub>EE</sub> = 0 V<br>V <sub>CC</sub> = 0 V | $\begin{aligned} &V_{I} \leq V_{CC} \\ &V_{I} \geq V_{EE} \end{aligned}$ | 6 to 0<br>-6 to 0 | V<br>V   |
| l <sub>out</sub>  | Output Current                                     | Continuous<br>Surge                            |                                                                          | 50<br>100         | mA<br>mA |
| I <sub>BB</sub>   | V <sub>BB</sub> Sink/Source                        |                                                |                                                                          | ± 0.5             | mA       |
| T <sub>A</sub>    | Operating Temperature Range                        |                                                |                                                                          | -40 to +85        | °C       |
| T <sub>stg</sub>  | Storage Temperature Range                          |                                                |                                                                          | -65 to +150       | °C       |
| $\theta_{\sf JA}$ | Thermal Resistance (Junction to Ambient)           | 0 lfpm<br>500 lfpm                             | 20 SOIC<br>20 SOIC                                                       | 90<br>60          | °C/W     |
| $\theta_{\sf JC}$ | Thermal Resistance (Junction to Case)              | Standard Board                                 | 20 SOIC                                                                  | 30 to 35          | °C/W     |
| T <sub>sol</sub>  | Wave Solder Pb Pb-Free                             | <2 to 3 sec @ 248°C<br><2 to 3 sec @ 260°C     |                                                                          | 265<br>265        | °C       |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

Table 4. LVPECL DC CHARACTERISTICS V<sub>CC</sub> = 3.3 V; V<sub>EE</sub> = 0.0 V (Note 1)

|                    |                                                                 |      | -40°C |      |      | 25°C |      |      | 85°C |      |      |
|--------------------|-----------------------------------------------------------------|------|-------|------|------|------|------|------|------|------|------|
| Symbol             | Characteristic                                                  | Min  | Тур   | Max  | Min  | Тур  | Max  | Min  | Тур  | Max  | Unit |
| I <sub>EE</sub>    | Power Supply Current                                            |      | 35    | 50   |      | 35   | 50   |      | 35   | 50   | mA   |
| V <sub>OH</sub>    | Output HIGH Voltage (Note 2)                                    | 2215 | 2295  | 2420 | 2275 | 2345 | 2420 | 2275 | 2345 | 2420 | mV   |
| V <sub>OL</sub>    | Output LOW Voltage (Note 2)                                     | 1470 | 1605  | 1745 | 1490 | 1595 | 1680 | 1490 | 1595 | 1680 | mV   |
| V <sub>IH</sub>    | Input HIGH Voltage (Single-Ended)                               | 2135 |       | 2420 | 2135 |      | 2420 | 2135 |      | 2420 | mV   |
| V <sub>IL</sub>    | Input LOW Voltage (Single-Ended)                                | 1490 |       | 1825 | 1490 |      | 1825 | 1490 |      | 1825 | mV   |
| V <sub>BB</sub>    | Output Voltage Reference                                        | 1.92 |       | 2.04 | 1.92 |      | 2.04 | 1.92 |      | 2.04 | V    |
| V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential) (Note 6) |      |       |      |      |      |      |      |      |      |      |
|                    | Vpp < 500 mV                                                    | 1.3  |       | 2.9  | 1.2  |      | 2.9  | 1.2  |      | 2.9  | V    |
|                    | Vpp ≧ 500 mV                                                    | 1.5  |       | 2.9  | 1.4  |      | 2.9  | 1.4  |      | 2.9  | V    |
| I <sub>IH</sub>    | Input HIGH Current                                              |      |       | 150  |      |      | 150  |      |      | 150  | μΑ   |
| I <sub>IL</sub>    | Input LOW Current Dn                                            | 0.5  |       |      | 0.5  |      |      | 0.5  |      |      | μΑ   |
|                    | Dn                                                              | -300 |       |      | -300 |      |      | -300 |      |      | μΑ   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

- 1. Input and output parameters vary 1:1 with  $V_{CC}.\ V_{EE}$  can vary  $\pm 0.3\ V.$
- 2. Outputs are terminated through a 50  $\Omega$  resistor to  $V_{CC}$  2.0 V.
- V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. Normal operation is obtained if the HIGH level falls within the specified range and the peak-to-peak voltage lies between V<sub>PP</sub>min and 1 V.

Table 5. LVNECL DC CHARACTERISTICS  $V_{CC} = 0.0 \text{ V}$ ;  $V_{EE} = -3.3 \text{ V}$  (Note 4)

|                    |                                                                 |       | -40°C |       |       | 25°C  |       |       | 85°C  |       |      |
|--------------------|-----------------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|------|
| Symbol             | Characteristic                                                  | Min   | Тур   | Max   | Min   | Тур   | Max   | Min   | Тур   | Max   | Unit |
| I <sub>EE</sub>    | Power Supply Current                                            |       | 35    | 50    |       | 35    | 50    |       | 35    | 50    | mA   |
| V <sub>OH</sub>    | Output HIGH Voltage (Note 5)                                    | -1085 | -1005 | -880  | -1025 | -955  | -880  | -1025 | -955  | -880  | mV   |
| V <sub>OL</sub>    | Output LOW Voltage (Note 5)                                     | -1830 | -1695 | -1555 | -1810 | -1705 | -1620 | -1810 | -1705 | -1620 | mV   |
| V <sub>IH</sub>    | Input HIGH Voltage (Single-Ended)                               |       |       | -880  | -1165 |       | -880  | -1165 |       | -880  | mV   |
| V <sub>IL</sub>    | Input LOW Voltage (Single-Ended)                                | -1810 |       | -1475 | -1810 |       | -1475 | -1810 |       | -1475 | mV   |
| V <sub>BB</sub>    | Output Voltage Reference                                        | -1.38 |       | -1.26 | -1.38 |       | -1.26 | -1.38 |       | -1.26 | V    |
| V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential) (Note 6) |       |       |       |       |       |       |       |       |       |      |
|                    | Vpp < 500 mV                                                    | -2.0  |       | -0.4  | -2.1  |       | -0.4  | -2.1  |       | -0.4  | V    |
|                    | Vpp ≧ 500 mV                                                    | -1.8  |       | -0.4  | -1.9  |       | -0.4  | -1.9  |       | -0.4  | V    |
| I <sub>IH</sub>    | Input HIGH Current                                              |       |       | 150   |       |       | 150   |       |       | 150   | μΑ   |
| I <sub>IL</sub>    | Input LOW Current Dn                                            | 0.5   |       |       | 0.5   |       |       | 0.5   |       |       | μΑ   |
|                    | Dn                                                              | -300  |       |       | -300  |       |       | -300  |       |       | μΑ   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

- 4. Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary  $\pm 0.3$  V. 5. Outputs are terminated through a 50  $\Omega$  resistor to V<sub>CC</sub> 2.0 V.
- V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. Normal operation is obtained if the HIGH level falls within the specified range and the peak-to-peak voltage lies between V<sub>PP</sub>min and 1 V.

Table 6. AC CHARACTERISTICS  $V_{CC}$  = 3.3 V;  $V_{EE}$  = 0.0 V or  $V_{CC}$  = 0.0 V;  $V_{EE}$  = -3.3 V (Note 7)

|                                      |                                         |          | -40°C |            |            | 25°C |            |            | 85°C |            |      |
|--------------------------------------|-----------------------------------------|----------|-------|------------|------------|------|------------|------------|------|------------|------|
| Symbol                               | Characteristic                          | Min      | Тур   | Max        | Min        | Тур  | Max        | Min        | Тур  | Max        | Unit |
| f <sub>max</sub>                     | Maximum Toggle Frequency                | 1.1      |       |            | 1.1        |      |            | 1.1        |      |            | GHz  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay CLK to Output S, R    |          |       | 680<br>700 | 500<br>500 | 580  | 700<br>720 | 520<br>520 |      | 720<br>740 | ps   |
| t <sub>S</sub><br>t <sub>H</sub>     | Setup Time<br>Hold Time                 | 0<br>100 |       |            | 0<br>100   |      |            | 0<br>100   |      |            | ps   |
| t <sub>RR</sub>                      | Set/Reset Recovery                      | 100      |       |            | 100        |      |            | 100        |      |            | ps   |
| t <sub>PW</sub>                      | Minimum Pulse Width CLK, Set, Reset     | 400      |       |            | 400        |      |            | 400        |      |            | ps   |
| t <sub>JITTER</sub>                  | Cycle-to-Cycle Jitter                   |          | TBD   |            |            | TBD  |            |            | TBD  |            | ps   |
| V <sub>PP</sub>                      | Input Swing (Note 8)                    | 150      |       | 1000       | 150        |      | 1000       | 150        |      | 1000       | mV   |
| t <sub>r</sub><br>t <sub>f</sub>     | Output Rise/Fall Times Q<br>(20% – 80%) | 280      |       | 550        | 280        |      | 550        | 280        |      | 550        | ps   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

- 7.  $V_{EE}$  can vary  $\pm 0.3$  V.
- 8. VPP(min) is the minimum input swing for which AC parameters guaranteed.



Figure 2. Typical Termination for Output Driver and Device Evaluation (See Application Note AND8020/D – Termination of ECL Logic Devices.)

#### **ORDERING INFORMATION**

| Device           | Package               | Shipping <sup>†</sup> |
|------------------|-----------------------|-----------------------|
| MC100LVEL29DW    | SO-20 WB              | 38 Units / Rail       |
| MC100LVEL29DWG   | SO-20 WB<br>(Pb-Free) | 38 Units / Rail       |
| MC100LVEL29DWR2  | SO-20 WB              | 1000 / Tape & Reel    |
| MC100LVEL29DWR2G | SO-20 WB<br>(Pb-Free) | 1000 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### **Resource Reference of Application Notes**

AN1405/D - ECL Clock Distribution Techniques

AN1406/D - Designing with PECL (ECL at +5.0 V)

AN1503/D - ECLinPS™ I/O SPiCE Modeling Kit

AN1504/D - Metastability and the ECLinPS Family

AN1568/D - Interfacing Between LVDS and ECL

AN1672/D - The ECL Translator Guide

AND8001/D - Odd Number Counters Design

AND8002/D - Marking and Date Codes

AND8020/D - Termination of ECL Logic Devices

AND8066/D - Interfacing with ECLinPS

AND8090/D - AC Characteristics of ECL Devices

#### PACKAGE DIMENSIONS

**SO-20 WB DW SUFFIX** CASE 751D-05 ISSUE G



#### NOTES

- 1. DIMENSIONS ARE IN MILLIMETERS.
  2. INTERPRET DIMENSIONS AND TOLERANCES
  PER ASME Y14.5M, 1994.
- DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSION.
- MAXIMUM MOLD PROTRUSION 0.15 PER SIDE.
  DIMENSION B DOES NOT INCLUDE DAMBAR
- PROTRUSION. ALLOWABLE PROTRUSION
  SHALL BE 0.13 TOTAL IN EXCESS OF B
  DIMENSION AT MAXIMUM MATERIAL
  CONDITION.

|     | MILLIMETERS |       |  |  |  |  |  |
|-----|-------------|-------|--|--|--|--|--|
| DIM | MIN         | MAX   |  |  |  |  |  |
| Α   | 2.35        | 2.65  |  |  |  |  |  |
| A1  | 0.10        | 0.25  |  |  |  |  |  |
| В   | 0.35        | 0.49  |  |  |  |  |  |
| С   | 0.23        | 0.32  |  |  |  |  |  |
| D   | 12.65       | 12.95 |  |  |  |  |  |
| Е   | 7.40        | 7.60  |  |  |  |  |  |
| е   | 1.27        | BSC   |  |  |  |  |  |
| Н   | 10.05       | 10.55 |  |  |  |  |  |
| h   | 0.25        | 0.75  |  |  |  |  |  |
| L   | 0.50        | 0.90  |  |  |  |  |  |
| θ   | 0 °         | 7 °   |  |  |  |  |  |

ECLinPS are registered trademarks of Semiconductor Components Industries, LLC (SCILLC).

ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA

Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81-3-5773-3850

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative