# INTEGRATED CIRCUITS



Product data sheet Supersedes data of 2003 Jun 27 2004 May 17





## PCA9561



#### FEATURES

- Selection of non-volatile register\_n as source to MUX\_OUT pins via l<sup>2</sup>C-bus
- I<sup>2</sup>C-bus can override MUX\_SELECT pin in selecting output source
- 6-bit 5-to-1 multiplexer DIP switch
- 4 internal non-volatile registers
- Internal non-volatile registers programmable and readable via I<sup>2</sup>C-bus
- 6 open drain multiplexed outputs
- 400 kHz maximum clock frequency
- Operating supply voltage 3.0 V to 3.6 V
- 5 V and 2.5 V tolerant inputs/outputs
- Useful for Speed Step® configuration of laptop
- 2 address pins, allowing up to 4 devices on the I<sup>2</sup>C-bus
- MUX\_IN values readable via I<sup>2</sup>C-bus
- ESD protection exceeds 200 V HBM per JESD22-A114, 200 V MM per JESD22-A115, and 1000 V CDM per JESD22-C101
- Latch-up testing is done to JESDEC Standard JESD78 which exceeds 100 mA.

#### DESCRIPTION

The PCA9561 is a 20-pin CMOS device consisting of four 6-bit non-volatile EEPROM registers, 6 hardware pin inputs and a 6-bit multiplexed output. It is used for DIP switch-free or jumper-less system configuration and supports Mobile and Desktop VID Configuration, where 5 preset values (4 sets of internal non-volatile registers and 1 set of external hardware pins) set processor voltage for operation in various performance or battery conservation sleep modes. The PCA9561 is also useful in server and telecom/networking applications when used to replace DIP switches or jumpers, since the settings can be easily changed via I<sup>2</sup>C/SMBus without having to power down the equipment to open the cabinet.

The non-volatile memory retains the most current setting selected before the power is turned off.

The PCA9561 typically resides between the CPU and Voltage Regulator Module (VRM) when used for CPU VID (Voltage IDentification code) configuration. It is used to bypass the CPU-defined VID values and provide a different set of VID values to the VRM, if an increase in the CPU voltage is desired. An increase in CPU voltage combined with an increase in CPU frequency leads to a performance boost of up to 7.5%. Lower CPU voltage reduces power consumption. The main advantage of the PCA9561 over older devices, such as the PCA9559 or PCA9560, is that it contains four internal non-volatile EEPROM registers instead of just one or two, allowing five independent settings which allows a more accurate CPU voltage tuning depending on specific applications.

The PCA9561 has 2 address pins, allowing up to 4 devices to be placed on the same  $l^2C\mbox{-}bus$  or SMBus.

#### **PIN CONFIGURATION**



#### **PIN DESCRIPTION**

| PIN   | SYMBOL               | FUNCTION                                                          |
|-------|----------------------|-------------------------------------------------------------------|
| 1     | I <sup>2</sup> C SCL | Serial I <sup>2</sup> C-bus clock                                 |
| 2     | I <sup>2</sup> C SDA | Serial bi-directional I <sup>2</sup> C-bus data                   |
| 3     | A0                   | A0 address                                                        |
| 4–9   | MUX_IN_A-F           | External inputs to multiplexer                                    |
| 10    | GND                  | Ground                                                            |
| 11    | MUX_SELECT           | Selects MUX_IN inputs or register<br>contents for MUX_OUT outputs |
| 12–17 | MUX_OUT_F-A          | Open drain multiplexed outputs                                    |
| 18    | A1                   | A1 address                                                        |
| 19    | WP                   | Non-volatile register write-protect                               |
| 20    | V <sub>DD</sub>      | Power supply: +3.0 to +3.6 V                                      |

#### **ORDERING INFORMATION**

| PACKAGES             | TEMPERATURE RANGE | ORDER CODE | TOPSIDE MARK | DRAWING NUMBER |
|----------------------|-------------------|------------|--------------|----------------|
| 20-Pin Plastic SO    | –40 to +85 °C     | PCA9561D   | PCA9561D     | SOT163-1       |
| 20-Pin Plastic TSSOP | –40 to +85 °C     | PCA9561PW  | PCA9561      | SOT360-1       |

Standard packing quantities and other packaging data is available at www.philipslogic.com/packaging.

<sup>®</sup> Speed Step is a registered trademark of Intel Corp.

#### **BLOCK DIAGRAM**



PCA9561

### PCA9561

#### **DEVICE ADDRESS**

Following a START condition the bus master must output the address of the slave it is accessing. The address of the PCA9561 is shown in Figure 1. To conserve power, no internal pull-up resistors are incorporated on the hardware selectable address pins and they must be pulled HIGH or LOW.

The last bit of the slave address byte defines the operation to be performed. When set to logic 1 a read is selected while a logic 0 selects a write operation.



Figure 1. Slave address

#### **CONTROL REGISTER DEFINITION**

Following the successful acknowledgement of the slave address, the bus master will send a byte to the PCA9561, which will be stored

CONTROL REGISTER

in the control register. This register can be written and read via the I<sup>2</sup>C-bus.



Following the address and acknowledge bit with logic 0 in the read/write bit, the first byte written is the command byte. If the command byte is reserved and therefore not valid, it will not be acknowledged. Only valid command bytes will be acknowledged.

#### Table 1. Register Addresses

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | REGISTER<br>NAME | ТҮРЕ       | REGISTER<br>FUNCTION      |
|----|----|----|----|----|----|----|----|------------------|------------|---------------------------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | EEPROM 0         | Read/Write | EEPROM byte 0<br>register |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | EEPROM 1         | Read/Write | EEPROM byte 1<br>register |
| 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  | EEPROM 2         | Read/Write | EEPROM byte 2<br>register |
| 0  | 0  | 0  | 0  | 0  | 0  | 1  | 1  | EEPROM 3         | Read/Write | EEPROM byte 3<br>register |
| 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | MUX_IN           | Read       | MUX_IN values<br>register |

#### Table 2. Commands

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | COMMAND                              |
|----|----|----|----|----|----|----|----|--------------------------------------|
| 1  | 1  | 1  | 1  | 1  | 0  | 0  | 0  | MUX_OUT from EEPROM byte 0           |
| 1  | 1  | 1  | 1  | 1  | 1  | 0  | 0  | MUX_OUT from EEPROM byte 1           |
| 1  | 1  | 1  | 1  | 1  | 0  | Х  | 1  | MUX_OUT from EEPROM byte 2           |
| 1  | 1  | 1  | 1  | 1  | 1  | Х  | 1  | MUX_OUT from EEPROM byte 3           |
| 1  | 1  | 1  | 1  | 1  | Х  | 1  | 0  | MUX_OUT from MUX_IN                  |
| 1  | 1  | 1  | 1  | 1  | Х  | Х  | 1  | MUX_OUT from MUX_SELECT <sup>2</sup> |

#### NOTE:

1. All other combinations are reserved.

2. MUX\_SELECT pins select between MUX\_IN and EEPROM to MUX\_OUT.

## PCA9561

#### **REGISTER DESCRIPTION**

If the command byte is an EEPROM address, the next byte sent will be programmed into that EEPROM address on the following STOP condition, if the WP is logic 0. If more than one byte is sent sequentially, the second byte will be written in the other-volatile register, on the following STOP condition. Up to four bytes can be sent sequentially. If any more data bytes are sent after the second byte, they will not be acknowledged and no bytes will be written to the non-volatile registers. After a byte is read from or written to the EEPROM, the part automatically points to the next non-volatile register. If the command code was FFH, the MUX\_IN values are sent with the three MSBs padded with zeroes as shown below. If the command codes was 00H, then the non-volatile register 1 is sent, and if the command code was 01H, then the non-volatile register 1 is sent.

#### **EEPROM Byte 0 Register**

|         | D7 | D6 | D5                 | D4                 | D3                 | D2                 | D1                 | D0                 |
|---------|----|----|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|
| Write   | Х  | Х  | EEPROM 0<br>Data F | EEPROM 0<br>Data E | EEPROM 0<br>Data D | EEPROM 0<br>Data C | EEPROM 0<br>Data B | EEPROM 0<br>Data A |
| Read    | 0  | 0  | EEPROM 0<br>Data F | EEPROM 0<br>Data E | EEPROM 0<br>Data D | EEPROM 0<br>Data C | EEPROM 0<br>Data B | EEPROM 0<br>Data A |
| Default | 0  | 0  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  |

#### **EEPROM Byte 1 Register**

|         | D7 | D6 | D5                 | D4                 | D3                 | D2                 | D1                 | D0                 |
|---------|----|----|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|
| Write   | Х  | Х  | EEPROM 1<br>Data F | EEPROM 1<br>Data E | EEPROM 1<br>Data D | EEPROM 1<br>Data C | EEPROM 1<br>Data B | EEPROM 1<br>Data A |
| Read    | 0  | 0  | EEPROM 1<br>Data F | EEPROM 1<br>Data E | EEPROM 1<br>Data D | EEPROM 1<br>Data C | EEPROM 1<br>Data B | EEPROM 1<br>Data A |
| Default | 0  | 0  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  |

#### EEPROM Byte 2 Register

|         | D7 | D6 | D5                 | D4                 | D3                 | D2                 | D1                 | D0                 |
|---------|----|----|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|
| Write   | Х  | Х  | EEPROM 2<br>Data F | EEPROM 2<br>Data E | EEPROM 2<br>Data D | EEPROM 2<br>Data C | EEPROM 2<br>Data B | EEPROM 2<br>Data A |
| Read    | 0  | 0  | EEPROM 2<br>Data F | EEPROM 2<br>Data E | EEPROM 2<br>Data D | EEPROM 2<br>Data C | EEPROM 2<br>Data B | EEPROM 2<br>Data A |
| Default | 0  | 0  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  |

#### **EEPROM Byte 3 Register**

|         | D7 | D6 | D5                 | D4                 | D3                 | D2                 | D1                 | D0                 |
|---------|----|----|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|
| Write   | Х  | Х  | EEPROM 3<br>Data F | EEPROM 3<br>Data E | EEPROM 3<br>Data D | EEPROM 3<br>Data C | EEPROM 3<br>Data B | EEPROM 3<br>Data A |
| Read    | 0  | 0  | EEPROM 3<br>Data F | EEPROM 3<br>Data E | EEPROM 3<br>Data D | EEPROM 3<br>Data C | EEPROM 3<br>Data B | EEPROM 3<br>Data A |
| Default | 0  | 0  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  |

#### MUX\_IN Register

|      | D7 | D6 | D5               | D4               | D3               | D2               | D1               | D0               |
|------|----|----|------------------|------------------|------------------|------------------|------------------|------------------|
| Read | 0  | 0  | MUX_IN<br>Data F | MUX_IN<br>Data E | MUX_IN<br>Data D | MUX_IN<br>Data C | MUX_IN<br>Data B | MUX_IN<br>Data A |

If the command byte is a MUX command byte, any additional data bytes sent after the MUX command code will not be acknowledged. If the read/write bit in the address is a logic 1, then a read operation follows and the data sent out depends on the previously stored command code.

The MUX\_SELECT\_1 pin can function as the over-ride pin as on the PCA9559 if the non-volatile register 1 is left at all 0s.

The NON\_MUXED\_OUT pin is a latched output. It is latched when  $MUX_SELECT_0 = 1$ . It is transparent when the  $MUX_SELECT_0 = 0$ . The data sent out on the NON\_MUXED\_OUT output is the 6th most significant bit of the non-volatile register. Whether this comes from the non-volatile register 0 or non-volatile register 1 depends on the command code or the external mux-select pins.

After a valid I<sup>2</sup>C write operation to the EEPROM, the part cannot be addressed via the I<sup>2</sup>C for 3.6 ms. If the part is addressed prior to this time, the part will not acknowledge its address.

#### NOTE:

1. To ensure data integrity, the non-volatile register must be internally write protected when V<sub>DD</sub> to the I<sup>2</sup>C-bus is powered down or V<sub>DD</sub> to the component is dropped below normal operating levels.

### PCA9561

#### **EXTERNAL CONTROL SIGNALS**

The Write Protect (WP) input is used to control the ability to write the content of the non-volatile registers. If the WP signal is logic 0, the l<sup>2</sup>C-bus will be able to write the contents of the non-volatile registers. If the WP signal is logic 1, data will not be allowed to be written into the non-volatile registers. In this case, the slave address and the command code will be acknowledged but the following data bytes will not be acknowledged and the EEPROM is not updated.

The factory default for the contents of the non-volatile register are all logic 0. These stored values can be read or written using the  $l^2$ C-bus (described in the next section).

The WP, MUX\_IN\*, and MUX\_SELECT signals have internal pull-up resistors. See the DC and AC Characteristics for hysteresis and signal spike suppression figures.

#### Function Table<sup>1</sup>

| WP | MUX_SELECT | COMMANDS                                                                                 |
|----|------------|------------------------------------------------------------------------------------------|
| 0  | Х          | Write to the non-volatile registers through I <sup>2</sup> C-bus allowed                 |
| 1  | Х          | Write to the non-volatile registers through I <sup>2</sup> C-bus not allowed             |
| Х  | 0          | MUX_OUT from EEPROM byte 0–3<br>(EEPROM selected through I <sup>2</sup> C – see Table 2) |
| Х  | 1          | MUX_OUT from MUX_IN inputs                                                               |

NOTE:

1. This table is valid when not overridden by I<sup>2</sup>C control register.

#### **POWER-ON RESET (POR)**

When power is applied to  $V_{DD}$ , an internal power-on reset holds the PCA9561 in a reset state until  $V_{DD}$  has reached  $V_{POR}$ . At that point, the reset condition is released and the PCA9561 volatile registers and state machine will initialize to their default states.

The MUX\_OUT pin values depend on the MUX\_SELECT logic level:

- if MUX\_SELECT = 0, the MUX\_OUT pin output values will equal the previously stored EEPROM byte 0 values regardless of the last non-volative EEPROM byte selected by the command byte prior to power down.
- if MUX\_SELECT = 1, the MUX\_OUT output values will equal the MUX\_IN pin input values as shown in the Function Table.

### PCA9561

#### CHARACTERISTICS OF THE I<sup>2</sup>C-BUS

The I<sup>2</sup>C-bus is for 2-way, 2-line communication between different ICs or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy.

#### Bit transfer

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse as changes in the data line at this time will be interpreted as control signals (see Figure 3).



Figure 3. Bit transfer

#### Start and stop conditions

Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW transition of the data line, while the clock is HIGH is defined as the start condition (S). A LOW-to-HIGH transition of the data line while the clock is HIGH is defined as the stop condition (P) (see Figure 4).

#### System configuration

A device generating a message is a 'transmitter', a device receiving is the 'receiver'. The device initiates a transfer is the 'master' and the devices which are controlled by the master are the 'slaves' (see Figure 5).



Figure 4. Definition of start and stop conditions



Figure 5. System configuration

Product data sheet

PCA9561

#### Acknowledge

The number of data bytes transferred between the start and the stop conditions from transmitter to receiver is not limited. Each byte of eight bits is followed by one acknowledge bit. The acknowledge bit is a HIGH level put on the bus by the transmitter whereas the master generates an extra acknowledge related clock pulse.

A slave receiver which is addressed must generate an acknowledge after the reception of each byte. Also a master must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse, set-up and hold times must be taken into account.

A receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event, the transmitter must leave the data line HIGH to enable the master to generate a stop condition.



Figure 6. Acknowledgement on the I<sup>2</sup>C-bus

### PCA9561

#### **Bus Transactions**

Data is transmitted to the PCA9561 registers using Write Byte transfers (see Figures 7 and 8). Data is read from the PCA9561 registers using Read and Receive Byte transfers (see Figure 9).



Figure 7. WRITE on 1 EEPROM — assuming WP = 0



#### Figure 8. WRITE on 2 EEPROMs — assuming WP = 0



#### Figure 9. READ MUX\_IN register

PCA9561

#### ABSOLUTE MAXIMUM RATINGS<sup>1, 2</sup>

In accordance with the Absolute Maximum Rating System (IEC 134). Voltages are referenced to GND (ground = 0 V).

| SYMBOL           | PARAMETER                 | CONDITIONS | RATING       | UNIT |
|------------------|---------------------------|------------|--------------|------|
| V <sub>DD</sub>  | DC supply voltage         |            | -0.5 to +4.0 | V    |
| VI               | DC input voltage          | Note 3     | -1.5 to +5.5 | V    |
| V <sub>OUT</sub> | DC output voltage         | Note 3     | -0.5 to +5.5 | V    |
| T <sub>stg</sub> | Storage temperature range |            | -60 to +150  | °C   |

NOTES:

1. Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction temperatures which are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150 °C.
 The maximum input or output voltage is the lesser of 5.5 V or V<sub>DD</sub> + 4.0 V, except for very short (e.g., system start-up or shut-down) durations.

| CYMDOL           | DADAMETED                          |                                         | CONDITIONS             | LIM  | ITS              | LINUT |
|------------------|------------------------------------|-----------------------------------------|------------------------|------|------------------|-------|
| SYMBOL           | PARAMETER                          |                                         | CONDITIONS             | MIN  | MAX              | UNIT  |
| V <sub>DD</sub>  | DC supply voltage                  |                                         | —                      | 3.0  | 3.6              | V     |
| V <sub>IL</sub>  | LOW-level input voltage            | SCL, SDA                                | I <sub>OL</sub> = 3 mA | -0.5 | 0.9              | V     |
| V <sub>IH</sub>  | HIGH-level input voltage           | SCL, SDA                                | I <sub>OL</sub> = 3 mA | 2.7  | 5.5 <sup>1</sup> | V     |
| N/               |                                    |                                         | I <sub>OL</sub> = 3 mA | —    | 0.4              | V     |
| V <sub>ŌL</sub>  | LOW-level output voltage           | SCL, SDA                                | I <sub>OL</sub> = 6 mA | —    | 0.6              | V     |
| V <sub>IL</sub>  | LOW-level input voltage            | MUX_IN,<br>MUX_SELECT_0<br>MUX_SELECT_1 | _                      | -0.5 | 0.8              | V     |
| V <sub>IH</sub>  | HIGH-level input voltage           | MUX_IN,<br>MUX_SELECT_0<br>MUX_SELECT_1 | _                      | 2.0  | 5.5 <sup>1</sup> | V     |
| I <sub>OL</sub>  | LOW-level output current           | MUX_OUT                                 | —                      | —    | 8                | mA    |
| I <sub>OH</sub>  | HIGH-level output current          | MUX_OUT                                 | —                      | —    | 100              | μΑ    |
| dt/dv            | Input transition rise or fall time |                                         | —                      | 0    | 10               | ns/V  |
| T <sub>amb</sub> | Operating temperature              |                                         | —                      | -40  | 85               | °C    |

#### **RECOMMENDED OPERATING CONDITIONS**

NOTES:

1. The maximum input voltage is the lesser of 5.5 V or V<sub>DD</sub> + 4.0 V, except for very short (e.g., system start-up or shut-down) durations.

## PCA9561

### **DC CHARACTERISTICS**

| SYMBOL           | PARAMETER                 | TEST CONDITION                                       |      | LIMITS |                  |          |  |
|------------------|---------------------------|------------------------------------------------------|------|--------|------------------|----------|--|
| STMBUL           | PARAMETER                 | TEST CONDITION                                       | MIN. | TYP.   | MAX.             |          |  |
| Supply           |                           |                                                      |      |        |                  | •        |  |
| V <sub>DD</sub>  | Supply voltage            |                                                      | 3    | -      | 3.6              | V        |  |
| I <sub>DDL</sub> | Supply current            | Operating mode ALL inputs = 0 V                      | - 1  | 0.6    | 1                | mA       |  |
| I <sub>DDH</sub> | Supply current            | Operating mode ALL inputs = V <sub>DD</sub>          | - 1  | -      | 600              | μΑ       |  |
| V <sub>POR</sub> | Power-on reset voltage    | no load; $V_I = V_{DD}$ or GND                       | - 1  | 2.3    | 2.7              | V        |  |
| Input SCL;       | Input/Output SDA          |                                                      |      | -      |                  | <u> </u> |  |
| V <sub>IL</sub>  | LOW-level input voltage   |                                                      | -0.5 | _      | 0.8              | V        |  |
| V <sub>IH</sub>  | HIGH-level input voltage  |                                                      | 2    | -      | 5.5 <sup>1</sup> | V        |  |
| I <sub>OL</sub>  | LOW-level output current  | $V_{OL} = 0.4 V$                                     | 3    | -      | - 1              | mA       |  |
| I <sub>OL</sub>  | LOW-level output current  | V <sub>OL</sub> = 0.6 V                              | 6    | _      | _                | mA       |  |
| IIH              | Leakage current HIGH      | $V_I = V_{DD}$                                       | -1   | -      | 1                | μΑ       |  |
| IIL              | Leakage current LOW       | V <sub>I</sub> = GND                                 | -1   | -      | 1                | μΑ       |  |
| Cl               | Input capacitance         |                                                      | - 1  | 3      | 6                | pF       |  |
| WP and MU        | IX_SELECT                 |                                                      |      |        |                  | -        |  |
| I <sub>IH</sub>  | Leakage current HIGH      | $V_I = V_{DD}$                                       | -1   | _      | 1                | μΑ       |  |
| IIL              | Input current LOW         | $V_{DD} = 3.6 \text{ V}; \text{ V}_{I} = \text{GND}$ | -20  | _      | -50              | μΑ       |  |
| Cl               | Input capacitance         |                                                      | -    | 2.5    | 5                | pF       |  |
| $Mux\;A\toF$     |                           |                                                      |      | -      |                  | -        |  |
| I <sub>IH</sub>  | Leakage current HIGH      | $V_I = V_{DD}$                                       | -1   | —      | 1                | μΑ       |  |
| IIL              | Input current LOW         | $V_{DD} = 3.6 \text{ V}; \text{ V}_{I} = \text{GND}$ | -20  | -      | -50              | μΑ       |  |
| Cl               | Input capacitance         |                                                      | —    | 2.5    | 5                | pF       |  |
| A0 and A1        | Inputs                    |                                                      |      |        |                  |          |  |
| I <sub>IH</sub>  | Leakage current HIGH      | $V_I = V_{DD}$                                       | -1   | _      | 1                | μΑ       |  |
| IIL              | Input current LOW         | $V_{DD}$ = 3.6 V; $V_I$ = GND                        | -20  | _      | -50              | μΑ       |  |
| CI               | Input capacitance         |                                                      | _    | 2      | 4                | pF       |  |
| MUX_OUT          |                           |                                                      |      |        |                  |          |  |
| V <sub>OL</sub>  | LOW-level output voltage  | I <sub>OL</sub> = 100 μA                             | —    | —      | 0.4              | V        |  |
| V <sub>OL</sub>  | LOW-level output voltage  | $I_{OL} = 4 \text{ mA}$                              | -    | —      | 0.7              | V        |  |
| I <sub>OH</sub>  | HIGH-level output current | $V_{OH} = V_{DD}$                                    | _    | _      | 100              | μΑ       |  |

NOTE:

1. The maximum input voltage is the lesser of 5.5 V or V<sub>DD</sub> + 4.0 V, except for very short (e.g., system start-up or shut-down) durations.

#### NON-VOLATILE STORAGE SPECIFICATIONS

| PARAMETER                          | SPECIFICATION      |  |
|------------------------------------|--------------------|--|
| Memory cell data retention         | 10 years min       |  |
| Number of memory cell write cycles | 100,000 cycles min |  |

Application Note AN250 I<sup>2</sup>C DIP Switch provides additional information on memory cell data retention and the minimum number of write cycles.

## PCA9561

#### **AC CHARACTERISTICS**

| SYMBOL                                          | DADAMETED                   | LIMITS |      |      |      |  |  |
|-------------------------------------------------|-----------------------------|--------|------|------|------|--|--|
| STMBUL                                          | PARAMETER                   |        | TYP. | MAX. | UNIT |  |  |
| $MUX_IN \Rightarrow MUX_OUT$                    |                             |        |      |      |      |  |  |
| t <sub>PLH</sub>                                | LOW-to-HIGH transition time |        | 28   | 40   | ns   |  |  |
| t <sub>PHL</sub>                                | HIGH-to-LOW transition time | —      | 8    | 15   | ns   |  |  |
| $\textbf{Select} \Rightarrow \textbf{MUX}_{-}$  | OUT                         |        |      |      |      |  |  |
| t <sub>PLH</sub>                                | LOW-to-HIGH transition time | —      | 30   | 43   | ns   |  |  |
| t <sub>PHL</sub>                                | HIGH-to-LOW transition time | —      | 10   | 15   | ns   |  |  |
| t <sub>R</sub>                                  | Output rise time            | 1.0    | —    | 3    | ns/V |  |  |
| t <sub>F</sub>                                  | Output fall time            | 1.0    | _    | 3    | ns/V |  |  |
| C <sub>L</sub> Test load capacitance on outputs |                             | —      | —    | —    | pF   |  |  |

| SYMBOL              | PARAMETER                                                                                     | STANDARD-MODE<br>I <sup>2</sup> C-BUS |      | FAST-MODE I <sup>2</sup> C-BUS |     | UNIT |
|---------------------|-----------------------------------------------------------------------------------------------|---------------------------------------|------|--------------------------------|-----|------|
|                     |                                                                                               | MIN                                   | MAX  | MIN                            | MAX |      |
| f <sub>SCL</sub>    | SCL clock frequency                                                                           | 0                                     | 100  | 0                              | 400 | kHz  |
| t <sub>BUF</sub>    | Bus free time between a STOP and START condition                                              | 4.7                                   | —    | 1.3                            | —   | μs   |
| t <sub>HD;STA</sub> | Hold time (repeated) START condition<br>After this period, the first clock pulse is generated | 4.0                                   | —    | 0.6                            | —   | μs   |
| t <sub>LOW</sub>    | LOW period of the SCL clock                                                                   | 4.7                                   | —    | 1.3                            | —   | μs   |
| t <sub>HIGH</sub>   | HIGH period of the SCL clock                                                                  | 4.0                                   | —    | 0.6                            | —   | μs   |
| t <sub>SU;STA</sub> | Set-up time for a repeated START condition                                                    | 4.7                                   | —    | 0.6                            | —   | μs   |
| t <sub>HD;DAT</sub> | Data hold time                                                                                | 0 <sup>1</sup>                        | 3.45 | 0 <sup>1</sup>                 | 0.9 | μs   |
| t <sub>SU;DAT</sub> | Data set-up time                                                                              | 250                                   | —    | 100                            | —   | ns   |
| t <sub>r</sub>      | Rise time of both SDA and SCL signals                                                         | —                                     | 1000 | $20 + 0.1 C_b^2$               | 300 | ns   |
| t <sub>f</sub>      | Fall time of both SDA and SCL signals                                                         | —                                     | 300  | $20 + 0.1 C_b^2$               | 300 | ns   |
| t <sub>SU;STO</sub> | Set-up time for STOP condition                                                                |                                       | —    | 0.6                            | —   | μs   |
| Cb                  | Capacitive load for each bus line                                                             | —                                     | 400  | —                              | 400 | pF   |
| t <sub>SP</sub>     | Pulse width of spikes which must be suppressed<br>by the input filter                         | _                                     | 50   | _                              | 50  | ns   |

NOTES:

A device must internally provide a hold time of at least 300 ns for the SDA signal (referred to the V<sub>IH(min)</sub> of the SCL signal) in order to bridge the undefined region of the falling edge of SCL.

2.  $C_b$  = total capacitance of one bus line in pF.



Figure 10. Definition of timing

## PCA9561



Figure 11. Open drain output enable and disable times



Figure 12. Test circuit

SO20:

# Quad 6-bit multiplexed I<sup>2</sup>C EEPROM DIP switch

plastic small outline package; 20 leads; body width 7.5 mm

SOT163-1

075E04

MS-013



<del>-99-12-27</del>

03-02-19

 $\odot$ 

E



PCA9561



## PCA9561

### **REVISION HISTORY**

| Rev | Date     | Description                                                                                                                      |
|-----|----------|----------------------------------------------------------------------------------------------------------------------------------|
| _3  | 20040517 | Product data (9397 750 13153). Supersedes data of 2003 Jun 27 (9397 750 11677).                                                  |
|     |          | Modifications:                                                                                                                   |
|     |          | <ul> <li>Features section, 9<sup>th</sup> bullet: from "inputs" to "inputs/outputs"</li> </ul>                                   |
|     |          | • Absolute maximum ratings table: V <sub>DD</sub> , V <sub>IN</sub> , and V <sub>OUT</sub> limits modified. Note 3 re-written.   |
|     |          | Recommended operating conditions                                                                                                 |
|     |          | <ul> <li>V<sub>IH</sub> max. (on SCL, SDA) changed from 4.0 V to 5.5 V (with Note 1 added).</li> </ul>                           |
|     |          | <ul> <li>V<sub>IH</sub> max. (on MUX_IN, MUX_SELECT_0, MUX_SELECT_1) changed from 4.0 V to 5.5 V (with Note 1 added).</li> </ul> |
|     |          | DC characteristics table                                                                                                         |
|     |          | - Input SCL: Input/Output SDA; VIH parameter max. limit modified, and Note 1 added.                                              |
|     |          | – Mux A $\rightarrow$ F: Symbols I <sub>IH</sub> and I <sub>IL</sub> : change the Unit from 'mA' to 'µA'.                        |
| _2  | 20030627 | Product data (9397 750 11677); ECN 853-2348 29936 dated 19 May 2003.<br>Supersedes data of 2002 May 24 (9397 750 09888).         |
| _1  | 20020524 | Product data (9397 750 09888); ECN 853-2348 28311 of 24 May 2002.                                                                |

PCA9561

# Quad 6-bit multiplexed I<sup>2</sup>C EEPROM DIP switch



Purchase of Philips I<sup>2</sup>C components conveys a license under the Philips' I<sup>2</sup>C patent to use the components in the I<sup>2</sup>C system provided the system conforms to the I<sup>2</sup>C specifications defined by Philips. This specification can be ordered using the code 9398 393 40011.

#### Data sheet status

| Level | Data sheet status <sup>[1]</sup> | Product<br>status <sup>[2] [3]</sup> | Definitions                                                                                                                                                                                                                                                                                    |
|-------|----------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I     | Objective data sheet             | Development                          | This data sheet contains data from the objective specification for product development.<br>Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                 |
| II    | Preliminary data sheet           | Qualification                        | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product.             |
| III   | Product data sheet               | Production                           | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). |

[1] Please consult the most recently issued data sheet before initiating or completing a design.

[2] The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.

[3] For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.

#### Definitions

Short-form specification — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### Disclaimers

Life support — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes in the products—including circuits, standard cells, and/or software—described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

#### **Contact information**

For additional information please visit http://www.semiconductors.philips.com. Fax:

sales.addresses@www.semiconductors.philips.com

For sales offices addresses send e-mail to:

Fax: +31 40 27 24825

© Koninklijke Philips Electronics N.V. 2004 All rights reserved. Printed in U.S.A.

Date of release: 05-04

9397 750 13153

Let's make things better.



Document order number:

PHILIPS