

850 MHz, -3 dB bandwidth (G = +1, R<sub>L</sub> = 1 k $\Omega$ , LFCSP) 750 MHz, -3 dB bandwidth (G = +1, R<sub>L</sub> = 1 k $\Omega$ , SOIC)

Available in 3 mm × 3 mm 8-lead LFCSP (single), 8-lead SOIC

Low distortion:  $-88 \text{ dBc} @ 10 \text{ MHz} (G = +1, R_L = 1 \text{ k}\Omega)$ 

(single), and 4 mm × 4 mm 16-lead LFCSP (dual)

**FEATURES** 

**High speed** 

2800 V/µs slew rate

Low noise: 4.4 nV/√Hz

**Power-down feature** 

**APPLICATIONS** 

IF and baseband amplifiers

Instrumentation

**Active filters** 

**ADC drivers** 

**DAC buffers** 

Low power: 5 mA/amplifier @ 10 V

Wide supply voltage range: 5 V to 10 V

# Ultralow Distortion, Low Power, Low Noise, High Speed Op Amp

# ADA4857-1/ADA4857-2

#### **CONNECTION DIAGRAMS**







#### **GENERAL DESCRIPTION**

The ADA4857 is a unity-gain stable, high speed, voltage feedback amplifier with low distortion, low noise, and high slew rate. With a spurious-free dynamic range (SFDR) of –88 dBc @ 10 MHz, the ADA4857 is an ideal solution for a variety of applications, including ultrasounds, ATE, active filters, and ADC drivers. The Analog Devices, Inc., proprietary next-generation XFCB process and innovative architecture enables such high performance amplifiers. The ADA4857 has 850 MHz bandwidth, 2800 V/ $\mu$ s slew rate, and settles to 0.1% in 15 ns. With a wide supply voltage range (5 V to 10 V), the ADA4857 is an ideal candidate for systems that require high dynamic range, precision, and speed.

The ADA4857-1 amplifier is available in a 3 mm  $\times$  3 mm, 8-lead LFCSP and a standard 8-lead SOIC. The ADA4857-2 is available in a 4 mm  $\times$  4 mm, 16-lead LFCSP. The LFCSP features an exposed paddle that provides a low thermal resistance path to the printed circuit board (PCB). This path enables more efficient heat transfer and increases reliability. The ADA4857 works over the extended industrial temperature range (-40°C to +125°C).

Rev. A Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

 One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.

 Tel: 781.329.4700
 www.analog.com

 Fax: 781.461.3113
 ©2008 Analog Devices, Inc. All rights reserved.

### TABLE OF CONTENTS

| Features                                      |
|-----------------------------------------------|
| Applications1                                 |
| Connection Diagrams1                          |
| General Description 1                         |
| Revision History                              |
| Specifications                                |
| ±5 V Supply                                   |
| +5 V Supply 4                                 |
| Absolute Maximum Ratings                      |
| Thermal Resistance                            |
| Maximum Power Dissipation 6                   |
| ESD Caution                                   |
| Pin Configurations and Function Descriptions7 |
| Typical Performance Characteristics           |

### **REVISION HISTORY**

| 11/08—Rev. 0 to Rev. A                                   |   |
|----------------------------------------------------------|---|
| Changes to Table 5                                       | 7 |
| Changes to Table 7                                       | 8 |
| Changes to Figure 321                                    | 3 |
| Added Figure 44; Renumbered Sequentially 1               | 5 |
| Changes to Layout 1                                      | 5 |
| Changes to Table 81                                      | 6 |
| Added Active Low-Pass Filter (LFP) Section1              | 7 |
| Added Figure 48 and Figure 49; Renumbered Sequentially 1 | 7 |
| Changes to Grounding Section                             | 8 |
| Exposed Paddle Notation Added to Outline Dimensions 1    | 9 |
| Changes to Ordering Guide                                | 0 |

5/08—Revision 0: Initial Version

| Test Circuits 1                       | 5 |
|---------------------------------------|---|
| Applications Information1             | 6 |
| Power-Down Operation1                 | 6 |
| Capacitive Load Considerations1       | 6 |
| Recommended Values for Various Gains1 | 6 |
| Active Low-Pass Filter (LPF) 1        | 7 |
| Noise                                 | 8 |
| Circuit Considerations1               | 8 |
| PCB Layout1                           | 8 |
| Power Supply Bypassing1               | 8 |
| Grounding1                            | 8 |
| Outline Dimensions                    | 9 |
| Ordering Guide                        | 0 |

### **SPECIFICATIONS**

### ±5 V SUPPLY

 $T_A = 25^{\circ}C$ , G = +2,  $R_G = R_F = 499 \Omega$ ,  $R_L = 1 k\Omega$  to ground, PD = no connect, unless otherwise noted.

Table 1.

| DYNAMIC PERFORMANCE                                                                                     |        |
|---------------------------------------------------------------------------------------------------------|--------|
| -3 dB Bandwidth (LFCSP/SOIC) G = +1, V <sub>OUT</sub> = 0.2 V p-p 650 850/750 Mł                        | MHz    |
| G = +1, V <sub>OUT</sub> = 2 V p-p 600/550 Mł                                                           | MHz    |
| $G = +2, V_{OUT} = 0.2 V p - p$ 400/350 MH                                                              | MHz    |
| Full Power Bandwidth $G = +1$ , $V_{OUT} = 2 V p-p$ , THD $< -40 dBc$ 110 MH                            | MHz    |
| Bandwidth for 0.1 dB Flatness (LFCSP/SOIC) $G = +2$ , $V_{OUT} = 2 V p-p$ , $R_L = 150 \Omega$ 75/90 MI | MHz    |
| Slew Rate (10% to 90%) G = +1, V <sub>OUT</sub> = 4 V step 2800 V/                                      | V/µs   |
| Settling Time to 0.1% $G = +2$ , $V_{OUT} = 2 V$ step 15 ns                                             | ns     |
| NOISE/HARMONIC PERFORMANCE                                                                              |        |
| Harmonic Distortion $f = 1 \text{ MHz}, G = +1, V_{OUT} = 2 \text{ V } p - p (\text{HD2})$ -108 dB      | dBc    |
| f = 1 MHz, G = +1, V <sub>OUT</sub> = 2 V p-p (HD3) -108 dB                                             | dBc    |
| $f = 10 \text{ MHz}, G = +1, V_{OUT} = 2 \text{ V p-p} (\text{HD2})$ -88 dB                             | dBc    |
| $f = 10 \text{ MHz}, G = +1, V_{OUT} = 2 \text{ V p-p (HD3)}$ -93 dB                                    | dBc    |
| $f = 50 \text{ MHz}, G = +1, V_{OUT} = 2 \text{ V p-p} (\text{HD2})$ -65 dB                             | dBc    |
| $f = 50 \text{ MHz}, G = +1, V_{OUT} = 2 \text{ V p-p} (\text{HD3})$ -62 dB                             | dBc    |
| Input Voltage Noise f = 100 kHz 4.4 nV                                                                  | nV/√Hz |
| Input Current Noise f = 100 kHz 1.5 pA                                                                  | pA/√Hz |
| DC PERFORMANCE                                                                                          | •      |
| Input Offset Voltage ±2 ±4.5 mV                                                                         | mV     |
| Input Offset Voltage Drift 2.3 uV                                                                       | uV/°C  |
| Input Bias Current –2 –3.3 µA                                                                           | μA     |
| Input Bias Current Drift 24.5 nA                                                                        | nA/°C  |
| Input Bias Offset Current 50 nA                                                                         | nA     |
| Open-Loop Gain $V_{OUT} = -2.5 V \text{ to } +2.5 V$ 57 dB                                              | dB     |
| PD (POWER-DOWN) PIN                                                                                     |        |
| PD Input Voltage Chip powered down $\geq (V_{CC} - 2)$ V                                                | v      |
| Chip enabled $\leq (V_{CC} - 4.2)$ V                                                                    | V      |
| Turn-Off Time $50\%$ off PD to <10% of final Volt. $V_{IN} = 1$ V, G = +2 $55$ us                       | us     |
| Turn-On Time 50% off PD to <10% of final Vour. $V_{III} = 1$ V. G = +2 33 ns                            | ns     |
| PD Pin Leakage Current Chip enabled 58 uA                                                               | μA     |
| Chip powered down 80 µA                                                                                 | μA     |
| INPUT CHARACTERISTICS                                                                                   |        |
| Input Resistance Common mode 8 MG                                                                       | MΩ     |
| Differential mode 4 MG                                                                                  | MΩ     |
| Input Capacitance Common mode 2 pF                                                                      | pF     |
| Input Common-Mode Voltage Range ±4 V                                                                    | V      |
| Common-Mode Rejection Ratio $V_{CM} = \pm 1 V$ $-78 - 86$ dB                                            | dB     |
|                                                                                                         |        |
| Output Overdrive Recovery Time $V_{IN} = \pm 2.5 V, G = +2$ 10 ns                                       | ns     |
| Output Voltage Swing $B_i = 1 \text{ kO}$ +4                                                            | V      |
| $R_{i} = 100 \Omega \qquad +37 \qquad V$                                                                | v      |
| Output Current 50 m/                                                                                    | mA     |
| Short-Circuit Current Sinking and sourcing 125 m/                                                       | mA     |
| Capacitive Load Drive $30\%$ overshoot, $G = +2$ $10$ pF                                                | pF     |

| Parameter                       | Conditions                                     | Min | Тур | Мах  | Unit |
|---------------------------------|------------------------------------------------|-----|-----|------|------|
| POWER SUPPLY                    |                                                |     |     |      |      |
| Operating Range                 |                                                | 4.5 |     | 10.5 | V    |
| Quiescent Current               |                                                |     | 5   | 5.5  | mA   |
| Quiescent Current (Power Down)  | $PD \ge V_{CC} - 2V$                           |     | 350 | 450  | μA   |
| Positive Power Supply Rejection | $+V_{s} = 4.5 V$ to 5.5 V, $-V_{s} = -5 V$     | -59 | -62 |      | dB   |
| Negative Power Supply Rejection | $+V_{s} = 5 V$ , $-V_{s} = -4.5 V$ to $-5.5 V$ | -65 | -68 |      | dB   |

### +5 V SUPPLY

 $T_A = 25^{\circ}C$ , G = +2,  $R_F = R_G = 499 \Omega$ ,  $R_L = 1 k\Omega$  to midsupply, PD = no connect, unless otherwise noted.

#### Table 2.

| Parameter                                  | Conditions                                                              | Min | Тур                    | Max  | Unit   |
|--------------------------------------------|-------------------------------------------------------------------------|-----|------------------------|------|--------|
| DYNAMIC PERFORMANCE                        |                                                                         |     |                        |      |        |
| –3 dB Bandwidth (LFCSP/SOIC)               | G = +1, V <sub>OUT</sub> = 0.2 V p-p                                    | 595 | 800/750                |      | MHz    |
|                                            | $G = +1, V_{OUT} = 2 V p - p$                                           |     | 500/400                |      | MHz    |
|                                            | G = +2, V <sub>OUT</sub> = 0.2 V p-p                                    |     | 360/300                |      | MHz    |
| Full Power Bandwidth                       | $G = +1$ , $V_{OUT} = 2 V p-p$ , $THD < -40 dBc$                        |     | 95                     |      | MHz    |
| Bandwidth for 0.1 dB Flatness (LFCSP/SOIC) | $G = +2$ , $V_{OUT} = 2 V p-p$ , $R_L = 150 \Omega$                     |     | 50/40                  |      | MHz    |
| Slew Rate (10% to 90%)                     | $G = +1$ , $V_{OUT} = 2 V$ step                                         |     | 1500                   |      | V/µs   |
| Settling Time to 0.1%                      | $G = +2$ , $V_{OUT} = 2 V$ step                                         |     | 15                     |      | ns     |
| NOISE/HARMONIC PERFORMANCE                 |                                                                         |     |                        |      |        |
| Harmonic Distortion                        | f = 1 MHz, G = +1, V <sub>OUT</sub> = 2 V p-p (HD2)                     |     | -92                    |      | dBc    |
|                                            | f = 1 MHz, G = +1, V <sub>OUT</sub> = 2 V p-p (HD3)                     |     | -90                    |      | dBc    |
|                                            | f = 10 MHz, G = +1, V <sub>OUT</sub> = 2 V p-p (HD2)                    |     | -81                    |      | dBc    |
|                                            | f = 10 MHz, G = +1, V <sub>OUT</sub> = 2 V p-p (HD3)                    |     | -71                    |      | dBc    |
|                                            | f = 50 MHz, G = +1, V <sub>OUT</sub> = 2 V p-p (HD2)                    |     | -69                    |      | dBc    |
|                                            | f = 50 MHz, G = +1, V <sub>OUT</sub> = 2 V p-p (HD3)                    |     | -55                    |      | dBc    |
| Input Voltage Noise                        | f = 100 kHz                                                             |     | 4.4                    |      | nV/√Hz |
| Input Current Noise                        | f = 100 kHz                                                             |     | 1.5                    |      | pA/√Hz |
| DC PERFORMANCE                             |                                                                         |     |                        |      |        |
| Input Offset Voltage                       |                                                                         |     | ±1                     | ±4.2 | mV     |
| Input Offset Voltage Drift                 |                                                                         |     | 4.6                    |      | μV/°C  |
| Input Bias Current                         |                                                                         |     | -1.7                   | -3.3 | μA     |
| Input Bias Current Drift                   |                                                                         |     | 24.5                   |      | nA/°C  |
| Input Bias Offset Current                  |                                                                         |     | 50                     |      | nA     |
| Open-Loop Gain                             | V <sub>OUT</sub> = 1.25 V to 3.75 V                                     |     | 57                     |      | dB     |
| PD (POWER-DOWN) PIN                        |                                                                         |     |                        |      |        |
| PD Input Voltage                           | Chip powered down                                                       |     | ≥(V <sub>CC</sub> – 2) |      | V      |
|                                            | Chip enabled                                                            |     | $\leq (V_{CC} - 4.2)$  |      | V      |
| Turn-Off Time                              | 50% off PD to <10% of final $V_{OUT}$ , $V_{IN} = 1$ V, G = +2          |     | 38                     |      | μs     |
| Turn-On Time                               | 50% off PD to <10% of final V <sub>OUT</sub> , $V_{IN} = 1$ V, $G = +2$ |     | 30                     |      | ns     |
| PD Pin Leakage Current                     | Chip enable                                                             |     | 8                      |      | μA     |
|                                            | Chip powered down                                                       |     | 30                     |      | μA     |
| INPUT CHARACTERISTICS                      |                                                                         |     |                        |      |        |
| Input Resistance                           | Common mode                                                             |     | 8                      |      | MΩ     |
|                                            | Differential mode                                                       |     | 4                      |      | MΩ     |
| Input Capacitance                          | Common mode                                                             |     | 2                      |      | pF     |
| Input Common-Mode Voltage Range            |                                                                         |     | 1 to 4                 |      | V      |
| Common-Mode Rejection Ratio                | $V_{CM} = 2 V \text{ to } 3 V$                                          | -76 | -84                    |      | dB     |

| Parameter                       | Conditions                                | Min | Тур        | Мах  | Unit |
|---------------------------------|-------------------------------------------|-----|------------|------|------|
| OUTPUT CHARACTERISTICS          |                                           |     |            |      |      |
| Overdrive Recovery Time         | G = +2                                    |     | 15         |      | ns   |
| Output Voltage Swing            | $R_L = 1 \ k\Omega$                       |     | 1 to 4     |      | V    |
|                                 | $R_L = 100 \Omega$                        |     | 1.1 to 3.9 |      | V    |
| Output Current                  |                                           |     | 50         |      | mA   |
| Short-Circuit Current           | Sinking and sourcing                      |     | 75         |      | mA   |
| Capacitive Load Drive           | 30% overshoot, G = +2                     |     | 10         |      | рF   |
| POWER SUPPLY                    |                                           |     |            |      |      |
| Operating Range                 |                                           | 4.5 |            | 10.5 | V    |
| Quiescent Current               |                                           |     | 4.5        | 5    | mA   |
| Quiescent Current (Power Down)  | $PD \ge V_{CC} - 2V$                      |     | 250        | 350  | μA   |
| Positive Power Supply Rejection | $+V_{s} = 4.5 V$ to 5.5 V, $-V_{s} = 0 V$ | -58 | -62        |      | dB   |
| Negative Power Supply Rejection | $+V_{s} = 5 V, -V_{s} = -0.5 V to +0.5 V$ | -65 | -68        |      | dB   |

### **ABSOLUTE MAXIMUM RATINGS**

#### Table 3.

| Parameter                            | Rating                                      |
|--------------------------------------|---------------------------------------------|
| Supply Voltage                       | 11 V                                        |
| Power Dissipation                    | See Figure 4                                |
| Common-Mode Input Voltage            | $-V_{s} + 0.7 V \text{ to } +V_{s} - 0.7 V$ |
| Differential Input Voltage           | $\pm V_S$                                   |
| Exposed Paddle Voltage               | -Vs                                         |
| Storage Temperature Range            | –65°C to +125°C                             |
| Operating Temperature Range          | -40°C to +125°C                             |
| Lead Temperature (Soldering, 10 sec) | 300°C                                       |
| Junction Temperature                 | 150°C                                       |
|                                      |                                             |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### THERMAL RESISTANCE

 $\theta_{JA}$  is specified for the worst-case conditions, that is,  $\theta_{JA}$  is specified for device soldered in circuit board for surface-mount packages.

#### Table 4.

| Package Type  | Αιθ  | ονθ  | Unit |
|---------------|------|------|------|
| 8-Lead SOIC   | 115  | 15   | °C/W |
| 8-Lead LFCSP  | 94.5 | 34.8 | °C/W |
| 16-Lead LFCSP | 68.2 | 19   | °C/W |

### MAXIMUM POWER DISSIPATION

The maximum safe power dissipation for the ADA4857 is limited by the associated rise in junction temperature ( $T_1$ ) on the die. At approximately 150°C, which is the glass transition temperature, the properties of the plastic change. Even temporarily exceeding this temperature limit may change the stresses that the package exerts on the die, permanently shifting the parametric performance of the ADA4857. Exceeding a junction temperature of 175°C for an extended period can result in changes in silicon devices, potentially causing degradation or loss of functionality. The power dissipated in the package ( $P_D$ ) is the sum of the quiescent power dissipation and the power dissipated in the die due to the ADA4857 drive at the output. The quiescent power is the voltage between the supply pins ( $V_s$ ) times the quiescent current ( $I_s$ ).

 $P_D$  = Quiescent Power + (Total Drive Power – Load Power)

$$P_D = \left(V_S \times I_S\right) + \left(\frac{V_S}{2} \times \frac{V_{OUT}}{R_L}\right) - \frac{V_{OUT}^2}{R_L^2}$$

RMS output voltages should be considered. If  $R_{\rm L}$  is referenced to  $-V_{\text{S}}$ , as in single-supply operation, the total drive power is  $V_{\text{S}} \times I_{\text{OUT}}$ . If the rms signal levels are indeterminate, consider the worst case, when  $V_{\text{OUT}} = V_{\text{S}}/4$  for  $R_{\rm L}$  to midsupply.

$$P_D = \left(V_S \times I_S\right) + \frac{\left(V_S/4\right)^2}{R_L}$$

In single-supply operation with  $R_{\rm L}$  referenced to  $-V_S$  , the worst case is  $V_{\rm OUT}$  =  $V_S/2.$ 

Airflow increases heat dissipation, effectively reducing  $\theta_{JA}$ . In addition, more metal directly in contact with the package leads and exposed paddle from metal traces, through holes, ground, and power planes reduces  $\theta_{JA}$ .

Figure 4 shows the maximum power dissipation in the package vs. the ambient temperature for the SOIC and LFCSP packages on a JEDEC standard 4-layer board.  $\theta_{JA}$  values are approximations.



Figure 4. Maximum Power Dissipation vs. Temperature for a 4-Layer Board

### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

### **PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS**



Figure 5. 8-Lead LFCSP Pin Configuration



Figure 6. 8-Lead SOIC Pin Configuration

#### Table 5. 8-Lead LFCSP Pin Function Descriptions

| Pin No. | Mnemonic  | Description                                                 |
|---------|-----------|-------------------------------------------------------------|
| 1       | PD        | Power Down.                                                 |
| 2       | FB        | Feedback.                                                   |
| 3       | –IN       | Inverting Input.                                            |
| 4       | +IN       | Noninverting Input.                                         |
| 5       | -Vs       | Negative Supply.                                            |
| 6       | NC        | No Connect.                                                 |
| 7       | OUT       | Output.                                                     |
| 8       | +Vs       | Positive Supply.                                            |
| EP      | GND or Vs | Exposed Pad. The exposed pad may be connected to GND or Vs. |

#### **Table 6. 8-Lead SOIC Pin Function Descriptions**

| Pin No. | Mnemonic | Description        |
|---------|----------|--------------------|
| 1       | FB       | Feedback           |
| 2       | -IN      | Inverting Input    |
| 3       | +IN      | Noninverting Input |
| 4       | $-V_s$   | Negative Supply    |
| 5       | NC       | No Connect         |
| 6       | OUT      | Output             |
| 7       | +Vs      | Positive Supply    |
| 8       | PD       | Power Down         |



| Table 7. | 16-Lead | LFCSP | Pin | Function | Descriptions |
|----------|---------|-------|-----|----------|--------------|

| Pin No. | Mnemonic         | Description                                                     |
|---------|------------------|-----------------------------------------------------------------|
| 1       | -IN1             | Inverting Input 1.                                              |
| 2       | +IN1             | Noninverting Input 1.                                           |
| 3, 11   | NC               | No Connect.                                                     |
| 4       | -V <sub>52</sub> | Negative Supply 2.                                              |
| 5       | OUT2             | Output 2.                                                       |
| 6       | +V <sub>52</sub> | Positive Supply 2.                                              |
| 7       | PD2              | Power Down 2.                                                   |
| 8       | FB2              | Feedback 2.                                                     |
| 9       | -IN2             | Inverting Input 2.                                              |
| 10      | +IN2             | Noninverting Input 2.                                           |
| 12      | -V <sub>51</sub> | Negative Supply 1.                                              |
| 13      | OUT1             | Output 1.                                                       |
| 14      | +V <sub>51</sub> | Positive Supply 1.                                              |
| 15      | PD1              | Power Down 1.                                                   |
| 16      | FB1              | Feedback 1.                                                     |
| EP      | GND or Vs        | Exposed Pad. The exposed pad may be connected to GND or $V_s$ . |

### **TYPICAL PERFORMANCE CHARACTERISTICS**

T = 25°C (G = +1,  $R_F = 0 \Omega$ , and,  $R_G$  open; G = +2, and  $R_F = R_G = 499 \Omega$ ), unless otherwise noted.



Figure 8. Small Signal Frequency Responses for Various Gains (LFCSP)



Figure 9. Small Signal Frequency Response for Various Supply Voltages (LFCSP)



Figure 10. Small Signal Frequency Response for Various Temperatures (LFCSP)



Figure 11. Large Signal Frequency Responses for Various Gains (LFCSP)



Figure 12. Small Signal Frequency Response for Various Capacitive Loads (LFCSP)



Figure 13. Large Signal Frequency Response vs. Vout (LFCSP)



Figure 14. Small Signal Frequency Response for Various Resistive Loads (LFCSP)



Figure 15. Small Signal Frequency Response for Various Gains (LFCSP)







Figure 17. Large Signal Frequency Response for Various Resistive Loads (LFCSP)











Figure 21. 0.1 dB Flatness vs. Frequency for Various Output Voltages (SOIC)



Figure 22. Large Signal Transient Response for Various Output Voltages (SOIC)



Figure 23. Short-Term Settling Time (LFCSP)



Figure 24. 0.1 dB Flatness vs. Frequency for Various Output Voltages (LFCSP)



Figure 25. Large Signal Transient Response for Various Output Voltages (LFCSP)



Figure 26. Small Signal Transient Response for Various Capacitive Loads (LFCSP)



Figure 27. Small Signal Transient Response for Various Supply Voltages (LFCSP)



Figure 28. Closed-Loop Output Impedance vs. Frequency for Various Gains



Figure 29. Large Signal Transient Response for Various Load Resistances (SOIC)



Figure 30. Large Signal Transient Response for Various Load Resistances (LFCSP)



Figure 31. Closed-Loop Input Impedance vs. Frequency





Figure 33. Input Overdrive Recovery for Various Resistive Loads



Figure 34. Power Supply Rejection Ratio (PSRR) vs. Frequency





Figure 36. Output Overdrive Recovery for Various Resistive Loads



Figure 37. Common-Mode Rejection Ratio (CMRR) vs. Frequency













Figure 41. Disable/Enable Switching Speed

# **TEST CIRCUITS**



Figure 42. Noninverting Load Configuration



Figure 43. Positive Power Supply Rejection



Figure 44. Typical Capacitive Load Configuration (LFCSP)



Figure 45. Common-Mode Rejection



Figure 46. Negative Power Supply Rejection



Figure 47. Typical Capacitive Load Configuration (SOIC)

### APPLICATIONS INFORMATION POWER-DOWN OPERATION

The PD pin is used to power down the chip, which reduces the quiescent current and the overall power consumption. It is low enabled, which means that the chip is on with full power when the PD pin input voltage is low (see Table 8). Note that PD does not put the output in a high-Z state, which means that the ADA4857 should not be used as a multiplexer.

#### Table 8. PD Operation Table Guide

|              | Supply Voltage |         |         |  |
|--------------|----------------|---------|---------|--|
| Condition    | ±5 V           | ±2.5 V  | +5 V    |  |
| Enabled      | ≤+0.8 V        | ≤−1.7 V | ≤+0.8 V |  |
| Powered down | ≥+3 V          | ≥+0.5 V | ≥+3 V   |  |

### **CAPACITIVE LOAD CONSIDERATIONS**

When driving a capacitive load using the SOIC package,  $R_{SNUB}$  is used to reduce the peaking (see Figure 47). An optimum resistor value of 40  $\Omega$  is found to maintain the peaking within 1 dB for any capacitive load up to 40 pF.

### **RECOMMENDED VALUES FOR VARIOUS GAINS**

Table 9 provides a useful reference for determining various gains and associated performance.  $R_F$  and  $R_G$  are kept low to minimize their contribution to the overall noise performance of the amplifier.

| Table 9. Vario | us Gain and Recomme | nded Resistor Values A | Associated with Co | nditions; $V_s = \pm 5 V_s$ | $T_{\rm A} = 25^{\circ} C, R_{\rm L} =$ | 1 k $\Omega$ , R <sub>T</sub> = 49.9 $\Omega$ |
|----------------|---------------------|------------------------|--------------------|-----------------------------|-----------------------------------------|-----------------------------------------------|
|----------------|---------------------|------------------------|--------------------|-----------------------------|-----------------------------------------|-----------------------------------------------|

|      |                    |                    | –3 dB SS BW (MHz), | Slew Rate (V/µs), | ADA4857 Voltage     | Total System        |
|------|--------------------|--------------------|--------------------|-------------------|---------------------|---------------------|
| Gain | R <sub>F</sub> (Ω) | R <sub>G</sub> (Ω) | Vouт = 200 mV p-p  | Vout = 2 V Step   | Noise (nV/√Hz), RTO | Noise (nV/√Hz), RTO |
| +1   | 0                  | N/A                | 850                | 2350              | 4.4                 | 4.49                |
| +2   | 499                | 499                | 360                | 1680              | 8.8                 | 9.89                |
| +5   | 499                | 124                | 90                 | 516               | 22.11               | 23.49               |
| +10  | 499                | 56.2               | 43                 | 213               | 43.47               | 45.31               |

#### **ACTIVE LOW-PASS FILTER (LPF)**

Active filters are used in many applications such as antialiasing filters and high frequency communication IF strips. With a 410 MHz gain bandwidth product and high slew rate, the ADA4857-2 is an ideal candidate for active filters. Figure 48 shows the frequency response of 90 MHz and 45 MHz LPFs. In addition to the bandwidth requirements, the slew rate must be capable of supporting the full power bandwidth of the filter. In this case, a 90 MHz bandwidth with a 2 V p-p output swing requires at least 2800 V/ $\mu$ s.

The circuit shown in Figure 49 is a 4-pole, Sallen-Key LPF. The filter comprises two identical cascaded Sallen-Key LPF sections, each with a fixed gain of G = 2. The net gain of the filter is equal to G = 4 or 12 dB. The actual gain shown in Figure 48 is 12 dB. This does not take into account the output voltage being divided in half by the series matching termination resistor,  $R_T$ , and the load resistor.

Setting the resistors equal to each other greatly simplifies the design equations for the Sallen-Key filter. To achieve 90 MHz, the value of R should be set to 182  $\Omega$ . However, if the value of R is doubled, the corner frequency is cut in half to 45 MHz. This would be an easy way to tune the filter by simply multiplying the value of R (182  $\Omega$ ) by the ratio of 90 MHz and the new corner frequency in megahertz.

Figure 48 shows the output of each stage is of the filter and the two different filters corresponding to  $R = 182 \Omega$  and  $R = 365 \Omega$ . Resistor values are kept low for minimal noise contribution, offset voltage, and optimal frequency response. Due to the low capacitance values used in the filter circuit, the PCB layout and minimization of parasitics is critical. A few picofarads can detune the corner frequency,  $f_c$  of the filter. The capacitor values shown in Figure 49 actually incorporate some stray PCB capacitance.

Capacitor selection is critical for optimal filter performance. Capacitors with low temperature coefficients, such as NPO ceramic capacitors and silver mica, are good choices for filter elements.



Figure 48. Low-Pass Filter Response



Figure 49. 4-Pole, Sallen-Key Low-Pass Filter (ADA4857-2)

### NOISE

To analyze the noise performance of an amplifier circuit, identify the noise sources and determine if the source has a significant contribution to the overall noise performance of the amplifier. To simplify the noise calculations, noise spectral densities were used rather than actual voltages to leave bandwidth out of the expressions (noise spectral density, which is generally expressed in nV/ $\sqrt{Hz}$ , is equivalent to the noise in a 1 Hz bandwidth).

The noise model shown in Figure 50 has six individual noise sources: the Johnson noise of the three resistors, the op amp voltage noise, and the current noise in each input of the amplifier. Each noise source has its own contribution to the noise at the output. Noise is generally referred to input (RTI), but it is often easier to calculate the noise referred to the output (RTO) and then divide by the noise gain to obtain the RTI noise.



All resistors have Johnson noise that is calculated by

 $\sqrt{(4kBTR)}$ 

where:

k is Boltzmann's Constant (1.38  $\times$  10 $^{-23}$  J/K).

*B* is the bandwidth in Hertz.

T is the absolute temperature in Kelvin.

*R* is the resistance in ohms.

A simple relationship that is easy to remember is that a 50  $\Omega$  resistor generates a Johnson noise of 1 nV/ $\sqrt{\text{Hz}}$  at 25°C.

In applications where noise sensitivity is critical, care must be taken not to introduce other significant noise sources to the amplifier. Each resistor is a noise source. Attention to the following areas is critical to maintain low noise performance: design, layout, and component selection. A summary of noise performance for the amplifier and associated resistors can be seen in Table 9.

### **CIRCUIT CONSIDERATIONS**

Careful and deliberate attention to detail when laying out the ADA4857 board yields optimal performance. Power supply bypassing, parasitic capacitance, and component selection all contribute to the overall performance of the amplifier.

### PCB LAYOUT

Because the ADA4857 can operate up to 850 MHz, it is essential that RF board layout techniques be employed. All ground and power planes under the pins of the ADA4857 should be cleared of copper to prevent the formation of parasitic capacitance between the input pins to ground and the output pins to ground. A single mounting pad on the SOIC footprint can add as much as 0.2 pF of capacitance to ground if the ground plane is not cleared from under the mounting pads. The low distortion pinout of the ADA4857 increases the separation distance between the inputs and the supply pins, which improves the second harmonics. In addition, the feedback pin reduces the distance between the output and the inverting input of the amplifier, which helps minimize the parasitic inductance and capacitance of the feedback path, reducing ringing and peaking.

### **POWER SUPPLY BYPASSING**

Power supply bypassing for the ADA4857 was optimized for frequency response and distortion performance. Figure 42 shows the recommended values and location of the bypass capacitors. The 0.1  $\mu$ F bypassing capacitors should be placed as close as possible to the supply pins. Power supply bypassing is critical for stability, frequency response, distortion, and PSR performance. The capacitor between the two supplies helps improve PSR and distortion performance. The 10  $\mu$ F electrolytic capacitors should be close to the 0.1  $\mu$ F capacitors; however, it is not as critical. In some cases, additional paralleled capacitors can help improve frequency and transient response.

#### GROUNDING

Ground and power planes should be used where possible. Ground and power planes reduce the resistance and inductance of the power planes and ground returns. The returns for the input, output terminations, bypass capacitors, and R<sub>G</sub> should all be kept as close to the ADA4857 as possible. The output load ground and the bypass capacitor grounds should be returned to the same point on the ground plane to minimize parasitic trace inductance, ringing, and overshoot and to improve distortion performance. The ADA4857 LFSCP packages feature an exposed paddle. For optimum electrical and thermal performance, solder this paddle to the ground plane or the power plane. For more information on high speed circuit design, see *A Practical Guide to High-Speed Printed-Circuit-Board Layout* at www.analog.com.

072408-B

### **OUTLINE DIMENSIONS**









Dimensions shown in millimeters

#### **ORDERING GUIDE**

| Model                         | Temperature Range | Package Description | Package Option | Ordering Quantity | Branding |
|-------------------------------|-------------------|---------------------|----------------|-------------------|----------|
| ADA4857-1YCPZ-R2 <sup>1</sup> | -40°C to +125°C   | 8-Lead LFCSP_VD     | CP-8-2         | 250               | H15      |
| ADA4857-1YCPZ-RL <sup>1</sup> | –40°C to +125°C   | 8-Lead LFCSP_VD     | CP-8-2         | 5,000             | H15      |
| ADA4857-1YCPZ-R71             | –40°C to +125°C   | 8-Lead LFCSP_VD     | CP-8-2         | 1,500             | H15      |
| ADA4857-1YRZ <sup>1</sup>     | –40°C to +125°C   | 8-Lead SOIC_N       | R-8            | 1                 |          |
| ADA4857-1YRZ-R7 <sup>1</sup>  | –40°C to +125°C   | 8-Lead SOIC_N       | R-8            | 2,500             |          |
| ADA4857-1YRZ-RL <sup>1</sup>  | -40°C to +125°C   | 8-Lead SOIC_N       | R-8            | 1,000             |          |
| ADA4857-2YCPZ-R2 <sup>1</sup> | -40°C to +125°C   | 16-Lead LFCSP_VQ    | CP-16-4        | 250               |          |
| ADA4857-2YCPZ-RL <sup>1</sup> | –40°C to +125°C   | 16-Lead LFCSP_VQ    | CP-16-4        | 5,000             |          |
| ADA4857-2YCPZ-R71             | -40°C to +125°C   | 16-Lead LFCSP_VQ    | CP-16-4        | 1,500             |          |

 $^{1}$  Z = RoHS Compliant Part.