

# $0.5~\Omega$ CMOS 1.8 V to 5.5 V 2:1 Mux/SPDT Switches

# ADG819/ADG820

#### **FEATURES**

Low On Resistance 0.8  $\Omega$  Max at 125°C 0.25  $\Omega$  Max On Resistance Flatness 1.8 V to 5.5 V Single Supply 200 mA Current Carrying Capability Automotive Temperature Range: -40°C to +125°C Rail-to-Rail Operation 6-Lead SOT-23 Package, 8-Lead  $\mu$ SOIC Package, and 6-Bump MicroCSP (Micro Chip Scale Package) ADG819 Fast Switching Times Typical Power Consumption (<0.01  $\mu$ W) TTL-/CMOS-Compatible Inputs Pin Compatible with the ADG719 (ADG819)

APPLICATIONS
Power Routing
Battery-Powered Systems
Communication Systems
Data Acquisition Systems
Cellular Phones
Modems
PCMCIA Cards
Hard Drives

#### FUNCTIONAL BLOCK DIAGRAM



#### GENERAL DESCRIPTION

**Relay Replacement** 

The ADG819 and the ADG820 are monolithic, CMOS, SPDT (single-pole, double-throw) switches. These switches are designed on a submicron process that provides low power dissipation yet gives high switching speed, low On resistance, and low leakage currents.

Low power consumption and an operating supply range of  $1.8\,\mathrm{V}$  to  $5.5\,\mathrm{V}$  make the ADG819 and ADG820 ideal for battery-powered, portable instruments.

Each switch of the ADG819 and the ADG820 conducts equally well in both directions when on. The ADG819 exhibits breakbefore-make switching action, thus preventing momentary shorting when switching channels. The ADG820 exhibits make-before-break action.

The ADG819 and the ADG820 are available in a 6-lead SOT-23 package and an 8-lead  $\mu SOIC$  package. The ADG819 is also available in a  $2\times3$  bump 1.14 mm  $\times$  2.18 mm MicroCSP package. This chip occupies only a 1.14 mm  $\times$  2.18 mm area, making it the ideal candidate for space-constrained applications.

#### PRODUCT HIGHLIGHTS

- 1. Very low ON resistance,  $0.5 \Omega$  typical
- 2. 1.8 V to 5.5 V single-supply operation
- 3. High current carrying capability
- 4. Tiny 6-lead SOT-23 package, 8-lead  $\mu SOIC$  package, and 2  $\times$  3 bump 1.14 mm  $\times$  2.18 mm MicroCSP package (ADG819 only)

#### REV. 0

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781/329-4700 www.analog.com
Fax: 781/326-8703 © Analog Devices, Inc., 2002

# $ADG819/ADG820 — SPECIFICATIONS^1 \ (v_{DD} = 5 \ v \ \pm \ 10\%, \ \text{gnd} = 0 \ v.)$

| Parameter                                               | 25°C       | -40°C to<br>+85°C | -40°C to<br>+125°C <sup>2</sup> | Unit         | <b>Test Conditions/Comments</b>                                   |
|---------------------------------------------------------|------------|-------------------|---------------------------------|--------------|-------------------------------------------------------------------|
| ANALOG SWITCH                                           |            |                   |                                 |              |                                                                   |
| Analog Signal Range                                     |            |                   | $0~V~to~V_{DD}$                 | V            |                                                                   |
| ON Resistance (R <sub>ON</sub> )                        | 0.5        |                   | DD                              | Ω typ        | $V_S = 0 \text{ V to } V_{DD}, I_S = 100 \text{ mA};$             |
| COIV                                                    | 0.6        | 0.7               | 0.8                             | Ω max        | Test Circuit 1                                                    |
| ON Resistance Match Between                             |            |                   |                                 |              |                                                                   |
| Channels ( $\Delta R_{ON}$ )                            | 0.06       |                   |                                 | Ω typ        | $V_{S} = 0 \text{ V to } V_{DD}, I_{S} = 100 \text{ mA}$          |
|                                                         | 0.08       | 0.1               | 0.12                            | $\Omega$ max | νς ο ν το ν <sub>DD</sub> , 1ς 100 III 1                          |
| ON Resistance Flatness (R <sub>FLAT(ON)</sub> )         | 0.00       | 0.1               | 0.12                            | $\Omega$ typ | $V_S = 0 \text{ V to } V_{DD}, I_S = 100 \text{ mA}$              |
| OIV IVESISTATICE PHATIESS (IVFLAT(ON))                  | 0.17       | 0.2               | 0.25                            | $\Omega$ max | vs = 0 v to vpp, 1s = 100 mA                                      |
|                                                         | 0.17       | 0.2               | 0.23                            | 22 IIIdx     |                                                                   |
| LEAKAGE CURRENTS                                        |            |                   |                                 |              | $V_{\mathrm{DD}} = 5.5 \mathrm{\ V}$                              |
| Source OFF Leakage I <sub>S</sub> (OFF)                 | $\pm 0.01$ |                   |                                 | nA typ       | $V_S = 4.5 \text{ V/1 V}, V_D = 1 \text{ V/4.5 V};$               |
|                                                         | $\pm 0.25$ | $\pm 3$           | $\pm 10$                        | nA max       | Test Circuit 2                                                    |
| Channel ON Leakage I <sub>D</sub> , I <sub>S</sub> (ON) | $\pm 0.01$ |                   |                                 | nA typ       | $V_S = V_D = 1 \text{ V}, \text{ or } V_S = V_D = 4.5 \text{ V};$ |
|                                                         | $\pm 0.25$ | $\pm 3$           | $\pm 25$                        | nA max       | Test Circuit 3                                                    |
| DIGITAL INPUTS                                          |            |                   |                                 |              |                                                                   |
| Input High Voltage, V <sub>INH</sub>                    |            |                   | 2.0                             | V min        |                                                                   |
|                                                         |            |                   |                                 |              |                                                                   |
| Input Low Voltage, V <sub>INL</sub>                     |            |                   | 0.8                             | V max        |                                                                   |
| Input Current                                           | 0.005      |                   |                                 |              | V V V                                                             |
| $I_{INL}$ or $I_{INH}$                                  | 0.005      |                   | . 0.4                           | μA typ       | $V_{IN} = V_{INL}$ or $V_{INH}$                                   |
|                                                         |            |                   | $\pm 0.1$                       | μA max       |                                                                   |
| C <sub>IN,</sub> Digital Input Capacitance              | 5          |                   |                                 | pF typ       |                                                                   |
| DYNAMIC CHARACTERISTICS <sup>3</sup>                    |            |                   |                                 |              |                                                                   |
| ADG819                                                  |            |                   |                                 |              |                                                                   |
| $t_{ON}$                                                | 35         |                   |                                 | ns typ       | $R_{L} = 50 \Omega, C_{L} = 35 pF,$                               |
| CON                                                     | 45         | 50                | 55                              | ns max       | $V_S = 3 \text{ V}$ ; Test Circuit 4                              |
| ${ m t}_{ m OFF}$                                       | 10         |                   |                                 | ns typ       | $R_L = 50 \Omega$ , $C_L = 35 pF$ ,                               |
| Off                                                     | 16         | 18                | 21                              | ns max       | $V_S = 3 \text{ V}$ ; Test Circuit 4                              |
| Break-Before-Make Time Delay, $t_{BBM}$                 | 5          | 10                | 21                              | ns typ       | $R_L = 50 \Omega$ , $C_L = 35 pF$ ,                               |
| Break Before Wake Time Belay, them                      |            |                   | 1                               | ns min       | $V_{S1} = V_{S2} = 3 \text{ V}$ ; Test Circuit 5                  |
| ADG820                                                  |            |                   | 1                               | IIS IIIII    | VS1 = VS2 = 0 V, Test Chedit 0                                    |
| t <sub>ON</sub>                                         | 10         |                   |                                 | ns typ       | $R_{L} = 50 \Omega, C_{L} = 35 pF,$                               |
| ON                                                      | 18         | 20                | 22                              | ns max       | $V_S = 3 \text{ V}$ ; Test Circuit 4                              |
| tom                                                     | 26         | 20                | ~~                              | ns typ       | $R_L = 50 \Omega$ , $C_L = 35 pF$ ,                               |
| $t_{ m OFF}$                                            | 40         | 45                | 50                              | ns max       | $V_S = 3 \text{ V}$ ; Test Circuit 4                              |
| Make-Before-Break Time Delay, $t_{MBB}$                 | 15         | 43                | 30                              |              |                                                                   |
| Make-before-break Time Delay, IMBB                      | 13         |                   | 1                               | ns typ       | $R_L = 50 \Omega$ , $C_L = 35 pF$ ,                               |
| Change Injection                                        | 90         |                   | 1                               | ns min       | $V_S = 0$ V; Test Circuit 6                                       |
| Charge Injection                                        | 20         |                   |                                 | pC typ       | $V_S = 2.5 \text{ V}, R_S = 0 \Omega, C_L = 1 \text{ nF};$        |
|                                                         | 71         |                   |                                 | ID 4         | Test Circuit 7                                                    |
| Off Isolation                                           | -71        |                   |                                 | dB typ       | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 100 kHz$ ;                |
|                                                         | 70         |                   |                                 | ID.          | Test Circuit 8                                                    |
| Channel-to-Channel Crosstalk                            | -72        |                   |                                 | dB typ       | $R_L = 50 \Omega, C_L = 5 pF, f = 100 kHz;$                       |
| Developed to the                                        | 17         |                   |                                 | 3.411        | Test Circuit 10                                                   |
| Bandwidth –3 dB                                         | 17         |                   |                                 | MHz typ      | $R_L = 50 \Omega$ , $C_L = 5 pF$ ; Test Circuit                   |
| $C_{S}$ (OFF)                                           | 80         |                   |                                 | pF typ       | f = 1  MHz                                                        |
| $C_{D,}C_{S}(ON)$                                       | 300        |                   |                                 | pF typ       | f = 1 MHz                                                         |
| POWER REQUIREMENTS                                      |            |                   |                                 |              | V <sub>DD</sub> = 5.5 V<br>Digital Inputs = 0 V or 5.5 V          |
| T                                                       | 0.001      |                   |                                 | A +          | Digital Inputs = 0 V or 5.5 V                                     |
| $I_{DD}$                                                | 0.001      | 1.0               | 0.0                             | μA typ       |                                                                   |
|                                                         |            | 1.0               | 2.0                             | μA max       |                                                                   |

<sup>&</sup>lt;sup>1</sup>Temperature range is as follows:  $-40^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$ . <sup>2</sup>ON resistance parameters tested with  $I_S = 10$  mA. <sup>3</sup>Guaranteed by design, not subject to production test.

Specifications subject to change without notice.

# $SPECIFICATIONS^{1}(v_{DD}=2.7 \text{ V to } 3.6 \text{ V, GND}=0 \text{ V.})$

| Parameter                                                                                             | 25°C                   | -40°C to<br>+85°C | -40°C to<br>+125°C <sup>2</sup> | Unit                        | Test Conditions/Comments                                                                                                                         |
|-------------------------------------------------------------------------------------------------------|------------------------|-------------------|---------------------------------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| ANALOG SWITCH Analog Signal Range ON Resistance (R <sub>ON</sub> )                                    | 0.7                    |                   | 0 V to V <sub>DD</sub>          | V<br>Ω typ                  | V = 0 V to V = I = 100 mA                                                                                                                        |
|                                                                                                       | 1.4                    | 1.5               | 1.6                             | $\Omega$ max                | $V_S = 0 \text{ V to } V_{DD}, I_S = 100 \text{ mA};$<br>Test Circuit 1                                                                          |
| ON Resistance Match Between Channels ( $\Delta R_{ON}$ )                                              | 0.06                   | 0.13              | 0.13                            | Ω typ<br>Ω max              | $V_S = 0 \text{ V to } V_{DD}, I_S = 100 \text{ mA}$                                                                                             |
| ON Resistance Flatness (R <sub>FLAT(ON)</sub> )                                                       | 0.25                   |                   |                                 | Ω typ                       | $V_S = 0 \text{ V to } V_{DD}, I_S = 100 \text{ mA}$                                                                                             |
| LEAKAGE CURRENTS Source OFF Leakage I <sub>S</sub> (OFF)                                              | ±0.01<br>±0.25         | ±3                | ±10                             | nA typ<br>nA max            | $V_{\rm DD} = 3.6 \text{ V}$<br>$V_{\rm S} = 3.3 \text{ V}/1 \text{ V}, V_{\rm D} = 1 \text{ V}/3.3 \text{ V};$<br>Test Circuit 2                |
| Channel ON Leakage I <sub>D</sub> , I <sub>S</sub> (ON)                                               | $\pm 0.01 \\ \pm 0.25$ | $\pm 3$           | ±25                             | nA typ<br>nA max            | $V_S = V_D = 1 \text{ V}, \text{ or } V_S = V_D = 3.3 \text{ V};$<br>Test Circuit 3                                                              |
| DIGITAL INPUTS Input High Voltage, V <sub>INH</sub> Input Low Voltage, V <sub>INL</sub> Input Current |                        |                   | 2.0<br>0.8                      | V min<br>V max              |                                                                                                                                                  |
| $ m I_{INL}$ or $ m I_{INH}$ $ m C_{IN,}$ Digital Input Capacitance                                   | 0.005                  |                   | ±0.1                            | μΑ typ<br>μΑ max<br>pF typ  | $V_{IN} = V_{INL}$ or $V_{INH}$                                                                                                                  |
| DYNAMIC CHARACTERISTICS <sup>3</sup><br>ADG819                                                        |                        |                   |                                 |                             |                                                                                                                                                  |
| t <sub>ON</sub>                                                                                       | 40<br>60               | 65                | 70                              | ns typ<br>ns max            | $R_L = 50 \Omega$ , $C_L = 35 pF$ ,<br>$V_S = 1.5 V$ ; Test Circuit 4                                                                            |
| $t_{ m OFF}$                                                                                          | 10<br>16               | 18                | 21                              | ns typ<br>ns max            | $R_L = 50 \Omega$ , $C_L = 35 pF$ ,<br>$V_S = 1.5 V$ ; Test Circuit                                                                              |
| Break-Before-Make Time Delay, $t_{BBM}$                                                               | 40                     |                   | 1                               | ns typ<br>ns min            | $R_L = 50 \Omega$ , $C_L = 35 pF$ , $V_{S1} = V_{S2} = 1.5 V$ ; Test Circuit 5                                                                   |
| ADG820                                                                                                |                        |                   |                                 |                             |                                                                                                                                                  |
| $t_{ m ON}$                                                                                           | 20<br>35               | 40                | 45                              | ns typ<br>ns max            | $R_L = 50 \Omega$ , $C_L = 35 \text{ pF}$ ,<br>$V_S = 1.5 \text{ V}$ ; Test Circuit 4                                                            |
| t <sub>OFF</sub>                                                                                      | 30<br>45               | 50                | 55                              | ns typ<br>ns max            | $R_L = 50 \Omega$ , $C_L = 35 \text{ pF}$ ,<br>$V_S = 1.5 \text{ V}$ ; Test Circuit 4                                                            |
| Make-Before-Break Time Delay, $t_{MBB}$<br>Charge Injection                                           | 10                     |                   | 1                               | ns typ<br>ns min<br>pC typ  | $R_{L} = 50 \ \Omega, \ C_{L} = 35 \ pF,$<br>$V_{S} = 1.5 \ V; \ Test \ Circuit \ 6$<br>$V_{S} = 1.5 \ V, \ R_{S} = 0 \ \Omega, C_{L} = 1 \ nF;$ |
| Off Isolation                                                                                         | -71                    |                   |                                 | dB typ                      | Test Circuit 7<br>$R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 100 kHz$ ;                                                                             |
| Channel-to-Channel Crosstalk                                                                          | -72                    |                   |                                 | dB typ                      | Test Circuit 8<br>$R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 100 kHz$ ;                                                                             |
| Bandwidth -3 dB<br>C <sub>S</sub> (OFF)<br>C <sub>D</sub> , C <sub>S</sub> (ON)                       | 17<br>80<br>300        |                   |                                 | MHz typ<br>pF typ<br>pF typ | Test Circuit 10<br>$R_L = 50 \Omega$ , $C_L = 5 pF$ ; Test Circuit 9<br>f = 1 MHz<br>f = 1 MHz                                                   |
| POWER REQUIREMENTS                                                                                    |                        |                   |                                 | r- Jr                       | V <sub>DD</sub> = 3.6 V                                                                                                                          |
| $I_{DD}$                                                                                              | 0.001                  | 1.0               | 2.0                             | μΑ typ<br>μΑ max            | Digital Inputs = 0 V or 3.6 V                                                                                                                    |

REV. 0 -3-

NOTES  $^{1}\text{Temperature range}$  is as follows: -40°C to +125°C.  $^{2}\text{ON}$  resistance parameters tested with  $I_{S}$  = 10 mA.  $^{3}\text{Guaranteed}$  by design, not subject to production test.

Specifications subject to change without notice.

#### ABSOLUTE MAXIMUM RATINGS1

| $(T_A = 25^{\circ}C, \text{ unless otherwise noted.})$                      |
|-----------------------------------------------------------------------------|
| $V_{DD}$ to GND $$                                                          |
| Analog Inputs <sup>2</sup> 0.3 V to $V_{DD}$ + 0.3 V or                     |
| 30 mA, Whichever Occurs First                                               |
| Digital Inputs <sup>2</sup> $-0.3 \text{ V}$ to $V_{DD} + 0.3 \text{ V}$ or |
| 30 mA, Whichever Occurs First                                               |
| Peak Current, S or D 400 mA                                                 |
| (Pulsed at 1 ms, 10% Duty Cycle Max)                                        |
| Continuous Current, S or D                                                  |
| Operating Temperature Range                                                 |
| Industrial $-40^{\circ}$ C to $+85^{\circ}$ C                               |
| Automotive $-40^{\circ}$ C to $+125^{\circ}$ C                              |
| Storage Temperature Range65°C to +150°C                                     |
| Junction Temperature                                                        |
| μSOIC Package                                                               |
| $\theta_{JA}$ Thermal Impedance                                             |
| $\theta_{JC}$ Thermal Impedance                                             |
| SOT-23 Package (4-Layer Board)                                              |
| $\theta_{JA}$ Thermal Impedance                                             |

| $\theta_{JA}$ Thermal Impedance       | TBD   |
|---------------------------------------|-------|
| Lead Temperature, Soldering (10 sec)  | 300°C |
| IR Reflow, Peak Temperature (<20 sec) | 235°C |

#### NOTES

Table I. Truth Table for the ADG819/ADG820

| IN | Switch S1 | Switch S2 |
|----|-----------|-----------|
| 0  | ON        | OFF       |
| 1  | OFF       | ON        |

#### **PIN CONFIGURATIONS**



6-Lead SOT-23



### 8-Lead $\mu$ SOIC (RM-8)



# 2 × 3 MicroCSP



#### **ORDERING GUIDE**

| <b>Model Option</b> | <b>Temperature Range</b> | Brand <sup>1</sup> | Package Description                 | Package           |
|---------------------|--------------------------|--------------------|-------------------------------------|-------------------|
| ADG819BRM           | -40°C to +125°C          | SNB                | μSOIC (MicroSmall Outline IC)       | RM-8              |
| ADG819BRT           | -40°C to +125°C          | SNB                | SOT-23 (Plastic Surface-Mount)      | RJ-6 <sup>2</sup> |
| ADG819BCB           | -40°C to +85°C           | SNB                | MicroCSP (Micro Chip Scale Package) | $CB-6^2$          |
| ADG820BRM           | -40°C to +125°C          | SPB                | μSOIC (MicroSmall Outline IC)       | RM-8              |
| ADG820BRT           | -40°C to +125°C          | SPB                | SOT-23 (Plastic Surface-Mount)      | RJ-6 <sup>2</sup> |

NOTES

-4-REV. 0

<sup>&</sup>lt;sup>1</sup> Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Only one absolute

maximum rating may be applied at any one time.

Overvoltages at IN, S, or D will be clamped by internal diodes. Current should be limited to the maximum ratings given.

<sup>&</sup>lt;sup>1</sup>Branding on these packages is limited to three characters due to space constraints.

<sup>&</sup>lt;sup>2</sup>Contact factory for availability.

#### **TERMINOLOGY**

| V <sub>DD</sub><br>GND | Most Positive Power Supply Potential                                                                                   |
|------------------------|------------------------------------------------------------------------------------------------------------------------|
|                        | Ground (0 V) Reference                                                                                                 |
| $I_{DD}$               | Positive Supply Current                                                                                                |
| S                      | Source Terminal. May be an input or output.                                                                            |
| D                      | Drain Terminal. May be an input or output.                                                                             |
| IN                     | Logic Control Input                                                                                                    |
| $R_{ON}$               | Ohmic Resistance between D and S                                                                                       |
| $\Delta R_{ON}$        | ON Resistance Match between Any Two Channels, i.e., R <sub>ON</sub> max – R <sub>ON</sub> min                          |
| $R_{FLAT(ON)}$         | Flatness is defined as the difference between the maximum and minimum value of ON resistance as                        |
|                        | measured over the specified analog signal range.                                                                       |
| I <sub>S</sub> (OFF)   | Source Leakage Current with the Switch OFF                                                                             |
| $I_D$ , $I_S$ (ON)     | Channel Leakage Current with the Switch ON                                                                             |
| $V_{D}(V_{S})$         | Analog Voltage on Terminals D, S                                                                                       |
| $V_{INL}$              | Maximum Input Voltage for Logic "0"                                                                                    |
| $V_{INH}$              | Minimum Input Voltage for Logic "1"                                                                                    |
| $I_{INL}(I_{INH})$     | Input Current of the Digital Input                                                                                     |
| $C_S$ (OFF)            | OFF Switch Source Capacitance                                                                                          |
| $C_D$ , $C_S$ (ON)     | ON Switch Capacitance                                                                                                  |
| $t_{ON}$               | Delay between applying the digital control input and the output switching ON.                                          |
| $t_{OFF}$              | Delay between applying the digital control input and the output switching OFF.                                         |
| $t_{BBM}$              | OFF time or ON time measured between the 90% points of both switches when switching from one address state to another. |
| $t_{ m MBB}$           | ON time measured between the 80% points of both switches when switching from one address state to another.             |
| Charge Injection       | A measure of the glitch impulse transferred from the digital input to the analog output during switching.              |
| Crosstalk              | A measure of unwanted signal coupled through from one channel to another as a result of parasitic                      |
|                        | capacitance.                                                                                                           |
| <b>OFF</b> Isolation   | A measure of unwanted signal coupling through an OFF switch.                                                           |
| Bandwidth              | Frequency at which the output is attenuated by -3 dB.                                                                  |
| ON Response            | Frequency Response of the ON Switch                                                                                    |
| Insertion Loss         | Loss due to the ON Resistance of the Switch                                                                            |
|                        |                                                                                                                        |

#### CAUTION\_

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the ADG819/ ADG820 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



REV. 0 -5-

# **ADG819/ADG820 – Typical Performance Characteristics**



T<sub>A</sub> = 25°C

ON RESISTANCE –  $\Omega$ 



TPC 2. ON Resistance vs.  $V_D$  ( $V_S$ )

0.8



TPC 3. Leakage Currents vs. Temperatures



TPC 4. ON Resistance vs.  $V_D$  ( $V_S$ ) for Different Temperatures



TPC 5. ON Resistance vs.  $V_D$  ( $V_S$ ) for Different Temperatures



TPC 6. t<sub>ON</sub>/t<sub>OFF</sub> Times vs. Temperature (ADG819)

-6-REV. 0



TPC 7. Charge Injection vs. Source Voltage



TPC 8. OFF Isolation vs. Frequency



TPC 9. Crosstalk vs. Frequency



TPC 10. ON Response vs. Frequency



TPC 11. Logic Threshold vs. Supply Voltage

REV. 0 -7-

# **Test Circuits**



Test Circuit 1. ON Resistance



Test Circuit 2. OFF Leakage



Test Circuit 3. ON Leakage



Test Circuit 4. Switching Times



Test Circuit 5. Break-Before-Make Time Delay, t<sub>BBM</sub> (ADG819 Only)



Test Circuit 6. Make-Before-Break Time Delay,  $t_{MBB}$  (ADG820 Only)

-8- REV. 0



Test Circuit 7. Charge Injection



Test Circuit 8. OFF Isolation



Test Circuit 9. Bandwidth



Test Circuit 10. Channel-to-Channel Crosstalk

REV. 0 –9–

#### **OUTLINE DIMENSIONS**

# 6-Lead Plastic Surface-Mount Package (RJ-6)

Dimensions shown in inches and (mm)



# 8-Lead µSOIC Package (RM-8)

Dimensions shown in inches and (mm)



# 2×3 Array for MicroCSP (CB-6)

Dimensions shown in millimeters and (inches)



CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN

-10- REV. 0