## FEATURES

Complete angular rate gyroscope
Z-axis (yaw rate) response
SPI digital output interface
High vibration rejection over wide frequency
2000 g -powered shock survivability
Externally controlled self-test
Internal temperature sensor output
Dual auxiliary 12-bit ADC inputs
Absolute rate output for precision applications
5 V single-supply operation
$8.2 \mathrm{~mm} \times 8.2 \mathrm{~mm} \times 5.2 \mathrm{~mm}$ package

## APPLICATIONS

## Platform stabilization <br> Image stabilization <br> Guidance and controls <br> Inertia measurement units <br> Robotics

## GENERAL DESCRIPTION

The ADIS16100 is a gyroscope that uses the Analog Devices, Inc., surface-micromachining process to make a functionally complete angular rate sensor with an integrated serial peripheral interface (SPI).

The digital data available at the SPI port is proportional to the angular rate about the axis that is normal to the top surface of the package (see Figure 20). A single external resistor can be used to increase the measurement range. An external capacitor can be used to lower the bandwidth.

Access to an internal temperature sensor measurement is provided through the SPI for compensation techniques. Two pins are available for the user to input analog signals for digitization. An additional output pin provides a precision voltage reference. Two digital self-test inputs electromechanically excite the sensor to test the operation of the sensor and the signal-conditioning circuits.
The ADIS16100 is available in an $8.2 \mathrm{~mm} \times 8.2 \mathrm{~mm} \times 5.2 \mathrm{~mm}$, 16-terminal, peripheral land grid array (LGA) package.


Rev. D

## ADIS16100

## TABLE OF CONTENTS

Features .....  .1
Applications. ..... 1
General Description .....  1
Functional Block Diagram ..... 1
Revision History ..... 2
Specifications ..... 3
Timing Specifications ..... 5
Absolute Maximum Ratings ..... 6
ESD Caution ..... 6
Pin Configuration and Function Descriptions .....  7
Typical Performance Characteristics ..... 8
Theory of Operation ..... 11
Supply and Common Considerations ..... 11
REVISION HISTORY
6/09—Rev. C to Rev. D
Changes to Table 1 ..... 3
Changes to Table 10 and Table 11 ..... 13
Added Applications Information Section ..... 14
1/08—Rev. B to Rev. C
Changes Features ..... 1
Changes to Table 1 ..... 4
Changes to Table 3 ..... 6
Changes to Layout and Table 4 ..... 7
Changes to Captions Figure 12 to Figure 15 ..... 9
Changes to Self-Test Function Section ..... 11
Changes to Figure 22 Caption ..... 12
Changes to Table 6, Table 7, Table 8, and Table 9 ..... 13
6/07—Rev. A to Rev. B
Changes to Table 1 .....  3
Changes to Table 2 ..... 5
Changes to Absolute Maximum Ratings ..... 6
Changes to Table 4 ..... 7
Added Figure 5 ..... 7
Changes to Theory of Operation Section ..... 11
Added Basic Operation Section ..... 12
Deleted Second Level Assembly Section ..... 14
Increasing Measurement Range ..... 11
Setting Bandwidth ..... 11
Self-Test Function ..... 11
Rate Sensitive Axis ..... 11
Basic Operation ..... 12
Serial Peripheral Interface (SPI) ..... 12
Applications Information ..... 14
Assembly ..... 14
Interface board ..... 14
Outline Dimensions ..... 15
Ordering Guide ..... 15
5/06-Rev. 0 to Rev. A
Changes to Table 1 ..... 4
Changes to Setting Bandwidth Section ..... 11
Changes to Table 9 and Table 10 ..... 13

## SPECIFICATIONS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{DRIVE}}=5 \mathrm{~V}$, angular rate $=0^{\circ} / \mathrm{sec}$, Cout $=0 \mu \mathrm{~F}, \pm 1 \mathrm{~g}$, unless otherwise noted.
Table 1.

| Parameter | Conditions | Min ${ }^{1}$ | Typ | Max ${ }^{1}$ | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| SENSITIVITY <br> Dynamic Range ${ }^{2}$ <br> Initial <br> Change Over Temperature ${ }^{3}$ Nonlinearity | Full-scale range over specifications range Clockwise rotation is positive output, $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ & \mathrm{~V}_{\mathrm{CC}}=\mathrm{V}_{\text {DRIVE }}=4.75 \mathrm{~V} \text { to } 5.25 \mathrm{~V} \end{aligned}$ <br> Best fit straight line | $\begin{aligned} & \pm 300 \\ & 0.2212 \end{aligned}$ | $\begin{aligned} & 0.2439 \\ & \pm 5 \\ & 0.15 \end{aligned}$ | 0.2717 | \%/sec <br> $\%$ sec/LSB <br> \% <br> \%FS |
| NULL <br> Initial Change Over Temperature ${ }^{3}$ Turn-On Time Linear Acceleration Effect Voltage Sensitivity | Nominal $0 \%$ sec output is 2048 LSB $V_{C C}=V_{\text {DRIVE }}=4.75 \mathrm{~V} \text { to } 5.25 \mathrm{~V}$ <br> Power-on to $\pm 0.5^{\circ} / \mathrm{sec}$ of final value <br> Any axis $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\text {DRIVE }}=4.75 \mathrm{~V} \text { to } 5.25 \mathrm{~V}$ | $-42$ | $\begin{aligned} & \pm 10 \\ & 35 \\ & 0.2 \\ & \pm 1 \end{aligned}$ | +42 | $\%$ sec <br> $\%$ sec <br> ms <br> $\% / \mathrm{sec} / \mathrm{g}$ <br> $\% \mathrm{sec} / \mathrm{V}$ |
| NOISE PERFORMANCE <br> Total Noise <br> Rate Noise Density | 0.1 Hz to 40 Hz ; no averaging <br> @ $25^{\circ} \mathrm{C}$ |  | $\begin{aligned} & 0.43 \\ & 0.05 \end{aligned}$ |  | $\%$ sec rms <br> $\% / \mathrm{sec} / \sqrt{ } \mathrm{Hz}$ |
| $\begin{aligned} & \hline \text { FREQUENCY RESPONSE } \\ & 3 \mathrm{~dB} \text { Bandwidth (User-Selectable) }{ }^{4} \\ & \text { Sensor Resonant Frequency } \end{aligned}$ | Cout $=0 \mu \mathrm{~F}$ |  | $\begin{aligned} & 40 \\ & 14 \end{aligned}$ |  | $\begin{aligned} & \mathrm{Hz} \\ & \mathrm{kHz} \end{aligned}$ |
| SELF-TEST INPUTS <br> ST1 Rateout Response ${ }^{5}$ ST2 Rateout Response ${ }^{5}$ Logic 1 Input Voltage Logic 0 Input Voltage Input Impedance | ST1 pin from Logic 0 to Logic 1 ST2 pin from Logic 0 to Logic 1 Standard high logic level definition Standard low logic level definition To common | $\begin{aligned} & -121 \\ & +121 \\ & 3.3 \end{aligned}$ | $\begin{aligned} & -221 \\ & +221 \end{aligned}$ $50$ | $\begin{aligned} & -376 \\ & +376 \\ & 1.7 \end{aligned}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \\ & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{k} \Omega \end{aligned}$ |
| TEMPERATURE SENSOR Reading at 298 K Scale Factor | Proportional to absolute temperature |  | $\begin{aligned} & 2048 \\ & 0.1453 \end{aligned}$ |  | $\begin{aligned} & \text { LSB } \\ & \text { K/LSB } \end{aligned}$ |
| 2.5 V REFERENCE <br> Voltage Value <br> Load Drive to Ground <br> Load Regulation <br> Power Supply Rejection Temperature Drift | Source $\begin{aligned} & 0 \mu \mathrm{~A}<\text { lout }^{<} 100 \mu \mathrm{~A} \\ & \mathrm{~V}_{\mathrm{CC}}=\mathrm{V}_{\text {DRIVE }}=4.75 \mathrm{~V} \text { to } 5.25 \mathrm{~V} \end{aligned}$ <br> Delta from $25^{\circ} \mathrm{C}$ | 2.45 | $\begin{aligned} & 2.5 \\ & 100 \\ & 5.0 \\ & 1.0 \\ & 5.0 \end{aligned}$ | 2.55 | V <br> $\mu \mathrm{A}$ <br> $\mathrm{mV} / \mathrm{mA}$ <br> $\mathrm{mV} / \mathrm{V}$ <br> mV |
| LOGIC INPUTS Input High Voltage, $\mathrm{V}_{\mathrm{INH}}$ Input Low Voltage, VinL Input Current, In Input Capacitance, $\mathrm{C}_{\mathrm{IN}}$ | Typically 10 nA | $\begin{aligned} & 0.7 \times V_{\text {DRIVE }} \\ & -1 \end{aligned}$ | $10$ | $\begin{aligned} & 0.3 \times V_{\text {DRIVE }} \\ & +1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mu \mathrm{~A} \\ & \mathrm{pF} \end{aligned}$ |
| ANALOG INPUTS <br> Resolution Integral Nonlinearity Differential Nonlinearity Offset Error Gain Error Input Voltage Range Leakage Current Input Capacitance Full Power Bandwidth | For $\mathrm{V}_{\text {IN }}<\mathrm{V}_{\text {cc }}$ | $\begin{aligned} & -2 \\ & -2 \\ & -8 \\ & -2 \\ & 0 \\ & -1 \end{aligned}$ | $12$ $\begin{aligned} & 20 \\ & 8 \end{aligned}$ | $\begin{aligned} & +2 \\ & +2 \\ & +8 \\ & +2 \\ & V_{\text {REF }} \times 2 \\ & +1 \end{aligned}$ | Bits <br> LSB <br> LSB <br> LSB <br> LSB <br> V <br> $\mu \mathrm{A}$ <br> pF <br> MHz |

## ADIS16100

| Parameter | Conditions | Min ${ }^{1}$ | Typ | Max ${ }^{1}$ | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DIGITAL OUTPUTS <br> Output High Voltage, Voн Output Low Voltage, Vol | $\begin{aligned} & I_{\text {source }}=200 \mu \mathrm{~A} \\ & \mathrm{I}_{\text {SINK }}=200 \mu \mathrm{~A} \end{aligned}$ | $V_{\text {drive }}-0.2$ |  | 0.4 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| CONVERSION RATE Conversion Time Throughput Rate | 16 SCLK cycles with SCLK at 20 MHz |  |  | $\begin{aligned} & 800 \\ & 1 \end{aligned}$ | ns MSPS |
| POWER SUPPLY <br> Vcc <br> $V_{\text {drive }}$ <br> $V_{c C}$ Quiescent Supply Current Vorive Quiescent Supply Current Power Dissipation | $\begin{aligned} & \text { All at } \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ & \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{f}_{\text {SCLK }}=50 \mathrm{kSPS} \\ & \mathrm{~V}_{\text {DRIVE }}=5 \mathrm{~V}, \mathrm{f}_{\text {SCLK }}=50 \mathrm{kSPS} \\ & \mathrm{~V}_{\text {CC }}=\mathrm{V}_{\text {DRIVE }}=5 \mathrm{~V}, \mathrm{f}_{\text {SCLK }}=50 \mathrm{kSPS} \end{aligned}$ | $\begin{aligned} & 4.75 \\ & 2.7 \end{aligned}$ | $\begin{aligned} & 5 \\ & 7.0 \\ & 70 \\ & 40 \end{aligned}$ | $\begin{aligned} & 5.25 \\ & 5.25 \\ & 9.0 \\ & 500 \end{aligned}$ | V <br> V <br> mA <br> $\mu \mathrm{A}$ <br> mW |
| TEMPERATURE RANGE Operation |  | -40 |  | +85 | ${ }^{\circ} \mathrm{C}$ |

${ }^{1}$ All minimum and maximum specifications are guaranteed. Typical specifications are neither tested nor guaranteed.
${ }^{2}$ Dynamic range is the maximum full-scale measurement range possible, including output swing range, initial offset, sensitivity, offset drift, and sensitivity drift at 5 V supplies.
${ }^{3}$ Defined as the output change from ambient to maximum temperature or ambient to minimum temperature.
${ }^{4}$ Frequency at which the response is 3 dB down from dc response. Bandwidth $=1 /\left(2 \times \pi \times 180 \mathrm{k} \Omega \times\left(22 \mathrm{nF}+\mathrm{C}_{\text {out }}\right)\right.$. For $\mathrm{Cout}_{\mathrm{out}}=0 \mu \mathrm{~F}$, bandwidth $=40 \mathrm{~Hz}$. For $\mathrm{C}_{\text {out }}=1 \mu \mathrm{~F}$, bandwidth $=0.87 \mathrm{~Hz}$.
${ }^{5}$ Self-test response varies with temperature.

## TIMING SPECIFICATIONS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, angular rate $=0^{\circ} / \mathrm{sec}$, unless otherwise noted. ${ }^{1}$
Table 2.

| Parameter | $\mathbf{V}_{\mathrm{cC}}=\mathrm{V}_{\text {DRIIE }}=5 \mathrm{~V}$ | Unit | Description |
| :---: | :---: | :---: | :---: |
| $\mathrm{fsCLK}^{2}$ | 10 | kHz min |  |
|  | 20 | MHz max |  |
| tconvert | $16 \times$ tscık |  |  |
| $\mathrm{t}_{\text {Quiet }}$ | 50 | $n \mathrm{nmin}$ | Minimum quiet time required between $\overline{\mathrm{CS}}$ rising edge and start of next conversion. |
| $\mathrm{t}_{2}$ | 10 | ns min | $\overline{\mathrm{CS}}$ to SCLK setup time. |
| $\mathrm{t}_{3}{ }^{3}$ | 30 | ns max | Delay from $\overline{\mathrm{CS}}$ until DOUT three-state disabled. |
| $\mathrm{t}_{4}{ }^{3}$ | 40 | ns max | Data access time after SCLK falling edge. |
| $\mathrm{t}_{5}$ | $0.4 \times$ tscık | $n \mathrm{nmin}$ | SCLK low pulse width. |
| $\mathrm{t}_{6}$ | $0.4 \times \mathrm{tscLk}$ | $n \mathrm{nmin}$ | SCLK high pulse width. |
| $\mathrm{t}_{7}$ | 10 | ns min | SCLK to DOUT valid hold time. |
| $\mathrm{t}_{8}{ }^{4}$ | 15/35 | ns min/max | SCLK falling edge to DOUT high impedance. |
| t9 | 10 | $n \mathrm{nmin}$ | DIN setup time prior to SCLK falling edge. |
| $\mathrm{t}_{10}$ | 5 | ns min | DIN hold time after SCLK falling edge. |
| $\mathrm{t}_{11}$ | 20 | $n \mathrm{mmin}$ | $16^{\text {th }}$ SCLK falling edge to $\overline{C S}$ high. |

[^0]

Figure 2. Gyroscope Serial Interface Timing Diagram


Figure 3. Load Circuit for Digital Output Timing Specifications

## ADIS16100

## ABSOLUTE MAXIMUM RATINGS

Table 3.

| Parameter | Rating |
| :--- | :--- |
| Acceleration (Any Axis, Unpowered, 0.5 ms$)$ | 2000 g |
| Acceleration (Any Axis, Powered, 0.5 ms ) | 2000 g |
| V $_{\mathrm{Cc}}$ to COM | -0.3 V to +6.0 V |
| V DRIVE to COM | -0.3 V to $\mathrm{V}_{\mathrm{cc}}+0.3 \mathrm{~V}$ |
| Analog Input Voltage to COM | -0.3 V to $\mathrm{V} \mathrm{cc}+0.3 \mathrm{~V}$ |
| Digital Input Voltage to COM | -0.3 V to +7.0 V |
| Digital Output Voltage to COM | -0.3 V to $\mathrm{V} \mathrm{CC}+0.3 \mathrm{~V}$ |
| ST1/ST2 Input Voltage to COM | -0.3 V to $\mathrm{V} \mathrm{cc}+0.3 \mathrm{~V}$ |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |

Stresses above those listed under the Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Drops onto hard surfaces can cause shocks of greater than $2000 g$ and exceed the absolute maximum rating of the device. Care should be exercised in handling to avoid damage.

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



NOTES

1. $\mathrm{NC}=$ NO CONNECT
2. THIS IS NOT AN ACTUAL TOP VIEW, AS THE PINS ARE NOT VISIBLE

FROM THE TOP. THIS IS A LAYOUT VIEW, WHICH REPRESENTS THE PIN CONFIGURATION, IF THE PACKAGE IS LOOKED THROUGH FROM THE TOP. THIS CONFIGURATION IS PROVIDED FOR PCB LAYOUT PURPOSES.


Figure 4. Pin Configuration, Top Look Through View
Figure 5. Second-Level Assembly Pad Layout

Table 4. Pin Function Descriptions

| Pin No. | Mnemonic | Type ${ }^{1}$ | Description |
| :---: | :---: | :---: | :---: |
| 1 | DIN | I | SPI Data Input. |
| 2 | SCLK | 1 | SPI Serial Clock. |
| 3 | DOUT | 0 | SPI Data Output. |
| 4 | NC |  | No Connect. |
| 5 | RATE | 0 | Buffered Analog Output. Represents the angular rate signal. |
| 6 | FILT | 1 | External Capacitor Connection to Control Bandwidth. |
| 7 | $V_{\text {drive }}$ | S | Digital Interface Supply. To simplify interfacing, this can be the receive processing supply of the circuit. |
| 8 | AIN1 | 1 | External Analog Input Channel 1. See ADD0 and ADD1 address bits in Table 5. |
| 9 | AIN2 | 1 | External Analog Input Channel 2. See ADD0 and ADD1 address bits in Table 5. |
| 10 | COM | S | Common. Reference point for all circuitry in the ADIS16100. |
| 11 | $\mathrm{V}_{\text {REF }}$ | 0 | Precision 2.5 V Reference. |
| 12 | ST2 | I | Self-Test Input 2. |
| 13 | ST1 | 1 | Self-Test Input 1. |
| 14 | Vcc | S | Analog Power. |
| 15 | NC |  | No Connect. |
| 16 | $\overline{C S}$ | 1 | Chip Select. Active low. This input frames the serial data transfer and initiates the conversion process. |

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 6. Initial Null Histogram


Figure 7. Null Level vs. Supply Voltage


Figure 8. Null Level vs. Temperature


Figure 9. Supply Current Histogram


Figure 10. Self-Test 1 Histogram


Figure 11. Self-Test 2 Histogram


Figure 12. Self-Test 2 Level vs. Supply Voltage


Figure 13. Self-Test 1 Level vs. Supply Voltage


Figure 14. Self-Test 2 vs. Temperature


Figure 15. Self-Test 1 vs. Temperature


Figure 16. ADC Offset Level vs. Temperature and Supply Voltage


Figure 17. ADC Gain Error vs. Temperature (Excluding V ${ }_{\text {REF }}$ )

## ADIS16100



Figure 18. VREF Level vs. Supply Voltage


SAMPLES $=8192$, SPREAD $=23$, STD DEV $=1.695$, MEAN $=2050.682$

Figure 19. Noise Histogram

## THEORY OF OPERATION

The ADIS16100 operates on the principle of a resonator gyroscope. Two polysilicon sensing structures each contain a dither frame that is electrostatically driven to resonance. This produces the necessary velocity element to produce a Coriolis force while rotating. At two of the outer extremes of each frame, orthogonal to the dither motion, are movable fingers that are placed between fixed pickoff fingers to form a capacitive pickoff structure that senses Coriolis motion. The resulting signal is fed to a series of gain and demodulation stages that produce the electrical rate signal output. The rate signal is then converted to a digital representation of the output on the SPI pins. The dualsensor design rejects external $g$ forces and vibration. Fabricating the sensor with the signal conditioning electronics preserves signal integrity in noisy environments.

The electrostatic resonator requires 14 V to 16 V for operation. Because only 5 V is typically available in most applications, a charge pump is included on-chip. After the demodulation stage, there is a single-pole, low-pass filter included on-chip that is used to limit high frequency artifacts before final amplification. The frequency response is dominated by the second low-pass filter, which is set at 40 Hz . For additional bandwidth reduction options, see the Setting Bandwidth section.

## SUPPLY AND COMMON CONSIDERATIONS

Power supply noise and transient behaviors can influence the accuracy and stability of any sensor-based measurement system. When considering the power supply for the ADIS16100, it is important to understand that the ADIS16100 provides $0.2 \mu \mathrm{~F}$ of decoupling capacitance on the $V_{C C}$ pin. Depending on the level of noise present in the system power supply, the ADIS16100 may not require any additional decoupling capacitance for this supply. The analog supply, $\mathrm{V}_{\mathrm{CC}}$, and the digital interface supply, $\mathrm{V}_{\text {DRIVE, }}$ are segmented to allow multiple logic levels to be used in receiving the digital output data. $V_{\text {DRIVE }}$ is intended for the downstream logic power supply and supports standard 3.3 V and 5 V logic families. The $\mathrm{V}_{\text {DRIVE }}$ supply does not have internal decoupling capacitors.

## INCREASING MEASUREMENT RANGE

The full-scale measurement range of the ADIS16100 is increased by placing an external resistor between the RATE pin and FILT pin, which results in a parallel connection with the internal $180 \mathrm{k} \Omega, 1 \%$ resistor. For example, a $330 \mathrm{k} \Omega$ external resistor gives $\sim 50 \%$ increase in the full-scale range. This is effective for up to a $4 \times$ increase in the full-scale range (minimum value of the parallel resistor allowed is $45 \mathrm{k} \Omega$ ). The internal circuitry headroom requirements prevent further increase in the linear full-scale output range. The trade-offs associated with increasing the full-scale range are potential increase in output null drift (as much as $2 \%$ sec over temperature) and introducing initial null bias errors that must be calibrated.

## SETTING BANDWIDTH

An external capacitor can be used in combination with an on-chip resistor to create a low-pass filter to limit the bandwidth of the ADIS16100 rate response.
The -3 dB frequency is defined as

$$
f_{\text {OUT }}=1 /\left(2 \times \pi \times R_{\text {OUT }} \times\left(C_{\text {OUT }}+0.022 \mu \mathrm{~F}\right)\right)
$$

where:
Rout is the internal impedance that was trimmed during manufacturing to $180 \mathrm{k} \Omega \pm 1 \%$.
Cout is the external capacitance across the RATE and FILT pins.
Any external resistor applied between RATE and FILT results in

$$
R_{\text {OUT }}=\left(180 \mathrm{k} \Omega \times R_{E X T}\right) /\left(180 \mathrm{k} \Omega+R_{E X T}\right)
$$

where $R_{E X T}$ is the external resistor.
With Cout $=0 \mu \mathrm{~F}$, a default -3 dB frequency response of 40 Hz is obtained based upon an internal $0.022 \mu \mathrm{~F}$ capacitor implemented on-chip.

## SELF-TEST FUNCTION

The ADIS16100 includes a self-test feature that actuates each of the sensing structures and associated electronics in the same manner as if subjected to an angular rate. It provides a simple method for exercising the mechanical structure of the sensor, along with the entire signal processing circuit. It is activated by standard logic high levels applied to Input ST1, Input ST2, or both. ST1 causes a change in the digital output equivalent to typically -221 LSB, and ST2 causes an opposite +221 LSB change. The self-test response follows the viscosity temperature dependence of the package atmosphere, approximately $0.25 \% /{ }^{\circ} \mathrm{C}$. Activating both ST1 and ST2 simultaneously is not damaging. Because ST1 and ST2 are not necessarily closely matched, actuating both simultaneously can result in an apparent null bias shift.

## Continuous Self-Test

As an additional failure detection measure, a power-on self-test can be performed. However, some applications warrant a continuous self-test while sensing rate.

## RATE SENSITIVE AXIS



## ADIS16100

## BASIC OPERATION

The ADIS16100 is designed for simple integration into industrial system designs, requiring only a 5.0 V power supply and a 4 -wire, industry standard serial peripheral interface (SPI). The SPI handles all digital input/output communications in the ADIS16100.

## SERIAL PERIPHERAL INTERFACE (SPI)

The ADIS16100 SPI port includes four signals: chip select ( $\overline{\mathrm{CS}}$ ), serial clock (SCLK), data input (DIN), and data output (DOUT). The $\overline{\mathrm{CS}}$ line enables the ADIS16100 SPI port and frames each SPI event. When this signal is high, the DOUT lines are in a high impedance state and the signals on DIN and SCLK have no impact on operation. A complete data frame contains 16 clock cycles. Because the SPI port operates in full duplex mode, it supports simultaneous, 16 -bit receive (DIN) and transmit (DOUT) functions within the same data frame.

## Control Register

The DIN control register provides controls for two operational settings: the output data source and the coding (twos complement vs. offset binary). Table 5 and Figure 22 provide the proper bit definitions for the control register configuration. The DIN sequence starts with a 1 for configuration sequences and a 0 for read sequences. When this bit is 0 , the remaining DIN bits do not change the control register and the next sample's output data reflects the existing configuration. Data loads from the DIN pin into the ADIS16100 on the falling edge of SCLK. When the 16 SCLK sequence is complete, the control register is updated and ready for the next read sequence. If a data frame has less than 16 SCLK cycles, the control register does not update and maintains its previous configuration. The DIN bit definitions in Table 5, which have either 0 or 1 assigned to them, are critical for proper operation.

## ADC Conversion

The chip select ( $\overline{\mathrm{CS}}$ ) and serial clock (SCLK) lines control the on-board analog-to-digital conversion process. When the chip select line goes low, the DOUT line comes out of three-state mode, the track-and-hold goes into hold mode, and the ADC samples the analog input at this point. The track-and-hold returns to track mode on the $14^{\text {th }}$ falling edge of the SCLK line. The serial clock drives the internal ADC conversion clock, using its falling edge for control of this process. All 16 SCLK cycles are required for a complete conversion. If a data frame has less than 16 SCLK cycles, the conversion cannot complete and does not update the output data for the next data frame cycle.

## Output Data Access

The DOUT sequence starts with two zeros, one that clocks out after the falling edge of $\overline{\mathrm{CS}}$, and another that clocks out on the first SCLK falling edge. The next 14 bits, ADD0, ADD1, and the 12 data bits, clock out on SCLK falling edges. After the $16^{\text {th }}$ falling edge, the DOUT line moves to a three-state mode.
When setting up the system process to receive data from the ADIS16100, use a clock phase setting of 0 and a clock polarity setting of 0 . These settings reflect the timing displayed in Figure 22. To maintain proper communication at the maximum specified clock rates, the system processor must be able to support the setup time requirement listed in Figure 2 and Table $2\left(\mathrm{t}_{9}\right)$.


Figure 21. Configuration and Read Sequence


Table 5. DIN Bit Assignments

| Bit No. | Mnemonic | Comment |
| :---: | :---: | :---: |
| 15 | WRITE | 1:Write contents on DIN to control register. <br> 0 : No changes to control register. |
| 14 | 0 | Low state for normal operation. |
| 13, 12 | D/C | Don't care. |
| 11, 10 | ADD1, ADD0 | Data source setting. <br> 00: Gyroscope output. <br> 01:Temperature output. <br> 10: Analog Input 1. <br> 11: Analog Input 2. |
| 9,8 | 1 | High state for normal operation. |
| 7,6 | D/C | Don't care. |
| 5 | 0 | Low state for normal operation. |
| 4 | CODE | Output data format setting. <br> 0 :Twos complement. <br> 1: Offset binary. |
| 3 to 0 | D/C | Don't care. |

## Output Coding Examples

Table 6. Gyroscope Data Coding, Twos Complement

| Angular Rate (\%/sec) | Code | Bit Pattern |
| :--- | :--- | :--- |
| 300 | 1230 | 0000010011001110 |
| $\ldots$ | $\ldots$ | $\ldots$ |
| 0.4878 | 2 | 0000000000000010 |
| 0.2439 | 1 | 0000000000000001 |
| 0 | 0 | 0000000000000000 |
| -0.2439 | -1 | 0000111111111111 |
| -0.4878 | -2 | 0000111111111110 |
| $\ldots$ | $\ldots$ | $\ldots$ |
| -300 | -1230 | 0000101100110010 |

Table 7. Gyroscope Data Coding, Offset Binary

| Angular Rate ( $/ \mathbf{s e c})$ Code | Bit Pattern |  |
| :--- | :--- | :--- |
| 300 | 3278 | 0000110011001110 |
| $\ldots$ | $\ldots$ | $\ldots$ |
| 0.4878 | 2050 | 0000100000000010 |
| 0.2439 | 2049 | 0000100000000001 |
| 0 | 2048 | 0000100000000000 |
| -0.2439 | 2047 | 000001111111111 |
| -0.4878 | 2046 | 0000011111111110 |
| $\ldots$ | $\ldots$ | $\ldots$ |
| -300 | 818 | 0000001100110010 |

Table 8. Temperature Data Coding, Twos Complement

| Temperature $\left({ }^{\circ} \mathbf{C}\right)$ | Code | Bit Pattern |
| :--- | :--- | :--- |
| 85 | 413 | 0001000110011101 |
| $\ldots$ | $\ldots$ | $\ldots$ |
| $25+0.2906$ | 2 | 0001000000000010 |
| $25+0.1453$ | 1 | 0001000000000001 |
| 25 | 0 | 0001000000000000 |
| $25-0.1453$ | -1 | 0001111111111111 |
| $25-0.2906$ | -2 | 0001111111111110 |
| $\ldots$ | $\ldots$ | $\ldots$ |
| -40 | -447 | 0001111001000001 |

Table 9. Temperature Data Coding, Offset Binary

| Temperature $\left({ }^{\circ} \mathbf{C}\right)$ | Code | Bit Pattern |
| :--- | :--- | :--- |
| 85 | 2461 | 0001100110011101 |
| $\ldots$ | $\ldots$ | $\ldots$ |
| $25+0.2906$ | 2050 | 0001100000000010 |
| $25+0.1453$ | 2049 | 0001100000000001 |
| 25 | 2048 | 0001100000000000 |
| $25-0.1453$ | 2047 | 000101111111111 |
| $25-0.2906$ | 2046 | 0001011111111110 |
| $\ldots$ | $\ldots$ | $\ldots$ |
| -40 | 1601 | 0001011001000001 |

Table 10. ADC Data Coding, Twos Complement

| Input Level (V) | Code $^{\mathbf{1}}$ | Bit Pattern |
| :--- | :--- | :--- |
| 4.5 | 1638 | 0010011001100110 |
| $\ldots$ | $\ldots$ | $\ldots$ |
| $2.5+0.002442$ | 2 | 0010000000000010 |
| $2.5+0.001221$ | 1 | 0010000000000001 |
| 2.5 | 0 | 0010000000000000 |
| $2.5-0.001221$ | -1 | 0010111111111111 |
| $2.5-0.002442$ | -2 | 0010111111111110 |
| $\ldots$ | $\ldots$ | $\ldots$ |
| 0.5 | -1638 | 0010100110011010 |

${ }^{1}$ Code for Bits [4:3] assume AIN1 (Bits [4:3] = 11 for AIN2).

Table 11. ADC Data Coding, Offset Binary

| Input Level (V) | Code $^{\mathbf{1}}$ | Bit Pattern |
| :--- | :--- | :--- |
| 4.5 | 3686 | 0010011001100110 |
| $\ldots$ | $\ldots$ | $\ldots$ |
| $2.5+0.002442$ | 2050 | 0010100000000010 |
| $2.5+0.001221$ | 2049 | 0010100000000001 |
| 2.5 | 2048 | 0010100000000000 |
| $2.5-0.001221$ | 2047 | 001001111111111 |
| $2.5-0.002442$ | 2046 | 0010011111111110 |
| $\ldots$ | $\ldots$ | $\ldots$ |
| 0.5 | 410 | 0010000110011010 |

${ }^{1}$ Code for Bits [4:3] assume AIN1 (Bits [4:3] = 11 for AIN2).

## ADIS16100

## APPLICATIONS INFORMATION

## ASSEMBLY

The ADIS16100 is a system-in-package (SIP) that integrates multiple components in a land grid array (LGA). This configuration offers the convenience of solder-reflow installation on printed circuit boards (PCBs). When developing a process flow for installing ADIS16100 devices on PCBs, see JEDEC standard document, J-STD-020C, for reflow temperature profile and processing information. The ADIS16100 can use the Sn-PB eutectic process from this standard. See JEDEC J-STD-033 for moisture sensitivity (MSL) handling requirements. The MSL rating for these devices is marked on the antistatic bags, which protect these devices from ESD during shipping and handling. Prior to assembly, review the process flow for information about introducing shock levels that exceed the ADIS16100's absolute maximum ratings. Some PCB separation and ultrasonic cleaning processes are common areas that can introduce high levels of shock to these devices.

## INTERFACE BOARD

The ADIS16100/PCBZ (see the Ordering Guide) provides the ADIS16100 functionality on a 1.2 inch $\times 1.3$ inch printed circuit board, which simplifies the connection to an existing processor system. The four mounting holes accommodate either M2 ( 2 mm ) or 2-56 machine screws. These boards are made of IS410 material and are 0.063 inches thick. The second level assembly uses a SnPb63/37-compatible solder composition, which has a presolder reflow thickness of approximately 0.005 inches. The pad pattern on the ADIS16100/PCBZ matches Figure 5. J1 and J2 are dualrow, 2 mm (pitch) connectors that work with several ribbon cable systems, including 3M Part Number 152212-0100-GB (ribbon-crimp connector) and 3M Part Number 3625/12 (ribbon cable).


Figure 23. Electrical Schematic


Figure 24. PCB Assembly View and Dimensions

## ADIS16100

## OUTLINE DIMENSIONS


(ALL SIDES)


Figure 25. 16-Terminal Stacked Land Grid Array [LGA]
(CC-16-1)
Dimensions shown in millimeters

ORDERING GUIDE

| Model | Temperature Range | Package Description | Package Option |
| :--- | :--- | :--- | :--- |
| ADIS16100ACC | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $16-$ Terminal Stacked Land Grid Array (LGA) <br> Evaluation Board | CC-16-1 |
| ADIS16100/PCB |  |  |  |

## ADIS16100

## NOTES


[^0]:    ${ }^{1}$ Guaranteed by design. All input signals are specified with $t_{R}$ and $t_{F}=5 \mathrm{~ns}\left(10 \%\right.$ to $90 \%$ of $\left.\mathrm{V}_{\mathrm{cc}}\right)$ and timed from a voltage level of 1.6 V . The 5 V operating range spans from 4.75 V to 5.25 V .
    ${ }^{2}$ Mark/space ratio for the SCLK input is $40 / 60$ to 60/40.
    ${ }^{3}$ Measured with the load circuit in Figure 3 and defined as the time required for the output to cross 0.4 V or $0.7 \times \mathrm{V}_{\text {DRIVE }}$.
    ${ }^{4} \mathrm{t}_{8}$ is derived from the measured time taken by the data outputs to change 0.5 V when loaded with the circuit in Figure 3 . The measured number is then extrapolated back to remove the effects of charging or discharging the 50 pF capacitor. The time, $\mathrm{t}_{8,}$, quoted in the Timing Specifications is the true bus relinquish time of the part and is independent of the bus loading.

