# **ST-NXP Wireless**

# **IMPORTANT NOTICE**

Dear customer,

As from August 2<sup>nd</sup> 2008, the wireless operations of STMicroelectronics have moved to a new company, ST-NXP Wireless.

As a result, the following changes are applicable to the attached document.

- Company name STMicroelectronics NV is replaced with ST-NXP Wireless
- **Copyright** the copyright notice at the bottom of the last page "© STM croelectronics 200x All rights reserved", shall now read: "© ST-NXP Wireless 200x. All rights reserved".
- Web site <u>http://www.st.com</u> is replaced with <u>http://www.stnwireless.com</u>
- **Contact information** the list of sales offices is found at <u>http://www.stnwireless.com</u> under Contacts.

If you have any questions related to the document, please contact our nearest sales office. Thank you for your cooperation and understanding.

ST-NXP Wireless

**ST-NXP Wireless** 

# **ST-NXP Wireless**

# E-STLC2416

# Bluetooth<sup>™</sup> baseband with integrated flash

Not For New Design

# Features

- Pin-to-pin compatible with the previous version STLC2415
- Ericsson Technology Licensing Baseband Core (EBC)
- Bluetooth<sup>™</sup> specification compliance: V1.1 and V1.2
- SW compatible with STLC2411-M28R400CT combination
- 2 layer class 4 PCB compatible
- Point-to-point, point-to-multi-point (up to 7 slaves) and scatternet capability
- Asynchronous Connection Oriented (ACL) logical transport link
- Synchronous Connection Oriented (SCO) links: 2 simultaneous SCO channels
- Supports Pitch-period Error Concealment (PPEC)
  - Improves speech quality in the vicinity of interference
  - Improves coexistence with WLAN (
  - Works at receiver, no Bluetooth implication
- Adaptive Frequency Hopping (AFH): hopping kernel, channel assessment as master and as slave
- Faster connection: interlaced scan for page and inquiry scan, first FHS without random backoff, RSSI used to limit range
- Extended SCO (eSCO) links
- Standard BlueRF bus interface
- QoS flush
- Clock support
- ARM7TDMI 32-bit CPU
- Memory organization
  - Integrated 4 Mbit flash
  - 64 KByte on-chip RAM
  - 4 KByte on-chip boot ROM



- Low power architecture with 2 different low power levels: sleep mode and deep sleep mode
- HW support for packet types
- Communication interfaces
  - Synchronous serial interface supporting up to 32 bit data and different industry standards
  - Two enhanced 16550 UARTs
  - 12 Mbps USB interface
  - Fast master I2C bus interface
  - Multi slot PCM interface
  - 16 programmable GPIOs
  - 2 external interrupts and various interrupt possibilities through other interfaces
- Efficient support for WLAN coexistence in collocated scenario
- Ciphering support for up to 128-bit key
- Receiver Signal Strength Indication (RSSI) support for power-controlled links
- Separate control for external power amplifier (PA) for class1 power support.
- Software support

# Description

The E-STLC2416 from STMicroelectronics is a Bluetooth<sup>™</sup> baseband controller with integrated 4 Mbit flash memory. Together with a Bluetooth<sup>™</sup> Radio this product offers a compact and complete solution for short-range wireless connectivity. It incorporates all the lower layer functions of the Bluetooth<sup>™</sup> protocol.

October 2008

1/37

# Contents

| 1            | Overv | view .   |                                                    | 4   |
|--------------|-------|----------|----------------------------------------------------|-----|
| 2            | Quic  | k refere | nce data                                           | 6   |
|              | 2.1   | Absolu   | te maximum ratings                                 | 6   |
|              | 2.2   | Operat   | ing ranges                                         | 6   |
|              | 2.3   | I/O spe  | cifications                                        | 7   |
|              |       | 2.3.1    | Specifications for 3.3V I/Os                       | . 7 |
|              |       | 2.3.2    | Specifications for 1.8V I/Os                       | . 7 |
|              | 2.4   | Curren   | t consumption                                      | 8   |
| 3            |       |          | am and electrical schematics                       |     |
| 4            | Pinou | Jt       | ······                                             | 10  |
|              | 4.1   | Pin des  | scription and assignment                           | 10  |
| 5            | Func  | tional d | lescription                                        | 17  |
|              | 5.1   | Baseba   | and                                                | 17  |
|              |       | 5.1.1    | Baseband 1.1 features                              | 17  |
|              |       | 5.1.2    | Baseband 1.2 features                              | 17  |
|              | 5.2   | Integra  | ted Flash memory                                   | 18  |
|              |       | 5.2.1    | Flash signal descriptions                          | 18  |
| •            | •     |          | , CL                                               | ~~  |
| 6            |       |          | cification                                         |     |
|              | 6.1   |          |                                                    |     |
|              | ×C    | 6.1.1    | Slow clock                                         |     |
|              | 6.2   |          | ocedure                                            |     |
| SO           | 6.3   | Clock of |                                                    | 20  |
| $0^{0^{-1}}$ | 6.4   | Master   | reset                                              | 21  |
|              | 6.5   | Interru  | ots/wake-up                                        | 21  |
|              | 6.6   | V1.2 de  | etailed functionality - Extended SCO               | 21  |
|              | 6.7   | V1.2 de  | etailed functionality - Adaptive frequency hopping | 21  |
|              | 6.8   | V1.2 de  | etailed functionality - Faster connection          | 22  |
|              | 6.9   | V1.2 de  | etailed functionality - Quality of service         | 22  |
|              |       |          |                                                    |     |

|      | 6.10  | Low po            | wer modes                                              | 23   |
|------|-------|-------------------|--------------------------------------------------------|------|
|      |       | 6.10.1            | Sniff or park                                          | . 23 |
|      |       | 6.10.2            | Inquiry/page scan                                      | . 23 |
|      |       | 6.10.3            | No connection                                          | . 23 |
|      |       | 6.10.4            | Active link                                            | . 24 |
|      | 6.11  | SW init           | iated low power mode                                   | 24   |
|      | 6.12  | Bluetoc           | oth - WLAN coexistence in collocated scenario          | 24   |
|      |       | 6.12.1            | Algorithm 1: PTA (Packet Traffic Arbitration)          | . 24 |
|      |       | 6.12.2            | Algorithm 2: WLAN master                               | . 25 |
|      |       | 6.12.3            | Algorithm 3: Bluetooth master                          | . 25 |
|      |       | 6.12.4            | Algorithm 4: two-wire mechanism                        | . 25 |
|      |       | 6.12.5            | Algorithm 5: alternating wireless medium access (AWMA) | . 26 |
| 7    | Inter | faces .           |                                                        | 27   |
|      | 7.1   |                   |                                                        |      |
|      | 7.2   | Synchr            | nterface                                               | 27   |
|      |       | ,<br>7.2.1        | Feature description: Agilent mode                      | . 28 |
|      |       | 7.2.2             | Feature description: 32-bit SPI                        |      |
|      | 7.3   | I2C inte          | erface                                                 |      |
|      | 7.4   | USB in            | terface                                                | 29   |
|      | 7.5   | JTAG I            | nterface                                               | 29   |
|      | 7.6   |                   |                                                        |      |
|      | 7.7   |                   | pice interface                                         |      |
|      |       |                   |                                                        | 00   |
| 8    | HCI ( | JART tr           | ansport layer                                          | 32   |
|      | 8.1   | UART              | settings                                               | 32   |
|      |       | $\langle \rangle$ |                                                        |      |
| 9    | HCLU  | JSB trai          | nsport layer                                           | 33   |
| 1000 | Class | s1 powe           | er support                                             | 34   |
| 002  |       | -                 |                                                        |      |
| 11   | Pack  | age me            | chanical data                                          | 35   |
| 12   | Orde  | ring inf          | ormation                                               | 36   |
|      |       | -                 |                                                        |      |
| 13   | Revis | sion his          | tory                                                   | 36   |

# 1 Overview

The E-STLC2416 from STMicroelectronics is a Bluetooth<sup>™</sup> baseband controller with integrated 4 Mbit flash memory. Together with a Bluetooth<sup>™</sup> Radio this product offers a compact and complete solution for short-range wireless connectivity. It incorporates all the lower layer functions of the Bluetooth<sup>™</sup> protocol.

The microcontroller allows the support of all data packets of Bluetooth<sup>™</sup> in addition to voice. The embedded controller can be used to run the Bluetooth<sup>™</sup> protocol and application layers if required. The software is located in the integrated flash memory.

### **Detailed list of features**

- Pin-to-pin compatible with the previous version STLC2415
- Ericsson Technology Licensing Baseband Core (EBC)
- Bluetooth<sup>™</sup> specification compliance: V1.1 and V1.2
- SW compatible with STLC2411-M28R400CT combination
- 2 layer class 4 PCB compatible
- Point-to-point, point-to-multi-point (up to 7 slaves) and scatternet capability
- Asynchronous Connection Oriented (ACL) logical transport link
- Synchronous Connection Oriented (SCO) links: 2 simultaneous SCO channels
- Supports Pitch-period Error Concealment (PPEC)
  - Improves speech quality in the vicinity of interference
  - Improves coexistence with WLAN
  - Works at receiver, no Bluetooth implication
- Adaptive Frequency Hopping (AFH): hopping kernel, channel assessment as master and as slave
- Faster connection: interlaced scan for page and inquiry scan, first FHS without random backoff, RSSI used to limit range
- Extended SCO (eSCO) links

- Standard BlueRF bus interface
- QoS flush
- Clock support
  - System clock input at 13 and 26 MHz
  - LPO clock input at 3.2 and 32 kHz
- ARM7TDMI 32-bit CPU
- Memory organization
  - Integrated 4 Mbit flash
  - 64KByte on-chip RAM
  - 4KByte on-chip boot ROM
- Low power architecture with 2 different low power levels: sleep mode and deep sleep mode
- HW support for packet types
  - ACL: DM1, 3, 5 and DH1, 3, 5
  - SCO: HV1, 3 and DV
  - eSCO: EV3, 5
- Communication interfaces
  - Synchronous serial interface, supporting up to 32 bit data and different industry standards

,ete

- Two enhanced 16550 UARTs with 128 byte FIFO depth
- 12 Mbps USB interface
- Fast master I2C bus interface
- Multi slot PCM interface
- 16 programmable GPIOs
- 2 external interrupts and various interrupt possibilities through other interfaces
- Efficient support for WLAN coexistence in collocated scenario
- Ciphering support for up to 128-bit key
- Receiver Signal Strength Indication (RSSI) support for power-controlled links
- Separate control for external power amplifier (PA) for class1 power support.
- Software support
  - Low level (up to HCI) stack or embedded stack with profiles
  - Support of UART and USB HCI transport layers.

### **Typical applications**

- Cable replacement
- Portable computers
- PDA, modems
- Handheld data transfer devices
- Cameras, computer peripherals
- Other type of devices that require the wireless communication provided by Bluetooth<sup>™</sup>

#### Quick reference data 2

#### 2.1 Absolute maximum ratings

Operation of the device beyond these conditions is not guaranteed. Sustained exposure to these limits will adversely affect device reliability.

|                   | Absolute maximum ratings                                      |                       |                         |            |
|-------------------|---------------------------------------------------------------|-----------------------|-------------------------|------------|
| Symbol            | Conditions                                                    | Min                   | Мах                     | Unit       |
| V <sub>DD</sub>   | Supply voltage baseband core                                  | V <sub>SS –</sub> 0.5 | 2.5                     | V          |
| V <sub>DDF</sub>  | Supply voltage flash                                          | V <sub>SS -</sub> 0.5 | 2.5                     | V          |
| V <sub>PP</sub>   | Fast Program Voltage                                          | V <sub>SS -</sub> 0.5 | 13                      | V          |
| V <sub>DDIO</sub> | Supply voltage baseband I/O                                   |                       | 4                       | V          |
| V <sub>DDQ</sub>  | Supply voltage flash I/O                                      | V <sub>SS -</sub> 0.5 | 2.5                     | V          |
| V <sub>IN</sub>   | Input voltage on any digital pin (excluding FLASH input pins) | V <sub>SS -</sub> 0.5 | V <sub>DDIO</sub> + 0.3 | <b>b</b> v |
| T <sub>stg</sub>  | Storage temperature                                           | -55                   | +150                    | °C         |
| T <sub>lead</sub> | Lead temperature < 10s                                        |                       | +240                    | °C         |
| Operati           | ing ranges                                                    | ePic                  |                         |            |

#### Table 1. Absolute maximum ratings

#### 2.2 **Operating ranges**

Operating ranges define the limits for functional operation and parametric characteristics of the device. Functionality outside these limits is not implied.

| Table 2. | Operating ranges |
|----------|------------------|
|----------|------------------|

| Symbol            | Conditions                                          | Min  | Тур | Max  | Unit |
|-------------------|-----------------------------------------------------|------|-----|------|------|
| V <sub>DD</sub>   | Supply voltage baseband core and EMI pads           | 1.55 | 1.8 | 1.95 | V    |
| V <sub>DDF</sub>  | Supply voltage flash                                | 1.55 | 1.8 | 1.95 | V    |
| V <sub>DDIO</sub> | Supply voltage digital I/O                          | 2.7  | 3.3 | 3.6  | V    |
| V <sub>DDQ</sub>  | Supply voltage flash I/O ( $V_{DDQ} \leq V_{DDF}$ ) | 1.55 | 1.8 | 1.95 | V    |
| T <sub>amb</sub>  | Operating ambient temperature                       | -40  |     | +85  | °C   |
| 3                 |                                                     |      |     |      |      |

#### I/O specifications 2.3

Depending on the interface, the I/O voltage is typical 1.8V (interface to the flash memory) or typical 3.3V (all the other interfaces). These I/Os comply with the EIA/JEDEC standard JESD8-B.

#### 2.3.1 Specifications for 3.3V I/Os

#### Table 3. LVTTL DC input specification (3V<V<sub>DDIO</sub><3.6V

| Symbol            | Parameter                  | Conditions | Min | Тур | Мах | Unit |
|-------------------|----------------------------|------------|-----|-----|-----|------|
| V <sub>il</sub>   | Low level input voltage    |            |     |     | 0.8 | V    |
| V <sub>ih</sub>   | High level input voltage   |            | 2   |     |     | V    |
| V <sub>hyst</sub> | Schmitt trigger hysteresis |            | 0.4 |     |     | V    |

#### Table 4. LVTTL DC output specification (3V<V<sub>DDIO</sub><3.6V)

| Symbol          | Parameter                 | Conditions                            | Min                     | Тур | Max  | Unit |
|-----------------|---------------------------|---------------------------------------|-------------------------|-----|------|------|
| V <sub>ol</sub> | Low level output voltage  | $I_{ol} = X mA^{(1)}$                 |                         |     | 0.15 | V    |
| V <sub>oh</sub> | High level output voltage | I <sub>oh</sub> =-X mA <sup>(1)</sup> | V <sub>DDIO</sub> -0.15 |     |      | V    |

1. X is the source/sink current under worst-case conditions according to the drive capability. (See Table 8, pad information for value of X).

#### 2.3.2 Specifications for 1.8V I/Os

#### DC input specification (1.55V<V<sub>DD</sub><1.95V) Table 5.

| value of          | X).                              |                                       |                      | 0   |                      |      |  |  |  |  |
|-------------------|----------------------------------|---------------------------------------|----------------------|-----|----------------------|------|--|--|--|--|
| 2.3.2             | 3.2 Specifications for 1.8V I/Os |                                       |                      |     |                      |      |  |  |  |  |
| Table 5.          | DC input specification           | on (1.55V <v<sub>DD&lt;1.95V)</v<sub> | 10.                  |     |                      |      |  |  |  |  |
| Symbol            | Parameter                        | Conditions                            | Min                  | Тур | Max                  | Unit |  |  |  |  |
| V <sub>il</sub>   | Low level input voltage          | 05                                    |                      |     | 0.35*V <sub>DD</sub> | V    |  |  |  |  |
| V <sub>ih</sub>   | High level input voltage         |                                       | 0.65*V <sub>DD</sub> |     |                      | V    |  |  |  |  |
| V <sub>hyst</sub> | Schmitt trigger hysteresis       | *(5)                                  | 0.2                  | 0.3 | 0.5                  | V    |  |  |  |  |

#### DC Output Specification (1.55V<V<sub>DD</sub><1.95V) Table 6.

| Symbol          | Parameter                 | Conditions                            | Min                   | Тур | Max  | Unit |
|-----------------|---------------------------|---------------------------------------|-----------------------|-----|------|------|
| V <sub>ol</sub> | Low level output voltage  | $I_{ol} = X mA^{(1)}$                 |                       |     | 0.15 | V    |
| V <sub>oh</sub> | High level output voltage | I <sub>oh</sub> =-X mA <sup>(1)</sup> | V <sub>DD</sub> -0.15 |     |      | V    |

1. X is the source/sink current under worst-case conditions according to the drive capability. (See Table 8, pad information for value of X)

# 2.4 Current consumption

Table 7.Typical power consumption of the E-STLC2416(VDD = VDD Flash = PLLVDD = 1.8V, VDDIO = 3.3V)

|               |                                            | C     | ore      | 10   |      |
|---------------|--------------------------------------------|-------|----------|------|------|
|               | E-STLC2416 state                           | Slave | Master   | - 10 | Unit |
| Stand         | dby (no low power mode)                    | 5.10  | 5.10     | 0.13 | mA   |
| Stand         | dby (low power mode enabled)               | 0.94  | 0.94     | 0.13 | mA   |
| ACL           | connection (no transmission)               | 7.60  | 6.99     | 0.13 | mA   |
| ACL           | connection (data transmission)             | 7.90  | 7.20     | 0.13 | mA   |
| SCO           | connection (no codec connected)            | 8.70  | 7.90     | 0.14 | mA   |
| Inqui<br>enab | iry and Page scan (low power mode<br>bled) | 127   | n.a.     | 5    | μΑ   |
| Low           | Power mode (32 kHz crystal)                | 20    | 20       | 0    | μA   |
|               | Power mode (32 kHz crystal)                |       | <u>.</u> |      |      |

# **3** Block diagram and electrical schematics



Figure 1. Block diagram and electrical schematic

# 4 Pinout

| τΖ. | Pin d           | Jui   | (DC           | ,      |             | viev        | v)           |           |            |               |               |              |              |                    |         |          |             |             |        |
|-----|-----------------|-------|---------------|--------|-------------|-------------|--------------|-----------|------------|---------------|---------------|--------------|--------------|--------------------|---------|----------|-------------|-------------|--------|
|     | 18              | 17    | 16            | 15     | 14          | 13          | 12           | 11        | 10         | 9             | 8             | 7            | 6            | 5                  | 4       | 3        | 2           | 1           |        |
|     | nreset          | nrp   | uart1_<br>rxd | uart1_ | i2c_<br>dat | i2c_<br>clk | pcm_<br>sync | pcm_<br>a | usb_<br>dn | uart2_<br>rxd | uart2_<br>txd | uart2_<br>i1 | uart2_<br>o2 | vddio              | vdd     | VSS      | spi_<br>frm | spi_<br>clk | 、<br>、 |
|     | 0               | 0     | Õ             | Õ      | Õ           | Õ           | Ő            | Õ         | Õ          | Õ             | Õ             | ö            | õ            | 0                  | 0       | 0        | 0           | Õ           | A      |
|     | xin             |       |               |        |             |             |              |           |            |               |               |              |              |                    |         |          |             | spi_txd     |        |
|     | 0               |       |               |        |             |             |              | nom       | nom        | uch           | 110#2         | 110112       | 110112       | uort2              |         |          |             | 0           | в      |
|     | sys_cl<br>k_req |       | n.c.          | int2   |             | vddio       | vssio        | clk       | b          | dp_           | i2            | 01           | io1          | uart2_<br>io2<br>O | vssio   | rdn/ng   |             | spi_rxd     |        |
|     | 0               |       | •             | 0      | 0           | 0           | 0            | 0         | 0          | 0             | 0             | 0            | 0            | 0                  | 0       | 0        |             | 0           | с      |
|     | tck<br>O        |       | vssio<br>O    |        |             |             |              |           |            |               |               |              |              |                    |         | ne<br>O  |             | csn1        | D      |
|     | tdo             |       | tms           |        |             |             |              |           |            |               |               |              |              |                    |         | csn0     |             | csn2        |        |
|     | Ö               |       | 0             |        |             |             |              |           |            |               |               |              |              |                    |         | 0        |             | 0           | E      |
|     | ntrst           |       | tdi           |        |             |             |              |           |            |               |               |              |              |                    |         | addr0    |             | vdd         |        |
|     | 0               |       | 0             |        |             |             |              |           |            |               |               |              |              |                    |         | $\circ$  |             | 0           | F      |
|     | btxen           |       | vddio         |        |             |             |              |           |            |               |               |              |              |                    |         | n.c.     |             | VSS         |        |
|     | 0               |       | 0             |        |             |             |              |           |            |               |               |              |              |                    |         | •        |             | 0           | G      |
|     | brxen           |       | ant_sw        | 1      |             |             |              |           |            |               |               |              |              |                    |         | nwp      |             | addr2       |        |
|     | 0               |       | 0             |        |             |             |              |           |            |               |               |              |              |                    |         | 0        |             | 0           | н      |
|     | bpktcl          |       | bpaen<br>O    |        |             |             |              |           |            |               |               |              |              |                    |         | vpp<br>O |             | vdd<br>O    |        |
|     | btxd            |       | bdclk         |        |             |             |              |           |            |               |               |              |              |                    |         | vddf     |             | vss         | J      |
|     | Ö               |       | O             |        |             |             |              |           |            |               |               |              |              |                    |         | O        |             | 0           | к      |
|     | brclk           |       | bmosi         |        |             |             |              |           |            |               |               |              |              |                    |         | vssf     |             | addr17      |        |
|     | 0               |       | 0             |        |             |             |              |           |            |               |               |              |              |                    |         | 0        |             | $\circ$     | L      |
|     | brxd            |       | bmiso         |        |             |             |              |           |            |               |               |              |              |                    |         | vddq     |             | addr18      |        |
|     | 0               |       | 0             |        |             |             |              |           |            |               |               |              |              |                    |         | 0        |             | 0           | М      |
|     | bsen            |       | bnden         |        |             |             |              |           |            |               |               |              |              |                    |         | n.c.     |             | addr19      |        |
|     | 0               |       | 0             |        |             |             |              |           |            |               |               |              |              |                    |         | •        |             | 0           | N      |
|     | gpio12          |       | gpio14<br>O   |        |             |             |              |           |            |               |               |              |              |                    |         | n.c.     |             | data0       | Р      |
|     | gpio10          | ,     | gpio15        |        |             |             |              |           |            |               |               |              |              |                    |         | data3    |             | data1       | P      |
|     | 0               |       | 0             |        |             |             |              |           |            |               |               |              |              |                    |         | 0        |             | O           | R      |
|     | gpio11          |       | -             | vsspll | vssio       | vddio       | gpio3        | gpio1     | boot       | VSS           | vdd           | data8        | data7        | data6              | data5   | data4    |             | data2       |        |
|     | ĨO              |       | Ö             | Ö      | 0           | 0           | Ö            | Ö         | 0          | 0             | 0             | 0            | 0            | $\circ$            | $\circ$ | 0        |             | 0           | т      |
|     | gpio9           |       |               |        |             |             |              |           |            |               |               |              |              |                    |         |          |             | vdd         |        |
|     | 0               |       |               |        |             |             |              |           | 1          |               |               |              |              |                    |         |          |             | 0           | U      |
|     | gpio8           | gpio7 | gpio6         | vddpll | gpio5       | gpio4       | gpio2        | gpio0     |            |               | data15        |              |              |                    |         | data10   |             |             |        |
|     | 0               | 0     | 0             | 0      | 0           | 0           | 0            | 0         | 0          | 0             | 0             | 0            | 0            | 0                  | $\circ$ | 0        | 0           | 0           | v      |
|     |                 |       |               |        |             |             |              |           |            | _             | -             |              |              |                    |         |          | 1           | D03TL583    |        |

### Figure 2. Pin out (bottom view)

# 4.1 Pin description and assignment

*Table 8* shows the pin list of the E-STLC2416. There are 91 functional pins of which 25 are used for device testing only (should not be connected in the application) and 24 supply pins. The column "PU/PD" shows the pads implementing an internal weak pull-up/down, to fix value if the pin is left open. This cannot replace an external pull-up/down.

The pads are grouped according to two different power supply values, as shown in column "VDD":

- V1 for 3.3 V typical 2.7 3.6 V range
- V2 for 1.8 V typical 1.55 1.95 V range

Finally the column "DIR" describes the pin directions:

I for Inputs

2

- O for Outputs
- I/O for Input/Outputs
- O/t for tri-state outputs

| Table 8.           | E-STL    | C2416 pin list                                   |            |       |     |                                                                                     |  |
|--------------------|----------|--------------------------------------------------|------------|-------|-----|-------------------------------------------------------------------------------------|--|
| Name               | Pin #    | Description                                      | DIR        | PU/PD | VDD | PAD                                                                                 |  |
| Clock and te       | est pins |                                                  |            |       |     |                                                                                     |  |
| xin                | B18      | System clock                                     | I          |       | V1  | CMOS, 3.3V TTL                                                                      |  |
| nreset             | A18      | Reset                                            | I          |       | VI  | compatible schmitt                                                                  |  |
| nrp                | A17      | Flash reset                                      | I          |       | V2  | trigger                                                                             |  |
| nwp                | H3       | Flash Write Protect                              | I          |       | V2  | CMOS 1.8V                                                                           |  |
| sys_clk_req        | C18      | System clock request                             | I/O        |       | V1  | CMOS, 3.3V TTL<br>compatible, 2mA tri-<br>state slew rate contro                    |  |
| lpo_clk_p          | V9       | Low power oscillator + / Slow clock input        | I          | (1)   | 1/2 |                                                                                     |  |
| lpo_clk_n          | V10      | Low power oscillator -                           | 0          |       | V2  |                                                                                     |  |
| int1               | C14      | External Interrupt used also as external wake up | I          | (1)   | V1  | CMOS, 3.3V TTL compatible schmitt                                                   |  |
| int2               | C15      | Second external interrupt                        | I          | (1)   |     | trigger                                                                             |  |
| boot               | T10      | V2                                               | CMOS 1.8V  |       |     |                                                                                     |  |
| SPI interfac       | e        | <u>.</u>                                         |            |       |     |                                                                                     |  |
| spi_frm<br>spi_clk | A2<br>A1 | Synchronous Serial Interface frame sync          | 1/0<br>1/0 | 0     | V1  | CMOS, 3.3V TTL<br>compatible, 2mA tri-<br>state slew rate contro<br>schmitt trigger |  |
| spi_txd            | B1       | Synchronous Serial Interface transmit data       | O/t        |       | V1  | CMOS, 3.3V TTL<br>compatible, 2mA slev<br>rate control                              |  |
| spi_rxd            | C1       | Synchronous Serial Interface receive data        | I          | (1)   | V1  | CMOS, 3.3V TTL<br>compatible schmitt<br>trigger                                     |  |
| UART interf        | ace      | 000                                              |            |       |     |                                                                                     |  |
| uart1_txd          | A15      | Uart1 transmit data                              | O/t        |       | V1  | CMOS, 3.3V TTL<br>compatible, 2mA slev<br>rate control                              |  |
| uart1_rxd          | A16      | Uart1 receive data                               | I          | (2)   | V1  | CMOS, 3.3V TTL<br>compatible schmitt<br>trigger                                     |  |
| uart2_o1           | C7       | Uart2 modem output                               | 0          |       | V1  | CMOS, 3.3V TTL<br>compatible, 2mA slev<br>rate control                              |  |
| uart2_o2           | A6       | Uart2 modem output                               | O/t        |       | V1  | CMOS, 3.3V TTL<br>compatible, 2mA slev<br>rate control                              |  |

# Table 8.E-STLC2416 pin list

| Name         | Pin # | Description                                                    | DIR | PU/PD | VDD | PAD                                                                                 |
|--------------|-------|----------------------------------------------------------------|-----|-------|-----|-------------------------------------------------------------------------------------|
| uart2_i1     | A7    | Uart2 modem input                                              | I   | (2)   | V1  | CMOS, 3.3V TTL                                                                      |
| uart2_i2     | C8    | Uart2 modem input                                              | I   | (2)   | V1  | compatible                                                                          |
| uart2_io1    | C6    | Uart2 modem input/output                                       | I/O | (2)   | V1  | CMOS, 3.3V TTL                                                                      |
| uart2_io2    | C5    | Uart2 modem input/output                                       | I/O | (2)   | V1  | compatible, 2mA tri-<br>state slew rate contro                                      |
| uart2_txd    | A8    | Uart2 transmit data                                            | O/t |       | V1  | CMOS, 3.3V TTL<br>compatible,<br>2mA slew rate contro                               |
| uart2_rxd    | A9    | Uart2 receive data                                             | I   | (2)   | V1  | CMOS, 3.3V TTL compatible                                                           |
| I2C interfac | ce    |                                                                |     |       |     |                                                                                     |
| i2c_dat      | A14   | I2C data pin                                                   | I/O | (3)   | V1  | CMOS, 3.3V TTL compatible,                                                          |
| i2c_clk      | A13   | I2C clock pin                                                  | I/O | (3)   | V1  | 2mA tri-state slew ra<br>control                                                    |
| USB interfa  | ace   |                                                                |     | •     |     | , div                                                                               |
| usb_dn       | A10   | USB - pin (Needs a series resistor of 27 $\Omega \pm 5\%$ )    | I/O | (1)   | V1  |                                                                                     |
| usb_dp       | C9    | USB + pin<br>(Needs a series resistor of 27 $\Omega \pm 5\%$ ) | 1/0 | (1)   | V1  |                                                                                     |
| GPIO inter   | face  |                                                                | 5   |       |     |                                                                                     |
| gpio0        | V11   | Gpio port 0                                                    | I/O | PU    |     | CMOS, 3.3V TTL                                                                      |
| gpio1        | T11   | Gpio port 1                                                    | I/O | PU    | V1  | compatible,<br>4mA tri-state slew ra                                                |
| gpio2        | V12   | Gpio port 2                                                    | I/O | PU    |     | control                                                                             |
| gpio3        | T12   | Gpio port 3                                                    | I/O | PU    | V1  | CMOS, 3.3V TTL<br>compatible, 4mA tri-<br>state slew rate contro<br>schmitt trigger |
| gpio4        | V13   | Gpio port 4                                                    | I/O | PU    |     |                                                                                     |
| gpio5        | V14   | Gpio port 5                                                    | I/O | PU    | V1  | CMOS, 3.3V TTL compatible,                                                          |
| gpio6        | V16   | Gpio port 6                                                    | I/O | PU    | VI  | 4mA tri-state slew ra<br>control                                                    |
| gpio7        | V17   | Gpio port 7                                                    | I/O | PU    |     |                                                                                     |

Table 8. E-STLC2416 pin list (continued)

| Name        | Pin # | Description                    | DIR | PU/PD | VDD | PAD                                                                                 |
|-------------|-------|--------------------------------|-----|-------|-----|-------------------------------------------------------------------------------------|
| gpio8       | V18   | Gpio port 8                    | I/O | PU    |     |                                                                                     |
| gpio9       | U18   | Gpio port 9                    | I/O | PU    |     |                                                                                     |
| gpio10      | R18   | Gpio port 10                   | I/O | PU    |     |                                                                                     |
| gpio11      | T18   | Gpio port 11                   | I/O | PU    | V1  | CMOS, 3.3V TTL compatible, 2mA tri-                                                 |
| gpio12      | P18   | Gpio port 12                   | I/O | PU    | VI  | state slew rate control                                                             |
| gpio13      | T16   | Gpio port 13                   | I/O | PU    |     |                                                                                     |
| gpio14      | P16   | Gpio port 14                   | I/O | PU    |     |                                                                                     |
| gpio15      | R16   | Gpio port 15                   | I/O | PU    |     |                                                                                     |
| JTAG inter  | face  |                                |     |       |     |                                                                                     |
| ntrst       | F18   | JTAG pin                       | I   | PD    | V1  | CMOS, 3.3V TTL compatible                                                           |
| tck         | D18   | JTAG pin                       | I   | (1)   | V1  | CMOS, 3.3V TTL compatible schmitt trigger                                           |
| tms         | E16   | JTAG pin                       | I   | PU    | 14  | CMOS, 3.3V TTL                                                                      |
| tdi         | F16   | JTAG pin                       | I   | PU    | V1  | compatible                                                                          |
| tdo         | E18   | JTAG pin (should be left open) | O/t | e     | V1  | CMOS, 3.3V TTL<br>compatible, 2mA sle<br>rate control                               |
| PCM interfa | ace   | 5                              | 0.  |       |     |                                                                                     |
| pcm_a       | A11   | PCM data                       | I/O | PD    |     | CMOS, 3.3V TTL                                                                      |
| pcm_b       | C10   | PCM data                       | I/O | PD    | V1  | compatible, 2mA tri-                                                                |
| pcm_sync    | A12   | PCM 8kHz sync                  | I/O | PD    |     | state slew rate contr                                                               |
| pcm_clk     | C11   | PCM clock                      | I/O | PD    | V1  | CMOS, 3.3V TTL<br>compatible, 2mA tri-<br>state slew rate contro<br>schmitt trigger |
| Radio inter | face  | K,                             |     |       |     |                                                                                     |
| brclk       | L18   | Transmit clock                 | I   | (1)   |     | CMOS, 3.3V TTL                                                                      |
| brxd        | M18   | Receive data                   | I   |       | V1  | compatible schmitt<br>trigger                                                       |
| bmiso       | M16   | RF serial interface input data | I   | (1)   | V1  | CMOS, 3.3V TTL compatible                                                           |

Table 8. E-STLC2416 pin list (continued)

| Name    | Pin # | Description                     | DIR | PU/PD | VDD | PAD                                                    |
|---------|-------|---------------------------------|-----|-------|-----|--------------------------------------------------------|
| bnden   | N16   | RF serial interface control     | 0   |       |     |                                                        |
| bmosi   | L16   | RF serial interface output data | 0   |       |     |                                                        |
| bdclk   | K16   | RF serial interface clock       | 0   |       |     |                                                        |
| btxd    | K18   | Transmit data                   | 0   |       |     | CMOS, 3.3V TTL                                         |
| bsen    | N18   | Synthesizer ON                  | 0   |       | V1  | compatible, 2mA slew                                   |
| bpaen   | J16   | Open PLL                        | 0   |       |     | rate control                                           |
| brxen   | H18   | Receive ON                      | 0   |       |     |                                                        |
| btxen   | G18   | Transmit ON                     | 0   |       |     |                                                        |
| bpktctl | J18   | Packet ON                       | 0   |       |     |                                                        |
| ant_sw  | H16   | Antenna switch                  | 0   |       | V1  | CMOS, 3.3V TTL<br>compatible, 8mA slew<br>rate control |

| Table 8. | E-STLC2416 | pin list ( | (continued) |  |
|----------|------------|------------|-------------|--|
|          |            |            |             |  |

#### E-STLC2416 pin list - Power supply Table 9.

| an_sw      | 1110            |                               |          | -   |     | •• | rate control |
|------------|-----------------|-------------------------------|----------|-----|-----|----|--------------|
| 1. Should  | be strapped     | to vssio if not used.         |          |     |     |    |              |
|            |                 | to vddio if not used.         |          |     |     |    |              |
| 3. Must ha | ave a 10 koh    | m pull-up.                    |          |     |     | C  | ducite       |
| Table 9.   | E-STL           | C2416 pin list - Power supply |          |     |     | 2  | )            |
| Name       | Pin#            |                               | Descript | ion | .0. |    |              |
| vsspll     | T15             | PLL ground                    |          | 0   |     |    |              |
| vddpll     | V15             | 1.8V supply for PLL           | <u> </u> |     |     |    |              |
| vdd        | A4              | 1.8V Digital supply           | <b>0</b> |     |     |    |              |
| vdd        | F1              | 1.8V Digital supply           |          |     |     |    |              |
| vdd        | J1              | 1.8V Digital supply           |          |     |     |    |              |
| vdd        | U1              | 1.8V Digital supply           |          |     |     |    |              |
| vdd        | Т8              | 1.8V Digital supply           |          |     |     |    |              |
| vddf       | К3              | 1.8V Digital supply Flash     |          |     |     |    |              |
| vddq       | M3 <sup>-</sup> | 1.8V I/O's supply Flash       |          |     |     |    |              |
| vpp        | J3              | 12V fast program supply Flash |          |     |     |    |              |
| vddio      | C13             | 3.3V I/O's supply             |          |     |     |    |              |
| vddio      | A5              | 3.3V I/O's supply             |          |     |     |    |              |
| vddio      | T13             | 3.3V I/O's supply             |          |     |     |    |              |
| vddio      | G16             | 3.3V I/O's supply             |          |     |     |    |              |
| VSS        | A3              | Digital ground                |          |     |     |    |              |
| VSS        | G1              | Digital ground                |          |     |     |    |              |
| VSS        | K1              | Digital ground                |          |     |     |    |              |
| VSS        | V1              | Digital ground                |          |     |     |    |              |

| Name  | Pin# | Description          |
|-------|------|----------------------|
| VSS   | Т9   | Digital ground       |
| vssf  | L3   | Digital ground Flash |
| vssio | C12  | I/O's ground         |
| vssio | C4   | I/O's ground         |
| vssio | T14  | I/O's ground         |
| vssio | D16  | I/O's ground         |

 Table 9.
 E-STLC2416 pin list - Power supply (continued)

| Table 10. | E-STLC2416 | pin list ( | (continued) |
|-----------|------------|------------|-------------|
|           |            | P          |             |

| Name       | Pin #      | Description                 | DIR | PU/PD | VDD | PAD                   |
|------------|------------|-----------------------------|-----|-------|-----|-----------------------|
| o be conn  | ected to   | gether on the PCB           |     | •     |     |                       |
| ne         | D3         | Flash chip enable           | Ι   |       |     |                       |
| csn0       | E3         | External chip select bank 0 | 0   |       |     | .(5)                  |
| est only ( | do not co  | nnect)                      |     |       |     | , CL                  |
| rdn/ng     | C3         | External read               | 0   |       | V2  | 00                    |
| csn1       | D1         | External chip select bank 1 | 0   |       | 7   |                       |
| csn2       | E1         | External chip select bank 2 | 0   | .0.   |     |                       |
| addr0      | F3         | External address bit 0      | 0   |       |     |                       |
| addr2      | H1         | External address bit 2      | 0   |       |     |                       |
| addr17     | L1         | External address bit 17     | 0   |       |     |                       |
| addr18     | M1         | External address bit 18     | 0   |       |     | CMOS 1.8V             |
| addr19     | N1         | External address bit 19     | 0   |       |     | 4 mA slew rate contro |
| data0      | P1         | External data bit 0         | I/O | PD    |     |                       |
| data1      | R1         | External data bit 1         | I/O | PD    |     |                       |
| data2      | T1         | External data bit 2         | I/O | PD    |     |                       |
| data3      | R3         | External data bit 3         | I/O | PD    |     |                       |
| data4      | Т3         | External data bit 4         | I/O | PD    |     |                       |
| data5      | <b>T</b> 4 | External data bit 5         | I/O | PD    |     |                       |

| data 12         V5         External data bit 12         I/O         PD           data 12         V5         External data bit 12         I/O         PD           data 13         V6         External data bit 13         I/O         PD           data 14         V7         External data bit 14         I/O         PD           data 15         V8         External data bit 15         I/O         PD           Not connected         Not connected         I/O         PD           n.c.         C16,<br>G3,<br>N3,<br>P3         Not connected         I/O         PD                                                                                                                                                                                                                                                                                                                                                                                                            |            | Pin #      | Description          | DIR | PU/PD | VDD | PAD                  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------|----------------------|-----|-------|-----|----------------------|
| data8       T7       External data bit 8       I/O       PD         data9       V2       External data bit 9       I/O       PD         data10       V3       External data bit 10       I/O       PD         data11       V4       External data bit 10       I/O       PD         data12       V5       External data bit 12       I/O       PD         data13       V6       External data bit 13       I/O       PD         data14       V7       External data bit 14       I/O       PD         data15       V8       External data bit 15       I/O       PD         data15       V8       External data bit 15       I/O       PD         data14       V7       External data bit 15       I/O       PD         dots15       V8       External data bit 15       I/O       PD         Not connected       Image: Connected       Image: Connected       Image: Connected         n.c.       C16,<br>N3,<br>P3       Not connected       Image: Connected       Image: Connected | data6      | T5         | External data bit 6  | I/O | PD    |     |                      |
| data9       V2       External data bit 9       I/O       PD         data10       V3       External data bit 10       I/O       PD         data11       V4       External data bit 11       I/O       PD         data12       V5       External data bit 12       I/O       PD         data13       V6       External data bit 13       I/O       PD         data14       V7       External data bit 13       I/O       PD         data15       V8       External data bit 15       I/O       PD         Not connected                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | data7      | T6         | External data bit 7  | I/O | PD    |     |                      |
| data 10       V3       External data bit 10       I/O       PD       V2       CMOS 1.8 V         data 11       V4       External data bit 11       I/O       PD       V2       MA slew rate control         data 12       V5       External data bit 12       I/O       PD       MA slew rate control         data 13       V6       External data bit 13       I/O       PD       MA slew rate control         data 14       V7       External data bit 14       I/O       PD       MA slew rate control         data 15       V8       External data bit 15       I/O       PD       MA slew rate control         Not connected       Not connected       Not connected       I/O       PD       I/O                                                                                                                                                                                                                                                                                  | data8      | T7         | External data bit 8  | I/O | PD    |     |                      |
| data 11       V4       External data bit 11       I/O       PD       4 mA slew rate contr         data 12       V5       External data bit 12       I/O       PD       4 mA slew rate contr         data 13       V6       External data bit 13       I/O       PD       4         data 14       V7       External data bit 14       I/O       PD       4         data 15       V8       External data bit 15       I/O       PD       4         Not connected       Not connected       PD       10       PD       10                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | data9      | V2         | External data bit 9  | I/O | PD    |     |                      |
| data11       V4       External data bit 11       I/O       PD         data12       V5       External data bit 12       I/O       PD         data13       V6       External data bit 13       I/O       PD         data14       V7       External data bit 14       I/O       PD         data15       V8       External data bit 15       I/O       PD         Not connected       I/O       PD       I/O       PD         n.c.       C16, G3, N3, P3       Not connected       I/O       PD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | data10     | V3         | External data bit 10 | I/O | PD    | 1/2 | CMOS 1.8 V           |
| data13       V6       External data bit 13       I/O       PD         data14       V7       External data bit 14       I/O       PD         data15       V8       External data bit 15       I/O       PD         Not connected       I/O       PD       I/O       PD         n.c.       C16,<br>G3,<br>N3,<br>P3       Not connected       I/O       PD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | data11     | V4         | External data bit 11 | I/O | PD    | VZ  | 4 mA slew rate contr |
| data14       V7       External data bit 14       I/O       PD         data15       V8       External data bit 15       I/O       PD         Not connected       I/O       PD       I/O       PD         n.c.       C16,<br>G3,<br>N3,<br>P3       Not connected       I/O       PD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | data12     | V5         | External data bit 12 | I/O | PD    |     |                      |
| data15     V8     External data bit 15     I/O     PD       Not connected       n.c.     C16,<br>G3,<br>N3,<br>P3     Not connected     Image: C16,<br>G3,<br>N3,<br>P3     Image: C16,<br>G3,<br>Not connected     Image: C16,<br>G3,<br>P3     Image: C16,<br>G3,<br>Not connected                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | data13     | V6         | External data bit 13 | I/O | PD    |     |                      |
| Not connected                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | data14     | V7         | External data bit 14 | I/O | PD    |     |                      |
| n.c. C16,<br>G3,<br>N3,<br>P3 Not connected                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | data15     | V8         | External data bit 15 | I/O | PD    |     |                      |
| n.c. G3,<br>N3,<br>P3 Not connected                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Not connec | ted        | ·                    |     |       |     |                      |
| osolete Product(S) - Obsolete Pro                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | n.c.       | G3,<br>N3, | Not connected        |     |       |     | ducilsi              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |            |            |                      |     | KO )  |     |                      |

#### Table 10. E-STLC2416 pin list (continued)

#### **Functional description** 5

#### 5.1 Baseband

WLAN coexistence. See also Section 6.12: Bluetooth - WLAN coexistence in collocated scenario.

#### 5.1.1 **Baseband 1.1 features**

The baseband is based on Ericsson Technology Licensing Baseband Core (EBC) and it is compliant with the Bluetooth specification 1.1:

- Point to multipoint (up to 7 slaves)
- Asynchronous Connection Less (ACL) link support giving data rates up to 721 kbps
- Synchronous Connection Oriented (SCO) link with support for 2 voice channels over the air interface.
- Flexible voice format to host and over the air (CVSD, PCM 13/16 bits, A-law, ulaw)
- HW support for packet types: DM1, 3, 5; DH1, 3, 5; HV1, 3; DV
- Scatternet capabilities (master in one piconet and slave in the other one; slave in two piconets). All scatternet v.1.1 errata supported.
- Ciphering support up to 128 bits key
- Paging modes R0, R1, R2
- Channel quality driven data rate
- Full Bluetooth software stack available
- Low level link controller \_

#### 5.1.2 **Baseband 1.2 features**

The baseband part is also compliant with the Bluetooth specification 1.2:

- Extended SCO (eSCO) links: supports EV3 and EV5 packets. See also Section 6.6: V1.2 detailed functionality - Extended SCO.
- Adaptive frequency hopping (AFH): hopping kernel, channel assessment as Master and as Slave. See also Section 6.7: V1.2 detailed functionality - Adaptive frequency hopping.
  - Faster connection: Interlaced scan for Page and Inquiry scan, answer FHS at first reception, RSSI used to limit range. See also Section 6.8: V1.2 detailed functionality - Faster connection.
- QoS Flush. See also Section 6.9: V1.2 detailed functionality Quality of service.
- )bsolete Synchronization: the local and the master BT clock are available via HCI commands for synchronization of parallel applications on different slaves
  - L2CAP flow and error control
  - LMP Improvements
  - LMP SCO handling
  - Parameter Ranges update

# 5.2 Integrated Flash memory

- 4 Mbit size
- 8 parameter blocks of 4 Kword (top configuration)
- 7 main blocks of 32 Kword
- 120 ns access time

Note: See the datasheet of the standalone product M28R400CT for more detailed information.

### Figure 3. Block addresses



# 5.2.1 Flash signal descriptions

### Write Protect (nwp)

Write protect is an input that gives an additional hardware protection for each block. When Write Protect is  $\leq$  0.4V the Lock-Down is enabled and the protection status of the flash blocks cannot be changed. When Write Protect is  $\geq$  (vddq - 0.4V), the Lock-Down is disabled and the flash memory blocks can be locked or unlocked.

### Reset (nrp)

The Reset input provides a hardware reset of the memory. When reset is  $\leq 0.4$ V, the memory is in reset mode: the outputs are high impedant and the current consumption is minimized. After Reset all blocks are in Locked state. When Reset is  $\geq$  (vddq - 0.4V), the device is in normal operation. Exiting reset mode the device enters read array

mode, but a negative transition of Chip Enable or a change of the address is required to ensure valid data outputs.

### • Vdd Supply Voltage (vddf)

Vdd provides the power supply to the internal core of the flash memory device. It is the main power supply for all operations (Read, Program and Erase)

### • Vddq Supply Voltage (vddq)

Vddq provides the power supply to the I/O pins and enables all Outputs to be powered independently from Vddf. Vddq can be tied to Vddf or can use separate supply.

#### • Vpp Program Supply Voltage (vpp)

Vpp is both a control input and a power supply pin. The two functions are selected by the voltage range applied to the pin. The supply voltage Vddf and the program supply voltage Vpp can be applied in any order.

If Vpp is kept in a low voltage range (0V to 3.6V) Vpp is seen as a control input. In this case a voltage lower than 1V gives protection against program or block erase, while 1.65V<Vpp<3.6V enables these functions. Vpp is only sampled at the beginning of a program or block erase; a change in its value after the operation has started does not have any effect and program or erase operations continue.

If Vpp is in the range 11.4V to 12.6V it acts as a power supply pin. In this condition Vpp must be stable until the Program/Erase algorithm is completed.

### • Vssf Flash Ground (vssf)

Vssf is the reference for all voltage measurements.

Address Inputs (Addr0-Addr17), Data Input/Output (Data0-Data15), Chip Enable (csn0), Output Enable (rdn/ng), Write Enable (wrn) are connected to and controlled by the Bluetooth™ baseband controller.

# 6 General specification

# 6.1 System clock

The E-STLC2416 works with a single clock provided on the XIN pin. The value of this external clock should be any integer value from  $12 \dots 33$  MHz ±20ppm (overall).

### 6.1.1 Slow clock

The slow clock is used by the baseband as reference clock during the low power modes. The slow clock requires an accuracy of  $\pm 250$  ppm (overall).

Several options are foreseen in order to adjust the E-STLC2416 behavior according to the features of the radio used:

- If the system clock (e.g. 13MHz) is not provided at all times (power consumption saving) and no slow clock is provided by the system, a 32 kHz crystal must be used by the E-STLC2416 (default mode).
- If the system clock (e.g. 13MHz) is not provided at all times (power consumption saving) and the system provides a slow clock at 32kHz or 3.2kHz, this signal is simply connected to the E-STLC2416 (lpo\_clk\_p).
- If the system clock (e.g. 13MHz) is provided at all times, the E-STLC2416 generates from the reference clock an internal 32kHz clock. This mode is not an optimized mode for power consumption.

# 6.2 Boot procedure

The boot code instructions are the first that ARM7TDMI executes after a HW reset. All the internal device's registers are set to their default value.

There are 2 types of boot:

• Flash boot.

When boot pin is set to `1` (connected to VDD), the E-STLC2416 boots on its flash

• UART download boot from ROM.

When boot pin is set to `0` (connected to GND), the E-STLC2416 boots on its internal ROM (needed to download the new firmware in the flash). When booting on the internal ROM, the E-STLC2416 will monitor the UART interface for approximately 1.4 second. If there is no request for code downloading during this period, the ROM jumps to flash.



# **Clock detection**

The E-STLC2416 has an automatic slow clock frequency detection (32kHz, 3.2kHz or none).

# 6.4 Master reset

When the device's reset is held active (nreset is low), uart1\_txd and uart2\_txd are set to input state. When the nreset returns high, the device starts to boot.

Note: The device should be held in active reset for minimum 20ms in order to guarantee a complete reset of the device.

# 6.5 Interrupts/wake-up

All GPIOs can be used both as external interrupt source and as wake-up source. In addition the device can be woken-up by USB, uart1\_rxd, uart2\_rxd, int1, int2.

# 6.6 V1.2 detailed functionality - Extended SCO

User Perspective - Extended SCO

This function gives improved voice quality since it enables the possibility to retransmit lost or corrupted voice packets in both directions.

• Technical perspective - Extended SCO

eSCO incorporates CRC, negotiable data rate, negotiable retransmission window and multislot packets. Retransmission of lost or corrupted packets during the retransmission window guarantees on-time delivery.



# 6.7

# 7 V1.2 detailed functionality - Adaptive frequency hopping

User perspective - Adaptive frequency hopping

In the Bluetooth spec 1.1 the Bluetooth devices hop in the 2.4 GHz band over 79-channels. Since WLAN 802.11 has become popular, there are specification improvements in the 1.2-SIG spec for Bluetooth where the Bluetooth units can avoid the jammed bands and thereby provide an improved co-existence with WLAN.

• Technical perspective - Adaptive frequency hopping



First the Master and/or the Slaves identify the jammed channels. The Master decides on the channel distribution and informs the involved slaves. The Master and the Slaves, at a predefined instant, switch to the new channel distribution scheme.

No longer jammed channels are re-inserted into the channel distribution scheme. AFH uses the same hop frequency for transmission as for reception

# 6.8 V1.2 detailed functionality - Faster connection

• User perspective - Faster connection

This feature gives the User about 65% faster connection on average when enabled compared to Bluetooth spec 1.1 connection procedure.

Technical perspective - Faster connection

The faster Inquiry functionality is based on a removed/shortened random back off and also a new Interlaced Inquiry scan scheme.

The faster Page functionality is based on Interlaced Page Scan.

# 6.9 V1.2 detailed functionality - Quality of service

User perspective - Quality of service

Small changes to the BT1.1 spec regarding Quality of Service makes a large difference by allowing all QoS parameters to be communicated over HCI to the link manager that enables efficient BW management. Here after a short list of user perspectives:

- 1. Flush time-out: enables time-bounded traffic such as video streaming to become more robust when the channel degrades. It sets the maximum delay of an L2CAP frame. It does not enable multiple streams in one piconet, or heavy data transfer at the same time.
- 2. Simple latency control: allows the host to set the poll interval. Provides enough support for HID devices mixed with other traffic in the piconet.

# 6.10 Low power modes

To save power, two low power modes are supported. Depending of the Bluetooth and of the Host's activity, the E-STLC2416 autonomously decides to use Sleep Mode or Deep Sleep Mode.

| Table 11. | Low power | modes |
|-----------|-----------|-------|
|-----------|-----------|-------|

| Low power mode  | Description                                                         |
|-----------------|---------------------------------------------------------------------|
|                 | The E-STLC2416:                                                     |
|                 | - Accepts HCI commands from the Host.                               |
| Sleep mode      | - Supports page- and inquiry scans.                                 |
|                 | - Supports Bluetooth links that are in Sniff, Hold or Park.         |
|                 | - Can transfer data over Bluetooth links.                           |
|                 | - The system clock is still active in part of the design.           |
|                 | The E-STLC2416:                                                     |
|                 | - Does not accept HCI commands from the Host.                       |
|                 | - Keeps track of page- and inquiry scan activities.                 |
| Deep close mode | - Switches between sleep and active mode when it is time to scan.   |
| Deep sleep mode | - Supports Bluetooth links that are in Sniff, Hold or Park.         |
|                 | - Does not transfer data over Bluetooth links.                      |
|                 | - The system clock is not active in any part of the design.         |
|                 | Note: Deep Sleep mode is not compatible with a USB transport layer. |

Some examples of the low power modes usage:

### 6.10.1 Sniff or park

The E-STLC2416 is in active mode with a Bluetooth connection, once the connection is concluded the SNIFF or the PARK is programmed. Once one of these two states is entered the E-STLC2416 goes in Sleep Mode. After that, the Host may decide to place the E-STLC2416 in Deep Sleep Mode by putting the UART LINK in low power mode. The Deep Sleep Mode allows smaller power consumption. When the E-STLC2416 needs to send or receive a packet (e.g. at  $T_{SNIFF}$  or at the beacon instant) it will require the clock and it will go in active mode for the needed transmission/reception. Immediately afterwards it will go back to the Deep Sleep Mode. If some HCI transmission is needed, the UART link will be reactivated, using one of the two ways explained in 7.5, and the E-STLC2416 will move from the Deep Sleep Mode to the Sleep Mode.

# 6.10.2 Inquiry/page scan

When only inquiry scan or page scan is enabled, the E-STLC2416 will go in Sleep Mode or Deep Sleep Mode outside the receiver activity. The selection between Sleep Mode and Deep Sleep Mode depend on the UART activity like in SNIFF or PARK.

### 6.10.3 No connection

If the Host places the UART in low power and there is no activity, then the E-STLC2416 can be placed in Deep Sleep Mode.

### 6.10.4 Active link

When there is an active link (SCO or ACL), the E-STLC2416 cannot go in Deep Sleep Mode whatever the UART state is. But the E-STLC2416 baseband is made such that whenever it is possible, depending on the scheduled activity (number of link, type of link, amount of data exchanged), it goes in Sleep Mode.

# 6.11 SW initiated low power mode

A wide set of wake up mechanisms are supported.

# 6.12 Bluetooth - WLAN coexistence in collocated scenario

The coexistence interface uses 4 GPIO pins, when enabled.

Bluetooth and WLAN 802.11 b/g technologies occupy the same 2.4 GHz ISM band. E-STLC2416 implements a set of mechanisms to avoid interference in a collocated scenario.

The E-STLC2416 supports 5 different algorithms in order to provide efficient and flexible simultaneous functionality between the two technologies in collocated scenarios:

- Algorithm 1: PTA (Packet Traffic Arbitration) based coexistence algorithm defined in accordance with the IEEE 802.15.2 recommended practice.
- Algorithm 2: the WLAN is the master and it indicates to the E-STLC2416 when not to operate in case of simultaneous use of the air interface.
- Algorithm 3: the E-STLC2416 is the master and it indicates to the WLAN device when not to operate in case of simultaneous use of the air interface.
- Algorithm 4: Two-wire mechanism
- Algorithm 5: Alternating Wireless Medium Access (AWMA), defined in accordance with the WLAN 802.11 b/g technologies.

The algorithm is selected via HCl command. The default algorithm is algorithm 1.

# 6.12.1 Algorithm 1: PTA (Packet Traffic Arbitration)

The Algorithm is based on a bus connection between the E-STLC2416 and the WLAN device.

### Figure 6. Bus connection between the E-STLC2416 and the WLAN device



By using this coexistence interface it's possible to dynamically allocate bandwidth to the two devices when simultaneous operations are required while the full bandwidth can be allocated to one of them in case the other one does not require activity. The algorithm involves a priority mechanism, which allows preserving the quality of certain types of link. A typical application would be to guarantee optimal quality to the Bluetooth voice communication while an intensive WLAN communication is ongoing.

Several algorithms have been implemented in order to provide a maximum of flexibility and efficiency for the priority handling. Those algorithms can be activated via specific HCI commands.

The combination of a time division multiplexing techniques to share the bandwidth in case of simultaneous operations and of the priority mechanism avoid the interference due to packet collision and it allows the maximization of the 2.4 GHz ISM bandwidth usage for both devices while preserving the quality of some critical types of link.

### 6.12.2 Algorithm 2: WLAN master

In case the E-STLC2416 has to cooperate, in a collocated scenario, with a WLAN device not supporting a PTA based algorithm, it is possible to put in place a simpler mechanism.

The interface is reduced to 1 line:

#### Figure 7. Algorithm 2 - WLAN master



When the WLAN has to operate, it alerts RF\_NOT\_ALLOWED signal and the E-STLC2416 does not operate while this signal remains HIGH.

This mechanism permits to avoid packet collision in order to make an efficient use of the bandwidth but cannot provide guaranteed quality over the Bluetooth links.

### 6.12.3 Algorithm 3: Bluetooth master

This algorithm represents the symmetrical case of *Section 6.12.2*. Also in this case the interface is reduced to 1 line.

### Figure 8. Algorithm 3 - Bluetooth master



When the E-STLC2416 has to operate it alerts HIGH the RF\_NOT\_ALLOWED signal and the WLAN will not operate while this signals stays HIGH.

This mechanism permits to avoid packet collision in order to make an efficient use of the bandwidth, it provides high quality for all Bluetooth links but cannot provide guaranteed quality over the WLAN links.

### 6.12.4 Algorithm 4: two-wire mechanism

Based on algorithm 2 and 3, the Host decides, on a case-by-case basis, whether WLAN or Bluetooth is master.

### 6.12.5 Algorithm 5: alternating wireless medium access (AWMA)

AWMA utilizes a portion of the WLAN beacon interval for Bluetooth operations. From a timing perspective, the medium assignment alternates between usage following WLAN procedures and usage following Bluetooth procedures.

The timing synchronization between the WLAN and the E-STLC2416 is done by the HW signal MEDIUM\_FREE.

| WLAN   | Scenario 1: PTA           | Scenario 2:<br>WLAN master | Scenario 3: BT<br>master | Scenario 4: 2-<br>wire  | Scenario 5:<br>AWMA |
|--------|---------------------------|----------------------------|--------------------------|-------------------------|---------------------|
| WLAN 1 | TX_CONFIRM                | BT_RF_NOT_<br>ALLOWED      | Not used                 | BT_RF_NOT_<br>ALLOWED   | MEDIUM_FREE         |
| WLAN 2 | TX_ REQUEST               | Not used                   | WLAN_RF_NOT_<br>ALLOWED  | WLAN_RF_NOT_<br>ALLOWED | Not used            |
| WLAN 3 | STATUS                    | Not used                   | Not used                 | Not used                | Not used            |
| WLAN 4 | OPTIONAL_SIGNAL           | Not used                   | Not used                 | Not used                | Not used            |
|        |                           |                            | 6                        | ePro                    |                     |
|        | STATUS<br>OPTIONAL_SIGNAL | uct(s)                     | obsole                   | epro                    |                     |

Table 12. WLAN HW signal assignment

#### Interfaces 7

#### 7.1 **UART Interface**

The device contains two enhanced (128 byte transmit FIFO and 128 byte receive FIFO, sleep mode, 127 Rx and 128 Tx interrupt thresholds) UARTs named UART1 and UART2 compatible with the standard M16550 UART.

For UART1, only Rx and Tx signals are available (used for debug purposes).

UART2 features:

- standard HCI UART transport layer:
  - all HCI commands as described in the Bluetooth™ specification 1.1
  - ST specific HCI command (check E-STLC2416 Software Interface document for more information)
- RXD, TXD, CTS, RTS on permanent external pins
- 128-byte FIFOs, for transmit and for receive
- Default configuration: 57.600 kbps
- Specific HCI command to change to the following baud rates:

#### Table 13. List of supported baud rates

| <ul> <li>128-byte FIFOs, for transmit and for receive</li> <li>Default configuration: 57.600 kbps</li> <li>Specific HCI command to change to the following baud rates:</li> <li>Table 13. List of supported baud rates</li> </ul> |                       |      |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------|--|
| Baud rate                                                                                                                                                                                                                         |                       |      |  |
| _                                                                                                                                                                                                                                 | 57.600 kbps (default) | 4800 |  |
| 921.6k                                                                                                                                                                                                                            | 38.4 k                | 2400 |  |
| 460.8 k                                                                                                                                                                                                                           | 28.8 k                | 1800 |  |
| 230.4 k                                                                                                                                                                                                                           | 19.2 k                | 1200 |  |
| 153.6 k                                                                                                                                                                                                                           | 14.4 k                | 900  |  |
| 115.2 k                                                                                                                                                                                                                           | 9600                  | 600  |  |
| 76.8 k                                                                                                                                                                                                                            | 7200                  | 300  |  |

#### Synchronous serial interface 7.2

The Synchronous Serial Interface (SSI) (or the Synchronous Peripheral Interface (SPI)) is a flexible module supporting full-duplex and half-duplex synchronous communications with external devices in Master and Slave mode. It enables a microcontroller unit to communicate with peripheral devices or allows inter-processor communications in a multiple-master environment. This Interface is compatible with the Motorola SPI standard, with the Texas Instruments Synchronous Serial frame format and with National Semiconductor Microwire standard.

Special extensions are implemented to support the Agilent SPI interface for optical mouse applications and the 32 bit data SPI for stereo codec applications.

### 7.2.1 Feature description: Agilent mode

One application is a combination of a Bluetooth device with an AGILENT optical mouse sensor to build a Bluetooth Mouse. The AGILENT device has an SPI interface with one bidirectional data port.

When spi\_io from ADNS\_2030 is driving, spi\_rxd should be active, while spi\_txd is set as a tri-state high impedance input.

For a read operation, the Bluetooth spi\_txd is put in high impedance state after the reception of the address.

Note that this feature works independently of the SPI mode, supporting other combinations.

In this case, the devices are connected as described in the figure below.



#### Figure 9. Agilent mode

### 7.2.2 Feature description: 32-bit SPI

One application is a Bluetooth stereo headset. In this application, the audio samples are received from the emitter through the air using the Bluetooth baseband with ACL packets. The samples are decoded by the embedded ARM CPU (the samples were encoded, for compression, in SBC or MP3 format) and then sent to a stereo codec though the SPI interface. The application is described in the figure below.



To support this application, the data size is 32 bits. The 32 bits support is implemented for both transmit and receive.

# 7.3 I2C interface

Used to access I2C peripherals.

The interface is a fast master I2C; it has full control of the interface at all times. I2C slave functionality is not supported.

# 7.4 USB interface

The USB interface is compliant with the USB 2.0 full speed specification. Max throughput on the USB interface is 12 Mbit/s.

*Figure 11* gives an overview of the main components needed for supporting the USB interface, as specified in the Bluetooth<sup>™</sup> Core Specification. For clarity, the serial interface (including the UART Transport Layer) is also shown.

Figure 11. USB interface



The USB device registers and FIFOs are memory mapped. The USB Driver will use these registers to access the USB interface. The equivalent exists for the HCI communication over UART.

For transmission to the host, the USB and Serial Drivers interface with the HW via a set of registers and FIFOs, while in the other direction, the hardware may trigger the Drivers through a set of interrupts (identified by the RTOS, and directed to the appropriate Driver routines).



# **JTAG Interface**

The JTAG interface is compliant with the JTAG IEEE Std 1149.1. Its allows both the boundary scan of the digital pins and the debug of the ARM7TDMI application when connected with the standard ARM7 development tools.

roductles

# 7.6 **RF Interface**

The E-STLC2416 radio interface is compatible to BlueRF (unidirectional RxMode2 for data and unidirectional serial interface for control).

# 7.7 PCM voice interface

The voice interface is a direct PCM interface to connect to a standard CODEC (e.g. STw5093 or STw5094) including internal decimator and interpolator filters. The data can be linear PCM (13-16bit),  $\mu$ -Law (8bit) or A-Law (8bit). By default the codec interface is configured as master. The encoding on the air interface is programmable to be CVSD, A-Law or  $\mu$ -Law.

The PCM block is able to manage the PCM bus with up to 3 time slots.

In master mode, PCM clock and data can operate at 2 MHz or at 2.048 MHz to allow interfacing of standard codecs.

The four signals of the PCM interface are:

- PCM\_CLK: PCM clock
- PCM\_SYNC: PCM 8kHz sync
- PCM\_A: PCM data
- PCM\_B: PCM data

Directions of PCM\_A and PCM\_B are software configurable.

Three additional PCM\_SYNC signals can be provided via the GPIOs. See *Chapter 7: Interfaces* for more details.

#### Figure 12. PCM (A-law, µ-law) standard mode



### Figure 13. Linear mode



0.50

|                       | J                                                   |     |      |     |      |
|-----------------------|-----------------------------------------------------|-----|------|-----|------|
| Symbol                | Description                                         | Min | Тур  | Max | Unit |
| F <sub>pcm_clk</sub>  | Frequency of PCM_CLK (master)                       |     | 2048 |     | kHz  |
| F <sub>pcm_sync</sub> | Frequency of PCM_SYNC                               |     | 8    |     | kHz  |
| t <sub>WCH</sub>      | High period of PCM_CLK                              | 200 |      |     | ns   |
| t <sub>WCL</sub>      | Low period of PCM_CLK                               | 200 |      |     | ns   |
| t <sub>WSH</sub>      | High period of PCM_SYNC                             | 200 |      |     | ns   |
| t <sub>SSC</sub>      | Setup time, PCM_SYNC high to<br>PCM_CLK low         | 100 |      |     | ns   |
| t <sub>SDC</sub>      | Setup time, PCM_A/B input valid to PCM_CLK low      | 100 |      |     | ns   |
| t <sub>HCD</sub>      | Hold time, PCM_CLK low to<br>PCM_A/B input invalid  | 100 |      |     | ns   |
| t <sub>DCD</sub>      | Delay time, PCM_CLK high to<br>PCM_A/B output valid |     |      | 150 | ns   |

| Table 14. | PCM | interface | timing |
|-----------|-----|-----------|--------|
|-----------|-----|-----------|--------|

### Figure 14. PCM interface timing



# 8 HCI UART transport layer

The UART Transport Layer has been specified by the Bluetooth<sup>™</sup> SIG, and allows HCI level communication between a host controller (E-STLC2416) and a host (e.g. PC), via a serial line.

The objective of this HCI UART Transport Layer is to make it possible to use the Bluetooth<sup>™</sup> HCI over a serial interface between two UARTs on the same PCB. The HCI UART Transport Layer assumes that the UART communication is free from line errors.

## 8.1 UART settings

The HCI UART Transport Layer uses the following settings for RS232:

- Baud rate: configurable (default baud rate: 57.600 kbps)
- Number of data bits: 8
- Parity bit: no parity
- Stop bit: 1 stop bit
- Flow control: RTS/CTS
- Flow-off response time: 3 ms

Flow control with RTS/CTS is used to prevent temporary UART buffer overrun. It should not be used for HCI flow control, since HCI has its own flow control mechanisms for HCI commands, HCI events and HCI data.

If CTS equals 1, then the Host/Host Controller is allowed to send.

If CTS equals 0, then the Host/Host Controller is not allowed to send.

The flow-off response time defines the maximum time from setting RTS low until the byte flow actually stops. The signals should be connected in a null-modem fashion; i.e. the local TXD should be connected to the remote RXD and the local RTS should be connected to the remote CTS and vice versa.

#### Figure 15. UART transport layer



# 9 HCI USB transport layer

The USB Transport Layer has been specified by the Bluetooth<sup>™</sup> SIG, and allows HCI level communication between a host controller (E-STLC2416) and a host (e.g. PC), via a USB interface. The USB Transport Layer is completely implemented in SW. It accepts HCI messages from the HCI Layer, prepares it for transmission over a USB bus, and sends it to the USB Driver. It reassembles the HCI messages from USB data received from the USB Driver, and sends these messages to the HCI Layer. The Transport Layer does not interpret the contents (payload) of the HCI messages; it only examines the header.

obsolete Product(s) - Obsolete Product(s)

# 10 Class1 power support

The device can control an external power amplifier (PA). Several signals are duplicated on GPIOs for this purpose in order to avoid digital/analogue noise loops in the radio.

A software controlled register enables the alternate functions of GPIO[15:6] to generate the signals for driving an external PA in a Bluetooth<sup>™</sup> class1 power application.

Every bit enables a dedicated signal on a GPIO pin, as described in Table 15.

| Involved GPIO | Description                     |
|---------------|---------------------------------|
| gpio0         | No dedicated function           |
| gpio1         | WLAN 1                          |
| gpio2         | WLAN 2                          |
| gpio3         | WLAN 3                          |
| gpio4         | WLAN 4                          |
| gpio5         | (Used for USB reset pull.)      |
| gpio6         | Power Class 1 rxon              |
| gpio7         | Power Class 1 not_rxon          |
| gpio8         | Power Class 1 PA0 or PCM sync 1 |
| gpio9         | Power Class 1 PA1 or PCM sync 2 |
| gpio10        | Power Class 1 PA2 or PCM sync 3 |
| gpio11        | Power Class 1 PA3               |
| gpio12        | Power Class 1 PA4               |
| gpio13        | Power Class 1 PA5               |
| gpio14        | Power Class 1 PA6               |
| gpio15        | Power Class 1 PA7               |

Table 15. GPIOs

rx\_on is the same as the rx\_on output pin. Not rx\_on is the inverted signal, in order to save components on the application board.

PA7 to PA0 are the power amplifier control lines. They are managed, on a connection basis, by the baseband core. The Power Level programmed for a certain Bluetooth<sup>™</sup> connection is managed by the firmware, as specified in the Bluetooth<sup>™</sup> SIG spec.

1050

# 11 Package mechanical data

In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a Lead-free second level interconnect. The category of second Level Interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com.



Figure 16. LFBGA120 mechanical data and package dimensions

# 12 Ordering information

### Table 16. Order codes

| Part Number | Package              | Temp. Range   |
|-------------|----------------------|---------------|
| E-STLC2416  | LFBGA120 (lead free) | -40 to +85 °C |

# 13 Revision history

#### Table 17. Document revision history

|                                      | Date        | Revision | Changes                                                                                                                            |
|--------------------------------------|-------------|----------|------------------------------------------------------------------------------------------------------------------------------------|
|                                      | 20-Nov-2006 | 1        | Initial release.                                                                                                                   |
|                                      | 03-Oct-2008 | 2        | Updated the document status to 'Nor recommended for new design'.<br>Applied ST-NXP Wireless template.<br>No change in the content. |
| obsolete Product(s) - Obsolete Proc. |             |          |                                                                                                                                    |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST-NXP products. ST-NXP Wireless NV and its subsidiaries ("ST-NXP") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST-NXP products are sold pursuant to ST-NXP's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST-NXP products and services described herein, and ST-NXP assumes no liability whatsoever relating to the choice, selection or use of the ST-NXP products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST-NXP for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST-NXP'S TERMS AND CONDITIONS OF SALE ST-NXP DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST-NXP PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST-NXP REPRESENTATIVE, ST-NXP PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST-NXP PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST-NXP products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST-NXP for the ST-NXP product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST-NXP.

ST-NXP and the ST-NXP logo are trademarks or registered trademarks of ST-NXP in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST-NXP logo is a registered trademark of ST-NXP Wireless. All other names are the property of their respective owners.

© 2008 ST-NXP Wireless - All rights reserved

ST-NXP Wireless group of companies

Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - India - Italy - Japan - Korea - Malaysia - Mexico -Netherlands - Singapore - Sweden - Switzerland - Taiwan - United Kingdom - United States of America

www.stnwireless.com