## High Frequency Synchronous Step Down PWM Controller for Tracking Applications

The IR3638 controller IC is designed to provide a simple synchronous Buck regulator for on-board DC to DC applications in a 14-pin SOIC. The IR3638 is designed specifically for tracking applications by providing the track input.

The IR3638 operates at a fixed internal 400 kHz switching frequency allowing the use of small external components. The device features a programmable soft start set by an external capacitor, under-voltage lockout and output under-voltage detection that latches off the device when an output short is detected.

#### **Features**

- Power up Sequencing / Tracking
- Enable Input
- Internal 400 kHz Oscillator
- Programmable Soft-Start
- Fixed Frequency Voltage Mode

#### **Applications**

- Tracking Applications
- Game Consoles
- Computing Peripheral Voltage Regulators
- Graphics Cards
- General DC to DC Converters



## ON Semiconductor®

http://onsemi.com



#### **PIN CONNECTIONS**



### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 12 of this data sheet.



Figure 1. Typical Application Circuit

# Circuit Description: Block Diagram



Figure 2. Simplified Block Diagram

**Table 1. PIN FUNCTION DESCRIPTION** 

| Pin | Name  | Description                                                                                                                                                                                                                                    |
|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | FB    | Inverting input to the error amplifier. This pin is connected to the output of the regulator via resistor divider to set the output voltage and provide feedback to the error amplifier.                                                       |
| 2   | VP/EN | Dual function pin. Non inverting input to the error amplifier. Enable input.                                                                                                                                                                   |
| 3   | NC    | No Connect                                                                                                                                                                                                                                     |
| 4   | VCC   | This pin provides power for the internal blocks of the IC as well as powers the low side driver. A minimum of 0.1 $\mu$ F, high frequency capacitor must be connected from this pin to power ground.                                           |
| 5   | NC    | No Connect                                                                                                                                                                                                                                     |
| 6   | LDRV  | Output driver for low side MOSFET.                                                                                                                                                                                                             |
| 7   | GND   | IC ground for internal control circuitry.                                                                                                                                                                                                      |
| 8   | PGND  | Power Ground. This pin serves as a separate ground for the MOSFET drivers and should be connected to the system's power ground plane.                                                                                                          |
| 9   | HDRV  | Output driver for high side MOSFET. The negative voltage at this pin may cause instability for the gate drive circuit. To prevent this, a low forward voltage drop diode (e.g. BAT54 or 1N4148) is required between this pin and Power Ground. |
| 10  | VC    | This pin powers the high side driver.                                                                                                                                                                                                          |
| 11  | NC    | No Connect                                                                                                                                                                                                                                     |
| 12  | COMP  | Output of error amplifier. An external resistor and capacitor network is typically connected from this pin to ground to provide loop compensation.                                                                                             |
| 13  | SS    | Soft start. This pin provides user programmable soft–start function. Connect an external capacitor from this pin to ground to set the start up time of the output voltage.                                                                     |
| 14  | NC    | No Connect                                                                                                                                                                                                                                     |

## **Table 2. ABSOLUTE MAXIMUM RATINGS**

| Rating                                                              | Symbol              | min        | max                            | Unit    |
|---------------------------------------------------------------------|---------------------|------------|--------------------------------|---------|
| Main Supply Voltage Input                                           | V <sub>CC</sub>     | -0.3       | 20                             | V       |
| Main Supply Voltage Input 200 ns wide spikes, 400 kHz               | V <sub>CC_SPK</sub> | -0.3       | 22                             | V       |
| Supply Voltage for the High side driver                             | V <sub>C</sub>      | -0.3       | 20                             | V       |
| Supply Voltage for the High side driver 200 ns wide spikes, 400 kHz | V <sub>C_SPK</sub>  | -0.3       | 22                             | V       |
| VP/EN pin Voltage                                                   | V <sub>P/EN</sub>   | -0.3       | 10 or V <sub>CC</sub> (Note 1) | V       |
| FB pin Voltage                                                      | V <sub>FB</sub>     | -0.3       | 10 or V <sub>CC</sub> (Note 1) | V       |
| Rating                                                              | Symbol              | Value      |                                | Unit    |
| Thermal Resistance, Junction-to-Ambient (Note 2)                    | R <sub>thja</sub>   | 90         |                                | K/W     |
| Storage Temperature Range                                           | T <sub>stg</sub>    | -65 to 150 |                                | °C      |
| Junction Operating Temperature                                      | TJ                  | 0 to 150   |                                | °C      |
| ESD Withstand Voltage (Note 3) Human Body Model Machine Model       | V <sub>ESD</sub>    | 2.0<br>200 |                                | kV<br>V |
| Moisture Sensitivity Level                                          | MSL                 | JEDEC      |                                |         |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

NOTE: All voltages are referenced to GND pin unless otherwise stated.

- Maximum = 10 V or V<sub>CC</sub>, whichever is lower.
   JEDEC High-K model
- 3. This device series contains ESD protection and exceeds the following tests: Human Body Model (HBM) ±2.0 kV per JEDEC standard: JESD22–A114 Machine Model (MM) ±200 V per JEDEC standard: JESD22–A115

**Table 3. RECOMMENDED OPERATING CONDITIONS** 

| Symbol Definition |                      | Min                               | Max | Units |
|-------------------|----------------------|-----------------------------------|-----|-------|
| V <sub>CC</sub>   | Supply Voltage       | 7                                 | 20  | V     |
| V <sub>C</sub>    | Supply Voltage       | Converter Voltage + 5 V, (Note 4) | 20  | V     |
| T <sub>J</sub>    | Junction Temperature | 0                                 | 125 | °C    |

NOTE: All voltages are referenced to GND pin.

**Table 4. ELECTRICAL SPECIFICATIONS** Unless otherwise specified,  $V_{CC}$  =  $V_{C}$  = 12 V,  $0^{\circ}C$  <  $T_{J}$  < 125 $^{\circ}C$ 

| Parameter                                | Symbol                                                                                         | Test Condition                                                                         |      | Тур  | Max  | Units |
|------------------------------------------|------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|------|------|------|-------|
| SUPPLY CURRENT                           | •                                                                                              |                                                                                        | •    | •    |      |       |
| V <sub>CC</sub> Supply Current (Static)  | I <sub>CC(Static)</sub>                                                                        | V <sub>P/EN</sub> = 0 V, No Switching                                                  |      | 1.5  | 5    | mA    |
| V <sub>CC</sub> Supply Current (Dynamic) | I <sub>CC(Dynamic)</sub>                                                                       | f <sub>SW</sub> = 400 kHz, C <sub>L</sub> = 1.5 nF                                     |      | 10   | 15   | mA    |
| V <sub>C</sub> Supply Current (Static)   | I <sub>C(Static)</sub>                                                                         | V <sub>P/EN</sub> = 0 V, No Switching                                                  |      | 0.1  | 1    | mA    |
| V <sub>C</sub> Supply Current (Dynamic)  | I <sub>C(Dynamic)</sub>                                                                        | f <sub>SW</sub> = 400 kHz, C <sub>L</sub> = 1.5 nF                                     |      | 9    | 15   | mA    |
| UNDER VOLTAGE LOCKOUT                    |                                                                                                |                                                                                        |      |      |      |       |
| V <sub>CC</sub> -Start-Threshold         | V <sub>CC</sub> UVLO (R)                                                                       | Supply voltage Rising                                                                  | 6.3  | 6.6  | 7.0  | V     |
| V <sub>CC</sub> -Stop-Threshold          | V <sub>CC</sub> UVLO (F)                                                                       | Supply voltage Falling                                                                 | 6.0  | 6.3  | 6.6  | V     |
| V <sub>CC</sub> -Hysteresis              | V <sub>CC</sub> (Hyst)                                                                         | Supply ramping up and down                                                             | 0.2  | 0.3  | 0.4  | V     |
| Enable-Start-Threshold                   | V <sub>P/EN</sub> UVLO (R)                                                                     | Supply voltage Rising                                                                  | 0.6  | 0.65 | 0.7  | V     |
| Enable-Stop-Threshold                    | V <sub>P/EN</sub> UVLO (F)                                                                     | Supply voltage Falling                                                                 | 0.56 | 0.6  | 0.66 | V     |
| Enable-Hysteresis                        | V <sub>P/EN</sub> (Hyst)                                                                       | Supply ramping up and down                                                             | 25   | 42.5 | 60   | mV    |
| FB UVLO                                  | V <sub>FB</sub> UVLO                                                                           | FB ramping down 0                                                                      |      | 0.4  | 0.5  | V     |
| OSCILLATOR                               |                                                                                                |                                                                                        |      |      |      |       |
| Frequency                                | f <sub>SW</sub>                                                                                |                                                                                        | 360  | 400  | 440  | kHz   |
| Ramp Amplitude                           | V <sub>RAMP</sub>                                                                              | (Note 5)                                                                               |      | 1.25 |      | V     |
| Min Duty Cycle                           | D <sub>MIN</sub>                                                                               | V <sub>FB</sub> =1V, V <sub>P/EN</sub> = 0.8 V                                         |      |      | 0    | %     |
| Max Duty Cycle                           | D <sub>MAX</sub> f <sub>SW</sub> = 400 kHz, V <sub>FB</sub> = 0.6 V, V <sub>P/EN</sub> = 0.8 V |                                                                                        | 81   | 85   | 95   | %     |
| ERROR AMPLIFIER                          |                                                                                                |                                                                                        |      |      |      |       |
| FB Input Bias Current                    | I <sub>FB1</sub>                                                                               | V <sub>SS</sub> = 3 V                                                                  |      | -0.1 | -0.5 | μΑ    |
| FB Input Bias current                    | I <sub>FB2</sub>                                                                               | V <sub>SS</sub> = 0 V                                                                  |      | 64   |      | μΑ    |
| VP/EN Input Bias Current                 | I <sub>VP/EN</sub>                                                                             | V <sub>SS</sub> = 3 V                                                                  |      | -0.1 | -0.5 | μΑ    |
| Transconductance                         | gm                                                                                             |                                                                                        | 440  |      | 1300 | μmho  |
| Input Offset Voltage                     | V <sub>OS</sub>                                                                                | V <sub>P/EN</sub> = 0.8 V, V <sub>COMP</sub> = 2.0 V                                   |      | 0    | +6   | mV    |
| VP/EN Common Mode Range                  | V <sub>COMN</sub>                                                                              | (Note 5)                                                                               | 0.6  |      | 1.5  | V     |
| ERROR AMPLIFIER DESIGN S                 | PECIFICATIONS                                                                                  |                                                                                        | •    |      |      |       |
| OTA output current                       | I <sub>OTA</sub> (SINK)                                                                        | $V_{FB} = 1.2 \text{ V}, V_{P/EN} = 1.0 \text{ V}, V_{COMP} = 2.0 \text{ V}, (Note 5)$ |      | 100  |      | μΑ    |
| OTA output current                       | I <sub>OTA</sub> (SOURCE)                                                                      | $V_{FB} = 0.8 \text{ V}, V_{P/EN} = 1.0 \text{ V}, V_{COMP} = 2.0 \text{ V}, (Note 5)$ |      | 100  |      | μΑ    |

<sup>5.</sup> Guaranteed by Design but not tested in production.

<sup>4.</sup> Depend on high side MOSFET  $V_{GS}$ 

Table 5. ELECTRICAL SPECIFICATIONS Unless otherwise specified, V<sub>CC</sub> = V<sub>C</sub> = 12 V, 0°C < T<sub>J</sub> < 125°C

| Parameter                        | Symbol          | Test Condition                         |    | Тур | Max | Units |
|----------------------------------|-----------------|----------------------------------------|----|-----|-----|-------|
| SOFT START                       |                 |                                        |    |     |     |       |
| Soft Start Current               | I <sub>SS</sub> | V <sub>SS</sub> = 0 V                  | 12 | 22  | 32  | μΑ    |
| Soft Start Turn On SS (on)       |                 | 1.8                                    | 2  | 2.2 | V   |       |
| OUTPUT DRIVERS                   |                 |                                        |    |     |     |       |
| LO Drive Rise Time               | tr(Lo)          | C <sub>L</sub> = 1.5 nF (See Figure 3) |    | 30  | 60  | ns    |
| HI Drive Rise Time               | tr(Hi)          | C <sub>L</sub> = 1.5 nF (See Figure 3) |    | 30  | 60  | ns    |
| LO Drive Fall Time               | tf(Lo)          | C <sub>L</sub> = 1.5 nF (See Figure 3) |    | 30  | 60  | ns    |
| HI Drive Fall Time               | tf(Hi)          | C <sub>L</sub> = 1.5 nF (See Figure 3) |    | 30  | 60  | ns    |
| Dead Band Time t <sub>DEAD</sub> |                 | (See Figure 3)                         | 35 | 90  | 150 | ns    |



Figure 3. Definition of Rise/Fall Time and Deadband Time

## **TYPICAL CHARACTERISTICS**



Figure 4. V<sub>CC</sub> UVLO

## **TYPICAL CHARACTERISTICS**



Figure 10. Deadtime

Figure 9. Error Amplifier Transconductance

## **Detailed Description**

#### Introduction

The IR3638 is voltage mode PWM synchronous controller designated to drive two external N-channel MOSFETs. Switching frequency is fixed at 400 kHz. Output voltage is determined by feedback resistor divider and external reference voltage. Reference voltage input can be used to enabling and disabling operation and for tracking function.

#### **Under-Voltage Lockout**

The undervoltage lockout circuit ensures that the IC does not start and work until  $V_{CC}$  and  $V_{P/EN}$  are over set thresholds. If these conditions are not fulfilled output drivers are in the off state.

#### **Disable Function**

The output voltage can be disabled by pulling the VP/EN pin below 0.6 V. At this time are output drivers in the off state.

## **Output Voltage**

Output voltage can be set by an external resistor divider and external reference voltage at VP/EN pin according to Equation (1):

$$V_{OUT} = V_{P/EN} \cdot \left(1 + \frac{R1}{R2}\right)$$
 (eq. 1)

where  $V_{P/EN}$  is the external reference voltage at VP/EN pin that is connected to noninverting input of error amplifier. R1 and R2 resistors create voltage divider from output to FB pin that is connected to inverting input of error amplifier. Absolute values of resistors R1 and R2 depend on the compensation network type. See discussion of compensation description for details.

#### **Inductor Selection**

The inductor selection is based on the output power, frequency, input and output voltages, and efficiency requirements. High inductor values cause low current ripple, slower transient response, higher efficiency and increased size. Inductor design can be reduced to desired maximum current ripple in the inductor. It is good to have current ripple ( $\Delta I_{Lmax}$ ) between 20% and 50% of the output current.

For a buck converter, the inductor should be chosen according to Equation (2).

$$L = \left(\frac{V_{OUT}}{f_{SW} \cdot \Delta I_{Lmax}}\right) \left(1 - \frac{V_{OUT}}{V_{INmax}}\right)$$
 (eq. 2)

#### **Output Capacitor Selection**

The output voltage ripple and transient requirements determine the output capacitor type and value. The important parameter for the selection of the output capacitor is equivalent serial resistance (ESR). If the capacitor has low ESR, it often has sufficient capacity for filtering as well as an adequate RMS current rating.

The value of the output capacitor should be calculated using the following equation:

$$\mathbf{C}_{\mathsf{OUT}} \geq \frac{\Delta \mathbf{I}_{\mathsf{L}}}{8 \cdot f_{\mathsf{SW}} \cdot (\Delta \mathbf{V}_{\mathsf{OUT}} - \Delta \mathbf{I}_{\mathsf{L}} \cdot \mathsf{ESR})} \quad \text{(eq. 3)}$$

For a higher switching frequency, it is suitable to use a multilayer ceramic capacitor (MLCC) with very low ESR. The advantages are small size, low output voltage ripple and fast transient response. The disadvantage of the MLCC type is the requirement to use a Type III compensation network.

#### **Input Capacitor Selection**

The input capacitor is used to supply current pulses while the high side MOSFET is on. When the MOSFET is off, the input capacitor is being charged. The value of this capacitor can be selected with the Equation (4):

$$C_{\text{IN}} \ge \frac{I_{\text{OUT}} \cdot \frac{V_{\text{OUT}}}{V_{\text{IN}}} \cdot \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right)}{f_{\text{SW}} \cdot \Delta V_{\text{IN}}}$$
 (eq. 4)

where  $\Delta V_{IN}$  is the input voltage ripple and the recommended value is about 2–5% of  $V_{IN}$ . The input capacitor must be able to handle the input ripple current. Its value should be calculated using Equation (5):

$$I_{RMS} = I_{OUT} \cdot \sqrt{\frac{V_{OUT} \cdot \left(1 - \frac{V_{OUT}}{V_{IN}}\right)}{V_{IN}}} \quad (eq. 5)$$

#### **Power MOSFET Selection**

The IR3638 uses two N-channel MOSFETs. They can be primarily selected according to  $R_{DS(ON)}$ , maximum drain to source voltage, and gate charge.  $R_{DS(ON)}$  impacts conductive losses and gate charge impacts switching losses. The low side MOSFET is selected primarily for conduction losses, and the high side MOSFET is selected to reduce switching losses especially when the output voltage is less than 30% of the input voltage. The drain to source breakdown voltage must be higher than the maximum input voltage. Conductive power losses can be calculated using the following Equations (6) and (7):

$$P_{COND-HIGHFET} = I_{OUT}^2 \cdot R_{DS(ON)} \cdot \frac{V_{OUT}}{V_{IN}}$$
 (eq. 6)

$$P_{COND-LOWFET} = I_{OUT}^2 \cdot R_{DS(ON)} \cdot \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$
 (eq. 7)

Switching losses are dependent on the drain to source voltage at turn-off state, output current, and switch-on and switch-off times, as is shown by Equation (8).

$$\mathsf{P}_{\mathsf{SW}} = \frac{\mathsf{V}_{\mathsf{DS}(\mathsf{OFF})}}{2} \cdot (\mathsf{t}_{\mathsf{ON}} + \mathsf{t}_{\mathsf{OFF}}) \cdot f_{\mathsf{SW}} \cdot \mathsf{I}_{\mathsf{OUT}} \quad \text{(eq. 8)}$$

 $t_{\mbox{ON}}$  and  $t_{\mbox{OFF}}$  times are dependent on the transistor gate charge.

The MOSFET output capacitance loss is caused by the charging and discharging during the switching process and can be computed using Equation (9).

$$P_{COSS} = \frac{C_{OSS} \cdot V_{IN}^2 \cdot f_{SW}}{2}$$
 (eq. 9)

where  $C_{OSS} = C_{DS} + C_{GS}$ .

Some power dissipation is caused by the reverse recovery charge in the low side MOSFET body diode, which conducts at dead time. This charge is needed to close the diode. The current from the input power supply flows through the high side MOSFET to the low side MOSFET body diode. This power dissipation can be calculated using the following Equation (10):

$$P_{OBB} = Q_{BB} \cdot V_{IN} \cdot f_{SW} \qquad (eq. 10)$$

 $Q_{RR}$  is the diode recovery charge as given in the manufacturer's datasheet. For some types of MOSFETs, this dissipation may be dominant at high input voltages. It is necessary to take care when selecting a MOSFET. An external Schottky diode across the low side MOSFET can be used to eliminate the reverse recovery charge power loss. The Schottky diode's forward voltage should be lower than that of the body diode, and reverse recovery time ( $t_{rr}$ ) should be lower then that of the body diode. The Schottky diode's capacitance loss can be calculated as shown in Equation (11).

$$\mathsf{P}_{\mathsf{C}(\mathsf{schottky})} = \frac{\mathsf{C}_{\mathsf{schottky}} \cdot \mathsf{V}_{\mathsf{IN}^2} \cdot f_{\mathsf{SW}}}{2} \qquad \text{(eq. 11)}$$



Figure 11. MOSFETs Timing Diagram

The MOSFET delay, turn-on and turn-off times must be short enough to prevent cross conduction. If not, there will be cross conduction from the input through both MOSFETs to ground. Due to this fact, the following conditions must be true:

$$\begin{aligned} &t_{\text{d(on)}_{\text{high}}} + t_{\text{dead}} > t_{\text{d(off)}_{\text{low}}} + t_{f_{\text{low}}} \\ &t_{\text{d(on)}_{\text{low}}} + t_{\text{dead}} > t_{\text{d(off)}_{\text{high}}} + t_{f_{\text{high}}} \end{aligned} \tag{eq. 12}$$

Where  $t_{dead}$  is the controller dead band time,  $t_{d(on)}$ ,  $t_r$ ,  $t_{d(off)}$  and  $t_f$  are the MOSFET parameters. These parameters can be found in the datasheet for specific conditions.

#### Soft Start

The soft start time is set by a capacitor connected between the SS pin and ground. This function is used for controlling the output voltage slope and limiting start-up currents. The start-up sequence initiates when the Power On Ready (POR) internal signal rises to logic level high. That means the supply voltage and  $V_{P/EN}$  voltage are over the set thresholds. The soft start capacitor is charged by a 22  $\mu$ A current source. If POR is low, the SS pin is internally pulled to GND, which means that the IR3638 is in a shutdown state. The SS pin voltage (0 V to 2 V) controls the internal current source

 $(64~\mu A~to~0~\mu A)$  with a negative linear characteristic. This current source injects current into the resistor  $(25~k\Omega)$  connected between the FB pin and the negative input of the error amplifier and into the external feedback resistor network. Voltage drop on these resistors is over 1.6 V, which is enough to force the error amplifier into a negative saturation state and to block switching.

When the soft start pin reaches around 1.2 V (exact value depends on feedback and compensation network and on the soft start capacitor; a larger soft start capacitor and a lower compensation capacity decrease this level), the IC starts switching. The impact of the controlled current source

decreases and the output voltage starts to rise. When the soft start capacitor voltage reaches 2 V, the output voltage is at nominal value.

The soft start time must be at least 10 times longer than the time needed to charge the compensation network from the output of the error amplifier. If the soft start time is not long enough, the soft start sequence would be faster than the charging compensation network and the IC would start without slowly increasing the output voltage. The soft start capacitance can be calculated using Equation (13):

$$C_{SS} = 22 \cdot 10^{-6} \cdot T_{SS}$$
 (eq. 13)



Figure 12. Start-up Sequence

#### **Start to Pre-biased Output**

The IR3638 is able to start up into a pre-biased output capacitor. The low side MOSFET does not turn on before the output voltage is at set value. During this time, the energy is

not discharged by the low side MOSFET (current flows through low side MOSFET body diode) until the soft start sequence ends.



Figure 13. Start-up to Pre-biased Output

## **Short Circuit Protection**

The output of convertor with IR3638 is protected against short circuit conditions. This protection is sensing output voltage through feedback divider on FB pin. On this pin is comparator that compares FB voltage to 0.4 V. If FB voltage is below 0.4 V then IC goes to latch state and switch output drivers to off state. Latch state can be released by decrease  $V_{CC}$  or  $V_{P/EN}$  voltage below threshold.



Figure 14. Short Circuit Protection (Start Up, Short, Latch, Latch Release and New Start-up)

#### **Compensation Circuit**

The IR3638 is a voltage mode buck converter with a transconductance error amplifier compensated by an external compensation network. Compensation is needed to achieve accurate output voltage regulation and fast transient response. The goal of the compensation circuit is to provide a loop gain function with the highest crossing frequency and adequate phase margin (minimally 45°).

The transfer function of the power stage (the output LC filter) is a double pole system. The resonance frequency of this filter is expressed as follows:

$$f_{PO} = \frac{1}{2 \cdot \pi \cdot \sqrt{L \cdot C_{OLIT}}}$$
 (eq. 14)

One zero of this LC filter is given by the output capacitance and output capacitor ESR. Its value can be calculated using the following equation:

$$f_{Z0} = \frac{1}{2 \cdot \pi \cdot C_{OUT} \cdot ESR}$$
 (eq. 15)

The next parameter that must be chosen is the zero crossover frequency  $f_0$ . It can be chosen to be 1/10–1/5 of the switching frequency. These three parameters show the necessary type of compensation that can be selected from Table 6.

**Table 6. COMPENSATION TYPES** 

| Zero Crossover Frequency Condition | Compensation Type        | Typical Output Capacitor Type |  |  |
|------------------------------------|--------------------------|-------------------------------|--|--|
| $f_{P0} < f_{Z0} < f_0 < f_{SW}/2$ | Type II (PI)             | Electrolytic, Tantalum        |  |  |
| $f_{P0} < f_0 < f_{Z0} < f_{SW}/2$ | Type III (PID) Method I  | Tantalum, Ceramic             |  |  |
| $f_{P0} < f_0 < f_{SW}/2 < f_{Z0}$ | Type III (PID) Method II | Ceramic                       |  |  |

#### Compensation Type II (PI)

This compensation is suitable for low-cost electrolytic capacitors. The zero created by the capacitor's ESR is a few kHz, and the zero crossover frequency is chosen to be 1/10 of the switching frequency. Components of the PI compensation (Figure 15) network can be specified by the following equations:



Figure 15. PI compensation (Type II)

$$\begin{split} \mathsf{R}_{\mathsf{C1}} &= \frac{2 \cdot \pi \cdot f_0 \cdot \mathsf{L} \cdot \mathsf{V}_{\mathsf{RAMP}} \cdot \mathsf{V}_{\mathsf{OUT}}}{\mathsf{ESR} \cdot \mathsf{V}_{\mathsf{IN}} \cdot \mathsf{V}_{\mathsf{P/EN}} \cdot \mathsf{gm}} \\ \mathsf{C}_{\mathsf{C1}} &= \frac{1}{0.75 \cdot 2 \cdot \pi \cdot f_{\mathsf{P0}} \cdot \mathsf{R}_{\mathsf{C1}}} \\ \mathsf{C}_{\mathsf{C2}} &= \frac{1}{\pi \cdot \mathsf{R}_{\mathsf{C1}} \cdot f_{\mathsf{SW}}} \\ \mathsf{R1} &= \frac{\mathsf{V}_{\mathsf{OUT}} - \mathsf{V}_{\mathsf{P/EN}}}{\mathsf{V}_{\mathsf{P/FN}}} \cdot \mathsf{R2} \end{split} \tag{eq. 16}$$

 $V_{RAMP}$  is the peak-to-peak voltage of the oscillator ramp, and gm is the transconductance error amplifier gain. Capacitor  $C_{C2}$  is optional.

## Compensation Type III (PID)

Tantalum and ceramic capacitors have lower ESR than electrolytic capacitors, so the zero of the output LC filter goes to a higher frequency above the zero crossover frequency. This situation needs to be compensated by the PID compensation network that is shown in Figure 16.



Figure 16. PID Compensation (Type III)

There are two methods to select the zeros and poles of the compensation network. The first one (method I) is usable for tantalum output capacitors, which have a higher ESR than ceramics, and its zeros and poles can be calculated as shown below:

$$\begin{split} f_{\text{Z1}} &= 0.75 \cdot f_{\text{P0}} \\ f_{\text{Z2}} &= f_{\text{P0}} \\ f_{\text{P2}} &= f_{\text{Z0}} \\ f_{\text{P3}} &= \frac{f_{\text{SW}}}{2} \end{split} \tag{eq. 17}$$

The second one (method II) is for ceramic capacitors:

$$\begin{split} f_{\text{Z2}} &= f_0 \cdot \sqrt{\frac{1 - \sin \theta_{\text{max}}}{1 + \sin \theta_{\text{max}}}} \\ f_{\text{P2}} &= f_0 \cdot \sqrt{\frac{1 + \sin \theta_{\text{max}}}{1 - \sin \theta_{\text{max}}}} \\ f_{\text{Z1}} &= 0.5 \cdot f_{\text{Z2}} \\ f_{\text{P3}} &= 0.5 \cdot f_{\text{SW}} \end{split}$$
 (eq. 18)

The remaining calculations are the same for both methods.

$$\begin{split} R_{C1} >> & \frac{2}{gm} \\ C_{C1} = \frac{1}{2 \cdot \pi \cdot f_{Z1} \cdot R_{C1}} \\ C_{C2} = & \frac{1}{2 \cdot \pi \cdot f_{P3} \cdot R_{C1}} \\ C_{FB1} = & \frac{2 \cdot \pi \cdot f_0 \cdot L \cdot V_{RAMP} \cdot C_{OUT}}{V_{IN} \cdot R_{C1}} \\ R_{FB1} = & \frac{1}{2 \cdot \pi \cdot C_{FB1} \cdot f_{P2}} \\ R1 = & \frac{1}{2 \cdot \pi \cdot C_{FB1} \cdot f_{Z2}} - R_{FB1} \\ R2 = & \frac{V_{P/EN}}{V_{OUT} - V_{P/EN}} \cdot R1 \end{split}$$

To check the design of this compensation network, the following equation must be true:

$$\frac{R1 \cdot R2 \cdot R_{FB1}}{R1 \cdot R_{FB1} + R2 \cdot R_{FB1} + R1 \cdot R2} > \frac{1}{gm} \ \ (eq. \ 20)$$

If it is not true, then a higher value of R<sub>C1</sub> must be selected.

#### **ORDERING INFORMATION**

| Device     | Package              | Shipping <sup>†</sup> |  |  |
|------------|----------------------|-----------------------|--|--|
| IR3638DR2G | SOIC-14<br>(Pb-Free) | 2500 / Tape & Reel    |  |  |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### PACKAGE DIMENSIONS



#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: MILLIMETER.
- 3. DIMENSIONS A AND B DO NOT INCLUDE
- MOLD PROTRUSION
- 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE
- 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE
  DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIMETERS |          | INC   | HES   |
|-----|-------------|----------|-------|-------|
| DIM | MIN         | MAX      | MIN   | MAX   |
| Α   | 8.55        | 8.75     | 0.337 | 0.344 |
| В   | 3.80        | 4.00     | 0.150 | 0.157 |
| С   | 1.35        | 1.75     | 0.054 | 0.068 |
| D   | 0.35        | 0.49     | 0.014 | 0.019 |
| F   | 0.40        | 1.25     | 0.016 | 0.049 |
| G   | 1.27        | 1.27 BSC |       | BSC   |
| J   | 0.19        | 0.25     | 0.008 | 0.009 |
| K   | 0.10        | 0.25     | 0.004 | 0.009 |
| M   | 0 °         | 7°       | 0 °   | 7°    |
| Р   | 5.80        | 6.20     | 0.228 | 0.244 |
| R   | 0.25        | 0.50     | 0.010 | 0.019 |

#### **SOLDERING FOOTPRINT**



ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice on semiconductor and are registered readerlands of semiconductor Components industries, Ite (SCILLC) . Solitude services are inject to make triangles without further holice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

-T-SEATING PLANE

D 14 PI

⊕ 0.25 (0.010) M T B S A S

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada

Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center

Phone: 81-3-5773-3850

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative