## FEATURES

Fully integrated dual VCO/PLL cores
0.22 ps rms jitter from 0.637 MHz to 10 MHz at 106.25 MHz
0.19 ps rms jitter from 1.875 MHz to 20 MHz at 156.25 MHz
0.42 ps rms jitter from 12 kHz to 20 MHz at 125 MHz

Input crystal or clock frequency of $\mathbf{2 5} \mathbf{~ M H z}$
Preset divide ratios for 106.25 MHz, 156.25 MHz, 33.33 MHz,
100 MHz , and 125 MHz
Choice of LVPECL or LVDS output format
Integrated loop filters
Copy of reference clock output
Rates configured via strapping pins
0.71 W power dissipation (LVDS operation)
1.07 W power dissipation (LVPECL operation)
3.3 V operation

Space saving, $6 \mathrm{~mm} \times 6 \mathrm{~mm}$, 40-lead LFCSP

## APPLICATIONS

Fiber channel line cards, switches, and routers
Gigabit Ethernet/PCle support included Low jitter, low phase noise clock generation

## GENERAL DESCRIPTION

The AD9572 provides a multioutput clock generator function along with two on-chip PLL cores, optimized for fiber channel line card applications that include an Ethernet interface. The integer-N PLL design is based on the Analog Devices, Inc., proven portfolio of high performance, low jitter frequency synthesizers to maximize network performance. Other applications with demanding phase noise and jitter requirements also benefit from this part.

The PLL section consists of a low noise phase frequency detector (PFD), a precision charge pump (CP), a low phase noise voltage controlled oscillator (VCO), and a preprogrammed


Figure 1.
feedback divider and output divider. By connecting an external crystal or reference clock to the REFCLK pin, frequencies up to 156.25 MHz can be locked to the input reference. Each output divider and feedback divider ratio is preprogrammed for the required output rates.
A second PLL also operates as an integer-N synthesizer and drives two LVPECL or LVDS output buffers for 106.25 MHz operation. No external loop filter components are required, thus conserving valuable design time and board space.
The AD9572 is available in a 40 -lead, $6 \mathrm{~mm} \times 6 \mathrm{~mm}$ lead frame chip scale package (LFCSP) and can be operated from a single 3.3 V supply. The temperature range is $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.


Figure 2. Typical Application

Rev. B
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

Last Content Update: 02/23/2017

## COMPARABLE PARTS

View a parametric search of comparable parts.

## EVALUATION KITS

$\qquad$

- AD9572 Evaluation Board


## DOCUMENTATION

## Data Sheet

- AD9572: Fiber Channel/Ethernet Clock Generator IC, PLL Core, Dividers, 7 Clock Outputs Data Sheet


## TOOLS AND SIMULATIONS

- AD9571/AD9572 IBIS Model


## DESIGN RESOURCES

- AD9572 Material Declaration
- PCN-PDN Information
- Quality And Reliability
- Symbols and Footprints


## DISCUSSIONS

View all AD9572 EngineerZone Discussions.

## SAMPLE AND BUY

Visit the product page to see pricing options.

## TECHNICAL SUPPORT $\square$

Submit a technical question or find your regional support number.

## DOCUMENT FEEDBACK

Submit feedback for this data sheet.

## AD9572

## TABLE OF CONTENTS

Features ..... 1
Applications ..... 1
Functional Block Diagram ..... 1
General Description .....  1
Revision History ..... 2
Specifications ..... 3
PLL Characteristics ..... 3
LVDS Clock Output Jitter ..... 4
LVPECL Clock Output Jitter ..... 5
CMOS Clock Output Jitter. ..... 5
Reference Input ..... 5
Clock Outputs ..... 6
Timing Characteristics ..... 6
Control Pins ..... 7
Power ..... 7
Crystal Oscillator ..... 7
Timing Diagrams. ..... 8
Absolute Maximum Ratings ..... 9
Thermal Resistance ..... 9
REVISION HISTORY
[/11—Rev. A to Rev. B
Changes to Output Rise Time, trC2 $^{\text {Parameter and Output Fall }}$ Time, $\mathrm{t}_{\mathrm{FC} 2}$ Parameter in Table 7 ..... 6
11/10—Rev. 0 to Rev. A
Changes to Features ..... 1
Changes to Table 2 ..... 4
Changes to Table 3 and Table 4. ..... 5
Changes to Table 7 ..... 6
Added Figure 7 and Figure 8 ..... 11
Added Figure 14, Figure 15, and Figure 16 ..... 13
Deleted Original Figure 16 and Figure 19 ..... 16
ESD Caution .....  9
Pin Configuration and Function Descriptions ..... 10
Typical Performance Characteristics ..... 13
Terminology ..... 15
Theory of Operation ..... 16
Outputs ..... 16
Phase Frequency Detector (PFD) and Charge Pump ..... 17
Power Supply ..... 17
CMOS Clock Distribution ..... 17
LVPECL Clock Distribution ..... 18
LVDS Clock Distribution ..... 18
Reference Input. ..... 18
Power and Grounding Considerations and Power Supply Rejection ..... 19
Outline Dimensions ..... 20
Ordering Guide ..... 20
Renumbered Figures SequentiallyChanges to CMOS Clock Distribution Section......................... 17
Changes to LVPECL Clock Distribution Section, Added Figure 23 and Figure 24 ..... 18
Changes to LVDS Clock Distribution Section, Added
Figure 26 ..... 18
Changes to Reference Input Section ..... 18
Changes to Power and Grounding Considerations and Power Supply Rejection Section ..... 19
7/09—Revision 0: Initial Version

## SPECIFICATIONS

## PLL CHARACTERISTICS

Typical (typ) is given for $\mathrm{V}_{\mathrm{S}}=3.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 1.


## AD9572

| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| PLL Noise (125 MHz LVPECL Output) |  |  |  |  |  |
| At 1 kHz |  | -122 |  | $\mathrm{dBc} / \mathrm{Hz}$ | 33.33 MHz output disabled |
| At 10 kHz |  | -127 |  | $\mathrm{dBc} / \mathrm{Hz}$ | 33.33 MHz output disabled |
| At 100 kHz |  | -128 |  | $\mathrm{dBc} / \mathrm{Hz}$ | 33.33 MHz output disabled |
| At 1 MHz |  | -148 |  | $\mathrm{dBc} / \mathrm{Hz}$ | 33.33 MHz output disabled |
| At 10 MHz |  | -152 |  | $\mathrm{dBc} / \mathrm{Hz}$ | 33.33 MHz output disabled |
| At 30 MHz |  | -153 |  | $\mathrm{dBc} / \mathrm{Hz}$ | 33.33 MHz output disabled |
| PLL Noise (100 MHz LVPECL Output) |  |  |  |  |  |
| At 1 kHz |  | -122 |  | $\mathrm{dBc} / \mathrm{Hz}$ | 33.33 MHz output disabled |
| At 10 kHz |  | -128 |  | $\mathrm{dBc} / \mathrm{Hz}$ | 33.33 MHz output disabled |
| At 100 kHz |  | -130 |  | $\mathrm{dBc} / \mathrm{Hz}$ | 33.33 MHz output disabled |
| At 1 MHz |  | -148 |  | $\mathrm{dBc} / \mathrm{Hz}$ | 33.33 MHz output disabled |
| At 10 MHz |  | -150 |  | $\mathrm{dBc} / \mathrm{Hz}$ | 33.33 MHz output disabled |
| At 30 MHz |  | -151 |  | $\mathrm{dBc} / \mathrm{Hz}$ | 33.33 MHz output disabled |
| PLL Noise (33.33 MHz CMOS Output) |  |  |  |  |  |
| At 1 kHz |  | -130 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| At 10 kHz |  | -138 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| At 100 kHz |  | -139 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| At 1 MHz |  | -152 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| At 5 MHz |  | -152 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| Phase Noise ( 25 MHz CMOS Output) |  |  |  |  |  |
| At 1 kHz |  | -133 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| At 10 kHz |  | -142 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| At 100 kHz |  | -148 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| At 1 MHz |  | -148 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| At 5 MHz |  | -148 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |
| Spurious Content ${ }^{1}$ |  | -70 |  | dBC | Dominant amplitude, all outputs active |
| PLL Figure of Merit |  | -217.5 |  | $\mathrm{dBc} / \mathrm{Hz}$ |  |

${ }^{1}$ When the $33.33 \mathrm{MHz}, 100 \mathrm{MHz}$, and 125 MHz clocks are enabled simultaneously, a worst-case -50 dBc spurious content might be presented on Pin 21 and Pin 22 only.

## LVDS CLOCK OUTPUT JITTER

Typical (typ) is given for $\mathrm{V}_{\mathrm{S}}=3.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 2.

| Jitter Integration Bandwidth (Typ) | 100 MHz | 106.25 MHz | $\begin{aligned} & 125 \mathrm{MHz} 33 \mathrm{M} \\ & =\mathbf{O f f} / \mathrm{On}^{1} \end{aligned}$ | 156.25 MHz | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 12 kHz to 20 MHz | 0.51 | 0.44 | 0.42/0.88 | 0.42 | $\begin{aligned} & \mathrm{ps} \\ & \mathrm{rms} \end{aligned}$ | LVDS output frequency combinations are $1 \times 156.25 \mathrm{MHz}, 1 \times 100 \mathrm{MHz}, 1 \times$ $125 \mathrm{MHz}, 2 \times 106.25 \mathrm{MHz}$ |
| 1.875 MHz to 20 MHz |  |  |  | 0.19 | ps rms | LVDS output frequency combinations are $1 \times 156.25 \mathrm{MHz}, 1 \times 100 \mathrm{MHz}, 1 \times$ $125 \mathrm{MHz}, 2 \times 106.25 \mathrm{MHz}$ |
| 637 kHz to 10 MHz |  | 0.22 |  |  | ps rms | LVDS output frequency combinations are $1 \times 156.25 \mathrm{MHz}, 1 \times 100 \mathrm{MHz}, 1 \times$ $125 \mathrm{MHz}, 2 \times 106.25 \mathrm{MHz}$ |
| 200 kHz to 10 MHz | 0.32 |  | $0.25 / 0.78$ |  | ps rms | LVDS output frequency combinations are $1 \times 156.25 \mathrm{MHz}, 1 \times 100 \mathrm{MHz}, 1 \times$ $125 \mathrm{MHz}, 2 \times 106.25 \mathrm{MHz}$ |
| 12 kHz to 35 MHz |  |  | 0.50 (off only) |  | ps rms | LVDS output frequency combinations are $1 \times 156.25 \mathrm{MHz}, 2 \times 125 \mathrm{MHz}, 2 \times$ 106.25 MHz |

[^0]
## LVPECL CLOCK OUTPUT JITTER

Typical (typ) is given for $\mathrm{V}_{\mathrm{S}}=3.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 3.

| Jitter Integration Bandwidth (Typ) | $\begin{aligned} & 100 \\ & \text { MHz } \end{aligned}$ | $\begin{aligned} & 106.25 \\ & \mathrm{MHz} \end{aligned}$ | $\begin{aligned} & 125 \mathrm{MHz} \\ & 33 \mathrm{M}= \\ & \text { Off/On } \end{aligned}$ | $\begin{aligned} & 156.25 \\ & \mathrm{MHz} \end{aligned}$ | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 12 kHz to 20 MHz (Typ) | 0.61 | 0.45 | 0.44/2.2 | 0.46 | ps rms | LVPECL output frequency combinations are $1 \times 156.25$ $\mathrm{MHz}, 1 \times 100 \mathrm{MHz}, 1 \times 125 \mathrm{MHz}, 2 \times 106.25 \mathrm{MHz}$ |
| 12 kHz to 20 MHz (Max) | 0.87 | 0.81 | 0.56 (off only) | 0.56 | ps rms | LVPECL output frequency combinations are $1 \times 156.25$ $\mathrm{MHz}, 1 \times 100 \mathrm{MHz}, 1 \times 125 \mathrm{MHz}, 2 \times 106.25 \mathrm{MHz}$ |
| 1.875 MHz to 20 MHz (Typ) |  |  |  | 0.28 | ps rms | LVPECL output frequency combinations are $1 \times 156.25$ $\mathrm{MHz}, 1 \times 100 \mathrm{MHz}, 1 \times 125 \mathrm{MHz}, 2 \times 106.25 \mathrm{MHz}$ |
| 637 kHz to 10 MHz (Typ) |  | 0.23 |  |  | ps rms | LVPECL output frequency combinations are $1 \times 156.25$ $\mathrm{MHz}, 1 \times 100 \mathrm{MHz}, 1 \times 125 \mathrm{MHz}, 2 \times 106.25 \mathrm{MHz}$ |
| 200 kHz to 10 MHz (Typ) | 0.38 |  | $0.24 / 2.2$ |  | ps rms | LVPECL output frequency combinations are $1 \times 156.25$ $\mathrm{MHz}, 1 \times 100 \mathrm{MHz}, 1 \times 125 \mathrm{MHz}, 2 \times 106.25 \mathrm{MHz}$ |
| 12 kHz to 35 MHz (Typ) |  |  | $\begin{aligned} & 0.52 \text { (off } \\ & \text { only) } \end{aligned}$ |  | ps rms | LVPECL output frequency combinations are 156.25 MHz unterminated, $2 \times 125 \mathrm{MHz}, 2 \times 106.25 \mathrm{MHz}$ |
| 12 kHz to 35 MHz (Max) |  |  | $\begin{aligned} & 0.66 \text { (off } \\ & \text { only) } \\ & \hline \end{aligned}$ |  | ps rms | LVPECL output frequency combinations are 156.25 MHz unterminated, $2 \times 125 \mathrm{MHz}, 2 \times 106.25 \mathrm{MHz}$ |

## CMOS CLOCK OUTPUT JITTER

Typical (typ) is given for $\mathrm{V}_{\mathrm{S}}=3.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 4.

| Jitter Integration Bandwidth | $\mathbf{2 5} \mathbf{~ M H z}$ | $\mathbf{3 3 . 3} \mathbf{~ M H z}$ | Unit | Test Conditions/Comments |
| :--- | :--- | :--- | :--- | :--- |
| 12 kHz to $5 \mathrm{MHz}(\mathrm{Typ})$ | 0.78 | 0.41 | ps rms |  |
| 12 kHz to $5 \mathrm{MHz}(\mathrm{Max})$ | 1.1 | $\mathrm{~N} / \mathrm{A}$ | ps rms |  |
| 200 kHz to $5 \mathrm{MHz}(\mathrm{Typ})$ | 0.76 | 0.52 | ps rms |  |
| 200 kHz to $5 \mathrm{MHz}(\mathrm{Max})$ | 1.0 | $\mathrm{~N} / \mathrm{A}$ | ps rms |  |

## REFERENCE INPUT

Typical (typ) is given for $\mathrm{V}_{\mathrm{s}}=3.3 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted. Minimum (min) and maximum (max) values are given over full $\mathrm{V}_{\mathrm{s}}$ and $\mathrm{T}_{\mathrm{A}}\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$ variation.

Table 5.

| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :--- | :--- | :--- | :--- | :--- | :--- |
| CLOCK INPUT (REFCLK) |  |  |  |  |  |
| $\quad$ Input Frequency | 25 |  | MHz |  |  |
| Input High Voltage |  |  | V |  |  |
| Input Low Voltage |  | 0.8 | V |  |  |
| Input Current <br> Input Capacitance | -1.0 |  | +1.0 | $\mu \mathrm{~A}$ |  |

## AD9572

## CLOCK OUTPUTS

Typical (typ) is given for $\mathrm{V}_{\mathrm{S}}=3.3 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted. Minimum ( min ) and maximum (max) values are given over full $\mathrm{V}_{\mathrm{S}}$ and $\mathrm{T}_{\mathrm{A}}\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$ variation.

Table 6.

| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| LVPECL CLOCK OUTPUTS |  |  |  |  |  |
| Output Frequency |  |  | 156.25 | MHz |  |
| Output High Voltage ( $\mathrm{V}_{\mathrm{OH}}$ ) | $V_{S}-1.24$ | $V_{S}-1.05$ | $V_{S}-0.83$ | V |  |
| Output Low Voltage ( $\mathrm{V}_{\text {OL }}$ ) | $V_{S}-2.07$ | $V_{S}-1.87$ | $V_{S}-1.62$ | V |  |
| Output Differential Voltage ( $\mathrm{V}_{\text {OD }}$ ) | 700 | 825 | 950 | mV |  |
| Duty Cycle | 45 |  | 55 | \% |  |
| LVDS CLOCK OUTPUTS |  |  |  |  |  |
| Output Frequency |  |  | 156.25 | MHz |  |
| Differential Output Voltage ( $\mathrm{V}_{\text {OD }}$ ) | 250 | 350 | 475 | mV |  |
| Delta Vod |  |  | 25 | mV |  |
| Output Offset Voltage ( $\mathrm{V}_{\mathrm{os}}$ ) | 1.125 | 1.25 | 1.375 | V |  |
| Delta Vos |  |  | 25 | mV |  |
| Short-Circuit Current ( $\mathrm{I}_{\text {SA }}, \mathrm{I}_{\text {SB }}$ ) |  | 14 | 24 | mA | Output shorted to GND |
| Duty Cycle | 45 |  | 55 | \% |  |
| CMOS CLOCK OUTPUTS |  |  |  |  |  |
| Output Frequency |  |  | 33.33 | MHz |  |
| Output High Voltage ( $\mathrm{V}_{\text {OH }}$ ) | $\mathrm{V}_{S}-0.1$ |  |  | V | Sourcing 1.0 mA current |
| Output Low Voltage (Vol) |  |  | 0.1 | V | Sinking 1.0 mA current |
| Duty Cycle | 42 |  | 58 | \% |  |

## TIMING CHARACTERISTICS

Typical (typ) is given for $\mathrm{V}_{\mathrm{S}}=3.3 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted. Minimum ( min ) and maximum (max) values are given over full $\mathrm{V}_{\mathrm{s}}$ and $\mathrm{T}_{\mathrm{A}}\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$ variation.

Table 7.

| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| LVPECL |  |  |  |  | Termination $=200 \Omega$ to $0 \mathrm{~V} ; \mathrm{C}_{\text {LOAD }}=0 \mathrm{pF} ; \mathrm{C}_{\mathrm{AC}}=100$ nF ; oscilloscope set to $50 \Omega$ termination |
| Output Rise Time, $\mathrm{t}_{\text {RP }}$ | 480 | 625 | 810 | ps | $20 \%$ to $80 \%$, measured differentially |
| Output Fall Time, tep | 480 | 625 | 810 | ps | $80 \%$ to $20 \%$, measured differentially |
| LVDS |  |  |  |  | Termination $=100 \Omega$ differential; $\mathrm{C}_{\mathrm{LOAD}}=0 \mathrm{pF} ; \mathrm{C}_{\mathrm{AC}}=$ 100 nF ; oscilloscope set to $50 \Omega$ termination |
| Output Rise Time, trL | 160 | 350 | 540 | ps | 20\% to $80 \%$, measured differentially |
| Output Fall Time, $\mathrm{t}_{\mathrm{LL}}$ | 160 | 350 | 540 | ps | $80 \%$ to $20 \%$, measured differentially |
| CMOS |  |  |  |  |  |
| Output Rise Time, $\mathrm{trc}^{\text {c }}$ | 0.25 | 0.50 | 2.5 | ns | $\begin{aligned} & 20 \% \text { to } 80 \% \text {; termination }=50 \Omega \text { to } 0 \mathrm{~V} ; \mathrm{C}_{\mathrm{LOAD}}=5 \mathrm{pF} \text {; } \\ & \mathrm{C}_{\mathrm{AC}}=100 \mathrm{nF} \end{aligned}$ |
| Output Fall Time, $\mathrm{tfc}^{\text {c }}$ | 0.25 | 0.70 | 2.5 | ns | $\begin{aligned} & 80 \% \text { to } 20 \% \text {; termination }=50 \Omega \text { to } 0 \mathrm{~V} ; \mathrm{C}_{\mathrm{LOAD}}=5 \mathrm{pF} \text {; } \\ & \mathrm{C}_{\mathrm{AC}}=100 \mathrm{nF} \end{aligned}$ |
| Output Rise Time, $\mathrm{t}_{\text {RC2 }}$ | 1.3 | 2.1 | 2.6 | ns | $20 \%$ to $80 \%$; active probe measurement, $C_{\text {probe }}=$ $1 \mathrm{pF}, \mathrm{R}_{\text {probe }}=20 \mathrm{k} \Omega, \mathrm{C}_{\text {LOAD }}=3.9 \mathrm{pF}$ |
| Output Fall Time, $\mathrm{t}_{\text {ccz }}$ | 1.4 | 2.3 | 3.0 | ns | $80 \%$ to $20 \%$; active probe measurement, $C_{\text {probe }}=$ $1 \mathrm{pF}, \mathrm{R}_{\text {probe }}=20 \mathrm{k} \Omega, \mathrm{C}_{\text {LOAD }}=3.9 \mathrm{pF}$ |

## CONTROL PINS

Typical (typ) is given for $\mathrm{V}_{\mathrm{S}}=3.3 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted. Minimum ( min ) and maximum (max) values are given over full $\mathrm{V}_{\mathrm{S}}$ and $\mathrm{T}_{\mathrm{A}}\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$ variation.

Table 8.

| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT CHARACTERISTICS |  |  |  |  |  |
| REFSEL Pin |  |  |  |  | REFSEL has a $30 \mathrm{k} \Omega$ pull-up resistor. |
| Logic 1 Voltage | 2.0 |  |  | V |  |
| Logic 0 Voltage |  |  | 0.8 | V |  |
| Logic 1 Current |  |  | 1.0 | $\mu \mathrm{A}$ |  |
| Logic 0 Current |  |  | 155 | $\mu \mathrm{A}$ |  |
| FREQSEL Pin |  |  |  |  | FREQSEL has a $150 \mathrm{k} \Omega$ pull-up resistor and a $100 \mathrm{k} \Omega$ pull-down resistor. |
| Logic 1 Voltage | $\begin{aligned} & 2 / 3\left(\mathrm{~V}_{\mathrm{s}}\right)+ \\ & 0.2 \end{aligned}$ |  |  | V |  |
| Logic 0 Voltage |  |  | $\begin{aligned} & 1 / 3\left(V_{s}\right)- \\ & 0.2 \end{aligned}$ | V |  |
| Logic 1 Current |  |  | 45 | $\mu \mathrm{A}$ |  |
| Logic 0 Current |  |  | 30 | $\mu \mathrm{A}$ |  |
| FORCE_LOW Pin |  |  |  |  | FORCE_LOW has a $16 \mathrm{k} \Omega$ pull-down resistor. |
| Logic 1 Voltage | 2.0 |  |  | V |  |
| Logic 0 Voltage |  |  | 0.8 | V |  |
| Logic 1 Current |  |  | 240 | $\mu \mathrm{A}$ |  |
| Logic 0 Current |  |  | 2.0 | $\mu \mathrm{A}$ |  |

## POWER

Typical (typ) is given for $\mathrm{V}_{\mathrm{S}}=3.3 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted. Minimum (min) and maximum (max) values are given over full $\mathrm{V}_{\mathrm{s}}$ and $\mathrm{T}_{\mathrm{A}}\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$ variation.

Table 9.

| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :--- | :--- | :--- | :--- | :--- | :--- |
| Power Supply | 3.0 | 3.3 | 3.6 | V |  |
| LVDS Power Dissipation |  | 715 | 870 | mW |  |
| LVPECL Power Dissipation |  | 1075 | 1305 | mW |  |

## CRYSTAL OSCILLATOR

Typical (typ) is given for $\mathrm{V}_{\mathrm{S}}=3.3 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted. Minimum (min) and maximum (max) values are given over full $\mathrm{V}_{\mathrm{S}}$ and $\mathrm{T}_{\mathrm{A}}\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$ variation.

Table 10.

| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :--- | :--- | :--- | :--- | :--- | :--- |
| CRYSTAL SPECIFICATION |  |  |  |  | Fundamental mode |
| Frequency |  | 25 |  | MHz |  |
| ESR |  | 14 | 50 | $\Omega$ |  |
| Load Capacitance |  | -135 |  | pF |  |
| Phase Noise | -30 |  | +30 | $\mathrm{dBc} / \mathrm{Hz}$ | At 1 kHz offset |
| Stability |  |  |  |  |  |

## AD9572

## TIMING DIAGRAMS



Figure 3. LVPECL Timing, Differential

Figure 4. LVDS Timing, Differential



Figure 5. CMOS Timing, Single-Ended, 5 pF Load

## ABSOLUTE MAXIMUM RATINGS

Table 11.

| Parameter | Rating |
| :--- | :--- |
| VS to GND | -0.3 V to +3.6 V |
| REFCLK to GND | -0.3 V to $\mathrm{VS}+0.3 \mathrm{~V}$ |
| BYPASS $x$ to GND | -0.3 V to VS +0.3 V |
| XO to GND | -0.3 V to $\mathrm{VS}+0.3 \mathrm{~V}$ |
| FREQSEL, FORCE_LOW, and | -0.3 V to VS +0.3 V |
| REFSEL to GND |  |
| $25 \mathrm{M}, 33 \mathrm{M}, 100 \mathrm{M} / 125 \mathrm{M}, 106 \mathrm{M}$, and | -0.3 V to VS +0.3 V |
| 156 M to GND |  |
| Junction Temperature ${ }^{1}$ | $150^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |

${ }^{1}$ See Table 12 for $\theta_{\mathrm{JA}}$.
Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## THERMAL RESISTANCE

$\theta_{\mathrm{JA}}$ is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages. Thermal impedance measurements were taken on a 4-layer board in still air in accordance with EIA/JESD51-7.

Table 12. Thermal Resistance

| Package Type | $\theta_{\mathrm{JA}}$ | Unit |
| :--- | :--- | :--- |
| 40-Lead LFCSP | 27.5 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## ESD CAUTION

## AD9572

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Table 13. Pin Function Descriptions ${ }^{1}$

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 1,10,34 | GND | Ground. Includes external paddle (EPAD). |
| 2 | VS | Power Supply Connection for the 25M CMOS Buffer. |
| 3 | NC | No Connect. This pin should be left floating. |
| 4 | 25M | CMOS 25 MHz Output. |
| 5 | VS | Power Supply Connection for the Crystal Oscillator. |
| 6,7 | XO | External 25 MHz Crystal. |
| 8 | REFCLK | 25 MHz Reference Clock Input. Tie low when not in use. |
| 9 | REFSEL | Logic Input. Used to select the reference source. |
| 11 | VS | Power Supply Connection for the GbE PLL. |
| 12,13 | N/A | Short to Pin 14. |
| 14,36 | BYPASS2, BYPASS1 | These pins are for bypassing each LDO to ground with a 220 nF capacitor. |
| 15 | VS | Power Supply Connection for the GbE VCO. |
| 16 | VS | Power Supply Connection for the 156M LVDS Output Buffer and Output Dividers. |
| 17 | 156M | LVPECL/LVDS Output at 156.25 MHz . |
| 18 | $\overline{156 M}$ | Complementary LVPECL/LVDS Output at 156.25 MHz . |
| 19, 21 | 100M/125M | LVPECL/LVDS Output at 100 MHz or 125 MHz . Selected by FREQSEL pin strapping. |
| 20, 22 | $\overline{100 \mathrm{M}} / 125 \mathrm{M}$ | Complementary LVPECL/LVDS Output at 100 MHz or 125 MHz . |
| 23 | 33M | CMOS 33.33 MHz Output. |
| 24 | VS | Power Supply Connection for the 33M CMOS Output Buffer and Output Dividers. |
| 25 | VS | Power Supply Connection for the 100M/125M LVDS Output Buffer and Output Dividers. |
| 26 | VS | Power Supply Connection for the GbE PLL Feedback Divider. |
| 27 | FREQSEL | Logic Input. Used to configure output drivers. |
| 28 | VS | Power Supply Connection for the FC PLL Feedback Divider. |
| 29,31 | $\overline{106 M}$ | LVPECL/LVDS Output at 106.25 MHz . |
| 30,32 | 106M | Complementary LVPECL/LVDS Output at 106.25 MHz. |


| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 33 | VS | Power Supply Connection for the 106.25 MHz LVDS Output Buffer and Output Dividers. |
| 35 | VS | Power Supply Connection for the FC VCO. |
| 37 | FORCE_LOW | Forces the 33.33 MHz output into a low state. |
| 38 | N/A | Short to Pin 36. |
| 39 | VS | Power Supply Connection for the FC PLL. |
| 40 | VS | Power Supply Connection for Miscellaneous Logic. |

${ }^{1}$ The exposed paddle on this package is an electrical connection as well as a thermal enhancement. For the device to function properly, the paddle must be attached to ground (GND).


Figure 7. Typical Application Schematic, LVDS Format Outputs, $1 \times 25 \mathrm{MHz}, 1 \times 156.25 \mathrm{MHz}, 2 \times 125 \mathrm{MHz}$, and $2 \times 106.25 \mathrm{MHz}$

## AD9572



Figure 8. Typical Application Schematic, LPECL Format Outputs, $1 \times 25 \mathrm{MHz}, 1 \times 156.25 \mathrm{MHz}, 2 \times 125 \mathrm{MHz}$, and $2 \times 106.25 \mathrm{MHz}$

## TYPICAL PERFORMANCE CHARACTERISTICS

Phase noise plots taken with 100 MHz and 125 MHz outputs enabled; 33.3 MHz output disabled.


Figure 9. 106.25 MHz Phase Noise


Figure 10. 125 MHz Phase Noise


Figure 11. 25 MHz Phase Noise


Figure 12. 156.25 MHz Phase Noise


Figure 13. 100 MHz Phase Noise


Figure 14. 25 MHz CMOS Output, 3.9 pF Load Capacitance on Evaluation Board, Active-Probe Measurement, $R_{\text {probe }}=20 \mathrm{k} \Omega, C_{\text {probe }}=1 \mathrm{pF}$

## AD9572



Figure 15. 156.25 MHz LVPECL Output, Differential Plot, $200 \Omega$ Termination to GND on Evaluation Board, AC-Coupled via $0.1 \mu$ F Capacitors to Oscilloscope Set to $50 \Omega$ Input Termination


Figure 16. 125 MHz LVDS Output, Differential Plot, AC-Coupled via $0.1 \mu \mathrm{~F}$ Capacitors to Oscilloscope Set to $50 \Omega$ Input Termination

## TERMINOLOGY

## Phase Jitter

An ideal sine wave can be thought of as having a continuous and even progression of phase with time from $0^{\circ}$ to $360^{\circ}$ for each cycle. Actual signals, however, display a certain amount of variation from the ideal phase progression over time. This phenomenon is called phase jitter. Although many causes can contribute to phase jitter, one major cause is random noise, which is characterized statistically as Gaussian (normal) in distribution.
This phase jitter leads to a spreading out of the energy of the sine wave in the frequency domain, producing a continuous power spectrum. This power spectrum is usually reported as a series of values whose units are $\mathrm{dBc} / \mathrm{Hz}$ at a given offset in frequency from the sine wave (carrier). The value is a ratio (expressed in dB ) of the power contained within a 1 Hz bandwidth with respect to the power at the carrier frequency. For each measurement, the offset from the carrier frequency is also given.

## Phase Noise

When the total power contained within some interval of offset frequencies (for example, 12 kHz to 20 MHz ) is integrated, it is called the integrated phase noise over that frequency offset interval, and it can be readily related to the time jitter due to the phase noise within that offset frequency interval.
Phase noise has a detrimental effect on error rate performance by increasing eye closure at the transmitter output and reducing the jitter tolerance/sensitivity of the receiver.

## Time Jitter

Phase noise is a frequency domain phenomenon. In the time domain, the same effect is exhibited as time jitter. When observing a sine wave, the time of successive zero crossings is seen to vary. In a square wave, the time jitter is seen as a displacement of the edges from their ideal (regular) times of occurrence. In both cases, the variations in timing from the ideal are the time jitter. Because these variations are random in nature, the time jitter is specified in units of seconds root mean square (rms) or 1 sigma of the Gaussian distribution.

## Additive Phase Noise

Additive phase noise is the amount of phase noise that is attributable to the device or subsystem being measured. The phase noise of any external oscillators or clock sources has been subtracted. This makes it possible to predict the degree to which the device impacts the total system phase noise when used in conjunction with the various oscillators and clock sources, each of which contributes its own phase noise to the total. In many cases, the phase noise of one element dominates the system phase noise.

## Additive Time Jitter

Additive time jitter is the amount of time jitter that is attributable to the device or subsystem being measured. The time jitter of any external oscillator or clock source has been subtracted. This makes it possible to predict the degree to which the device will impact the total system time jitter when used in conjunction with the various oscillators and clock sources, each of which contributes its own time jitter to the total. In many cases, the time jitter of the external oscillators and clock sources dominates the system time jitter.

## AD9572

## THEORY OF OPERATION



Figure 17. Detailed Block Diagram

Figure 17 shows a block diagram of the AD9572. The chip combines dual PLL cores, which are configured to generate the specific clock frequencies required for networking applications without any user programming. This PLL is based on proven Analog Devices synthesizer technology, noted for its exceptional phase noise performance. The AD9572 is highly integrated and includes loop filters, regulators for supply noise immunity, all the necessary dividers with multiple output buffers in a choice of formats, and a crystal oscillator. A user need only supply a 25 MHz reference clock or an external crystal to implement an entire line card clocking solution that does not require any processor intervention. A copy of the 25 MHz reference source is also available.

## OUTPUTS

Table 14 provides a summary of the outputs available.
Table 14. Output Formats

| Frequency | Format | Copies |
| :--- | :--- | :--- |
| 25 MHz | CMOS | 1 |
| 106.25 MHz | LVPECL/LVDS | 2 |
| 156.25 MHz | LVPECL/LVDS | 1 |
| 100 MHz or 125 MHz | LVPECL/LVDS | 2 |
| 33.33 MHz | CMOS | 1 |

Note that the pins labeled $100 \mathrm{M} / 125 \mathrm{M}$ can provide 100 MHz or 125 MHz by strapping the FREQSEL pin as shown in Table 15.

Table 15. FREQSEL (Pin 27) Definition

|  | Frequency Available <br> from Pin 19 and Pin 20 <br> FREQSEL | Frequency Available <br> (MHZ) |
| :--- | :--- | :--- |
| (MHZ) |  |  |$|$| 125 | 125 |  |
| :--- | :--- | :--- |
| 1 | 125 | 100 |
| NC | 100 | 100 |

The simplified equivalent circuits of the LVDS and LVPECL outputs are shown in Figure 18 and Figure 19.


Figure 18. LVDS Output Simplified Equivalent Circuit


Figure 19. LVPECL Output Simplified Equivalent Circuit
The differential outputs are factory programmed to either LVPECL or LVDS format, and either option can be sampled on request.
CMOS drivers tend to generate more noise than differential outputs and, as a result, the proximity of the 33.33 MHz output to Pin 21 and Pin 22 does affect the jitter performance when FREQSEL $=0$ (that is, when the differential output is generating 125 MHz ). For this reason, the 33 MHz pin can be forced to a low state by asserting the FORCE_LOW signal on Pin 37 (see Table 16). An internal pull-down enables the 33.33 MHz output if the pin is not connected.

Table 16. FORCE_LOW (Pin 37) Definition

| FORCE_LOW | $\mathbf{3 3 . 3 3} \mathbf{~ M H z}$ Output (Pin 23) |
| :--- | :--- |
| 0 or NC | 33.33 MHz |
| 1 | 0 |

## PHASE FREQUENCY DETECTOR (PFD) AND CHARGE PUMP

The PFD takes inputs from the reference clock and feedback divider to produce an output proportional to the phase and
frequency difference between them. Figure 20 shows a simplified schematic.


Figure 20. PFD Simplified Schematic

## POWER SUPPLY

The AD9572 requires a $3.3 \mathrm{~V} \pm 10 \%$ power supply for $\mathrm{V}_{\mathrm{s}}$. The tables in the Specifications section give the performance expected from the AD9572 with the power supply voltage within this range. The absolute maximum range of -0.3 V to +3.6 V , with respect to GND, must never be exceeded on the VS pin.
Good engineering practice should be followed in the layout of power supply traces and the ground plane of the PCB. The power supply should be bypassed on the PCB with adequate capacitance ( $>10 \mu \mathrm{~F}$ ). The AD9572 should be bypassed with adequate capacitors $(0.1 \mu \mathrm{~F})$ at all power pins as close as possible to the part. The layout of the AD9572 evaluation board is a good example.
The exposed metal paddle on the AD9572 package is an electrical connection, as well as a thermal enhancement. For the device to function properly, the paddle must be properly attached to ground (GND). The PCB acts as a heat sink for the AD9572; therefore, this GND connection should provide a good thermal path to a larger dissipation area, such as a ground plane on the PCB.

## CMOS CLOCK DISTRIBUTION

The AD9572 provides two CMOS clock outputs (one 25 MHz and one 33.33 MHz ) that are dedicated CMOS levels. Whenever single-ended CMOS clocking is used, some of the following general guidelines should be followed.

Point-to-point nets should be designed such that a driver has one receiver only on the net, if possible. This allows for simple termination schemes and minimizes ringing due to possible mismatched impedances on the net. CMOS outputs are limited in terms of the capacitive load or trace length that they can drive. Typically, trace lengths less than 6 inches are recommended to preserve signal rise/fall times and signal integrity.
Termination at the far end of the PCB trace is a second option. The CMOS outputs of the AD9572 do not supply enough current to provide a full voltage swing with a low impedance resistive, far-end termination, as shown in Figure 21. The far-end

## AD9572

termination network should match the PCB trace impedance and provide the desired switching point. The reduced signal swing may still meet receiver input requirements in some applications. This can be useful when driving long trace lengths on less critical nets.


Figure 21. CMOS Output with Far-End Termination

## LVPECL CLOCK DISTRIBUTION

The LVPECL outputs, which are open emitter, require a dc termination to bias the output transistors. The simplified equivalent circuit in Figure 19 shows the LVPECL output stage.
In most applications, a standard LVPECL far-end termination is recommended, as shown in Figure 22. The resistor network is designed to match the transmission line impedance ( $50 \Omega$ ) and establish a dc bias of $\left(\mathrm{V}_{\mathrm{CC}}-2 \mathrm{~V}\right)$. An alternative dc-coupled LVPECL termination network with a reduced number of components is also possible as shown in Figure 23.


Figure 22. LVPECL Far-End Termination


Figure 23. LVPECL Y Termination
An ac- coupled LVPECL termination scheme is shown in Figure 24.


Figure 24. LVPECL AC-Coupled Termination

## LVDS CLOCK DISTRIBUTION

The AD9572 is also available with low voltage differential signaling (LVDS) outputs. LVDS uses a current mode output stage with a factory programmed current level. The normal value (default) for this current is 3.5 mA , which yields a 350 mV output swing across a $100 \Omega$ resistor. The LVDS outputs meet or exceed all ANSI/TIA/EIA-644 specifications.

A recommended termination circuit for the LVDS outputs is shown in Figure 25.


Figure 25. LVDS Output Termination
See the AN-586 Application Note on the Analog Devices website at www.analog.com for more information about LVDS.

## REFERENCE INPUT

By default, the crystal oscillator is enabled and used as the reference source, which requires the connection of an external 25 MHz crystal cut to resonate in fundamental mode. The total load capacitance presented to the oscillator should sum to 14 pF . In the example shown in Figure 26, parasitic trace capacitance of 1.5 pF , and an AD9572 input pin capacitance of 1.5 pF are assumed, with the series combination of the two 22 pF capacitances providing a further 11 pF . The REFSEL pin is pulled high internally by about $30 \mathrm{k} \Omega$ to support default operation.



Figure 26. Reference Input section
When REFSEL is tied low, the crystal oscillator is powered down, and the REFCLK pin must provide a good quality 25 MHz reference clock instead. This single-ended input can be driven by either a dc-coupled LVCMOS level signal or an ac-coupled
sine wave or square wave, provided that an external divider is used to bias the input at $\mathrm{V}_{\mathrm{S}} / 2$.

Table 17. REFSEL (Pin 9) Definition

| REFSEL | Reference Source |
| :--- | :--- |
| 0 | REFCLK input |
| 1 | Internal crystal oscillator |

Many applications seek high speed and performance under less than ideal operating conditions. In these application circuits, the implementation and construction of the PCB is as important
as the circuit design. Proper RF techniques must be used for device selection, placement, and routing, as well as for power supply bypassing and grounding to ensure optimum performance. Each power supply pin should have independent decoupling and connections to the power supply plane. It is recommended that the device exposed paddle be directly connected to the ground plane by a grid of at least nine vias. Care should be taken to ensure that the output traces cannot couple onto the reference or crystal input circuitry. Traces should not be routed under the crystal. Output signal traces should be kept on the top PCB layer; these traces have very high edge rates, and the use of PCB vias will result in signal integrity problems.

## AD9572

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MO-220-WJJD-5 WITH EXCEPTION TO EXPOSED PAD DIMENSION.

Figure 27. 40-Lead Lead Frame Chip Scale Package [LFCSP_WQ]
$6 \mathrm{~mm} \times 6 \mathrm{~mm}$ Body, Very Very Thin Quad (CP-40-7)
Dimensions shown in millimeters

## ORDERING GUIDE

| Model ${ }^{1,2,3}$ | Temperature Range | Package Description | Package Option |
| :---: | :---: | :---: | :---: |
| AD9572ACPZLVD | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 40-Lead Lead Frame Chip Scale Package [LFCSP_WQ] | CP-40-7 |
| AD9572ACPZLVD-RL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 40-Lead Lead Frame Chip Scale Package [LFCSP_WQ], 13"Tape and Reel, 2,500 Pieces | CP-40-7 |
| AD9572ACPZLVD-R7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 40-Lead Lead Frame Chip Scale Package [LFCSP_WQ], 7"Tape and Reel, 750 Pieces | CP-40-7 |
| AD9572ACPZPEC | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 40-Lead Lead Frame Chip Scale Package [LFCSP_WQ] | CP-40-7 |
| AD9572ACPZPEC-RL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 40-Lead Lead Frame Chip Scale Package [LFCSP_WQ], 13"Tape and Reel, 2,500 Pieces | CP-40-7 |
| AD9572ACPZPEC-R7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 40-Lead Lead Frame Chip Scale Package [LFCSP_WQ], 7"Tape and Reel, 750 Pieces | CP-40-7 |
| AD9572-EVALZ-LVD |  | Evaluation Board |  |
| AD9572-EVALZ-PEC |  | Evaluation Board |  |

[^1]
[^0]:    ${ }^{1}$ The typical 125 MHz rms jitter data is collected from the differential pair, Pin 21 and Pin 22, unless otherwise noted.

[^1]:    ${ }^{1} \mathrm{Z}=$ RoHS Compliant Part.
    ${ }^{2}$ LVD indicates LVDS-compliant, differential clock outputs.
    ${ }^{3}$ PEC indicates LVPECL-compliant, differential clock outputs.

