



## 28 Gbps, XOR / XNOR GATE w/ PROGRAMMABLE OUTPUT VOLTAGE

### Typical Applications

The HMC851LC3C is ideal for:

- RF ATE Applications
- Broadband Test & Measurement
- Serial Data Transmission up to 28 Gbps

## **Functional Diagram**



#### **Features**

Inputs Terminated Internally in 50 Ohms
Differential & Singe-Ended Operation
Fast Rise and Fall Times: 15 / 14 ps
Low Power Consumption: 241 mW typ.

Programmable Differential

Output Voltage Swing: 500 - 1300 mV

Propagation Delay: 97 ps Single Supply: -3.3V

16 Lead Ceramic 3x3 mm SMT Package: 9 mm²

### **General Description**

The HMC851LC3C is a XOR/XNOR gate function designed to support data transmission rates of up to 28 Gbps, and clock frequencies as high as 28 GHz. The HMC851LC3C also features an output level control pin, VR, which allows for loss compensation or for signal level optimization.

All input signals to the HMC851LC3C are terminated with 50 ohms to ground on-chip, and may be either AC or DC coupled. The differential outputs of the HMC851LC3C may be either AC or DC coupled. Outputs can be connected directly to a 50 ohm to ground terminated system, while DC blocking capacitors may be used if the terminating system is 50 ohms to a non-ground DC voltage. The HMC851LC3C operates from a single -3.3 V DC supply, and is available in a ceramic RoHS compliant 3x3 mm SMT package.

## Electrical Specifications, $T_A = +25$ °C, Vee = -3.3 V, VR = 0

| Parameter            | Conditions                 | Min. | Тур. | Max  | Units |
|----------------------|----------------------------|------|------|------|-------|
| Power Supply Voltage |                            | -3.6 | -3.3 | -3.0 | V     |
| Power Supply Current |                            |      | 73   |      | mA    |
| Maximum Data Rate    |                            |      | 28   |      | Gbps  |
| Maximum Clock Rate   |                            |      | 28   |      | GHz   |
| Input High Voltage   |                            | -0.5 |      | 0.5  | V     |
| Input Low Voltage    |                            | -1.0 |      | 0.0  | V     |
| Input Return Loss    | Frequency <20 GHz          |      | 10   |      | dB    |
| Outrout Arrestitude  | Single-Ended, peak-to-peak |      | 545  |      | mVp-p |
| Output Amplitude     | Differential, peak-to-peak |      | 1090 |      | mVp-p |
| Output High Voltage  |                            |      | -15  |      | mV    |

## HMC851\* PRODUCT PAGE QUICK LINKS

Last Content Update: 02/23/2017

## COMPARABLE PARTS -

View a parametric search of comparable parts.

## **EVALUATION KITS**

· HMC851LC3C Evaluation Board

## **DOCUMENTATION**

#### **Data Sheet**

• HMC851 Data Sheet

## **TOOLS AND SIMULATIONS**

HMC851 IBIS Model

## REFERENCE MATERIALS 🖵

#### **Quality Documentation**

- Package/Assembly Qualification Test Report: LC3, LC3B, LC3C (QTR: 2014-00376 REV: 01)
- Semiconductor Qualification Test Report: BiCMOS-C (QTR: 2013-00241)

## **DESIGN RESOURCES**

- HMC851 Material Declaration
- PCN-PDN Information
- · Quality And Reliability
- Symbols and Footprints

## **DISCUSSIONS**

View all HMC851 EngineerZone Discussions.

## SAMPLE AND BUY 🖵

Visit the product page to see pricing options.

## **TECHNICAL SUPPORT**

Submit a technical question or find your regional support number.

## DOCUMENT FEEDBACK $\Box$

Submit feedback for this data sheet.





## 28 Gbps, XOR / XNOR GATE w/ PROGRAMMABLE OUTPUT VOLTAGE

## **Electrical Specifications** (continued)

| Parameter                       | Conditions                                                 | Min. | Тур.    | Max | Units   |
|---------------------------------|------------------------------------------------------------|------|---------|-----|---------|
| Output Low Voltage              |                                                            |      | -560    |     | mV      |
| Output Rise / Fall Time         | Differential, 20% - 80%                                    |      | 15 / 14 |     | ps      |
| Output Return Loss              | Frequency < 18 GHz                                         |      | 10      |     | dB      |
| Small Signal Gain               |                                                            |      | 30      |     | dB      |
| Random Jitter Jr                | rms                                                        |      |         | 0.2 | ps rms  |
| Deterministic Jitter, Jd        | peak-to-peak, 2 <sup>15</sup> -1 PRBS input <sup>[1]</sup> |      | 2       |     | ps, p-p |
| Propagation Delay, A to D, Tpda |                                                            |      | 97      |     | ps      |
| Propagation Delay, B to D, Tpdb |                                                            |      | 102     |     | ps      |

<sup>[1]</sup> Deterministic jitter calculated by simultaneously measuring the jitter of a 300 mV, 28 Gbps, 2<sup>15</sup>-1 PRBS input, and a single-ended output

### DC Current vs. Supply Voltage [1] [2]



## Output Differential vs. Supply Voltage [1] [2]



## Output Differential vs. VR [2] [3]



## DC Current vs. VR [2] [3]



[1] VR = 0.0 V

[2] Frequency = 28 GHz

[3] Vee = -3.3 V

## 28 Gbps, XOR / XNOR GATE w/ PROGRAMMABLE OUTPUT VOLTAGE

## Input Return Loss vs. Frequency [1] [3] [5]



### Output Return Loss vs. Frequency [1] [3] [5]



### Rise / Fall Time vs. Supply Voltage [1] [2]



Rise / Fall Time vs. VR [2] [5]



### Amplitude vs. Input Power [1] [4] [5]



[1] VR = 0.0 V

[2] Frequency = 28 GHz

[3] Device measured on evaluation board with single-ended time domain gating.

[4] Device measured on evaluation board with single ended time domain port extensions [5] Vee = -3.3 V

HIGH SPEED LOGIC - SMT





## 28 Gbps, XOR / XNOR GATE w/ PROGRAMMABLE OUTPUT VOLTAGE

## Eye Diagram



#### [1] Test Conditions:

Single ended 400 mV data input. Pattern generated with 2<sup>15</sup> -1 PN patterns applied to the inputs resulting in a Quasi-Periodic PRBS pattern at 28 Gbps. Measured using Tektronix CSA 8000.

## **Timing Diagram**



#### **Truth Table**

| Input                                               |                                                          | Outputs |
|-----------------------------------------------------|----------------------------------------------------------|---------|
| A                                                   | В                                                        | D       |
| L                                                   | L                                                        | L       |
| L                                                   | Н                                                        | Н       |
| Н                                                   | L                                                        | Н       |
| Н                                                   | Н                                                        | L       |
| Notes:<br>A = AP - AN<br>B = BP - BN<br>D = DP - DN | H - Positive voltage level<br>L - Negative voltage level |         |





## 28 Gbps, XOR / XNOR GATE w/ PROGRAMMABLE OUTPUT VOLTAGE

## **Absolute Maximum Ratings**

| Power Supply Voltage (Vee)                                                      | -3.75 V to +0.5 V |  |
|---------------------------------------------------------------------------------|-------------------|--|
| Input Signals                                                                   | -2 V to +0.5 V    |  |
| Output Signals                                                                  | -1.5 V to +1 V    |  |
| Continuous Pdiss (T = 85 °C)<br>(derate 17 mW/°C above 85 °C)                   | 0.68 W            |  |
| Thermal Resistance (R <sub>th j-p</sub> ) worst case junction to package paddle | 59 °C/W           |  |
| Storage Temperature                                                             | -65 °C to +150 °C |  |
| Operating Temperature                                                           | -40 °C to +85 °C  |  |
| ESD Sensitivity (HBM)                                                           | Class 1C          |  |



## **Outline Drawing**





## **BOTTOM VIEW** PIN 16 .013 [0.32] **REF** PIN 1 $\Box$ 1.56 1.44 $\Box$ $\mathbb{A} \cap \mathbb{A} \mathbb{A}$ **EXPOSED** -.083 [2.10] **PADDLE** .059 [1.50] SQUARE

#### NOTES:

- 1. PACKAGE BODY MATERIAL: ALUMINA
- 2. LEAD AND GROUND PADDLE PLATING:
- 30-80 MICROINCHES GOLD OVER 50 MICROINCHES MINIMUM NICKEL.
- 3. DIMENSIONS ARE IN INCHES [MILLIMETERS].
- 4. LEAD SPACING TOLERANCE IS NON-CUMULATIVE.
- 5. PACKAGE WARP SHALL NOT EXCEED 0.05mm DATUM -C-
- 6. ALL GROUND LEADS MUST BE SOLDERED TO PCB RF GROUND.
- 7. PADDLE MUST BE SOLDERED TO Vee.

## Package Information

| Part Number | Package Body Material | Lead Finish      | MSL Rating | Package Marking [2] |
|-------------|-----------------------|------------------|------------|---------------------|
| HMC851LC3C  | Alumina, White        | Gold over Nickel | MSL3 [1]   | H851<br>XXXX        |

<sup>[1]</sup> Max peak reflow temperature of 260 °C

<sup>[2] 4-</sup>Digit lot number XXXX





## 28 Gbps, XOR / XNOR GATE w/ PROGRAMMABLE OUTPUT VOLTAGE

## **Pin Descriptions**

| Pin Number                   | Function         | Description                                                                                                                               | Interface Schematic |
|------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------|---------------------|
| 1, 4, 5, 8, 9, 12,<br>13, 16 | GND              | These pins must be connected to a high quality RF/DC ground.                                                                              | ⊖ GND<br>=          |
| 2, 3<br>6, 7                 | AP, AN<br>BP, BN | Differential Data Inputs: Current Mode Logic (CML) referenced to positive supply.                                                         | 50Ω<br>xP ○         |
| 10, 11                       | DN, DP           | Differential Data Outputs: Current Mode Logic (CML) referenced to positive supply.                                                        | 50Ω 50Ω DN          |
| 14                           | VR               | Output level control. Output level may be increased<br>or decreased by applying a voltage to VR per "Output<br>Differential vs. VR" plot. | VR 0                |
| 15, Package<br>Base          | Vee              | This pin and the exposed paddle must be connected to the negative voltage supply.                                                         |                     |





## 28 Gbps, XOR / XNOR GATE w/ PROGRAMMABLE OUTPUT VOLTAGE

#### **Evaluation PCB**



### List of Materials for Evaluation PCB 125614 [1]

| Item                            | Description                                     |
|---------------------------------|-------------------------------------------------|
| J1 - J6                         | PCB Mount K RF Connectors                       |
| J7 - J9                         | DC Pin                                          |
| JP1                             | 0.1" Header with Shorting Jumper                |
| C1, C2                          | 100 pF Capacitor, 0402 Pkg.                     |
| C3, C4                          | 4.7 μF Capacitor, Tantalum                      |
| R1                              | 10 Ohm Resistor, 0603 Pkg.                      |
| U1                              | HMC851LC3C<br>High Speed Logic, XOR / XNOR Gate |
| PCB [2] 125612 Evaluation Board |                                                 |

[1] Reference this number when ordering complete evaluation PCB  $\,$ 

[2] Circuit Board Material: Arlon 25FR or Rogers 4350

The circuit board used in the application should use RF circuit design techniques. Signal lines should have 50 ohm impedance while the package ground leads should be connected directly to the ground plane similar to that shown. The exposed metal package base must be connected to Vee. A sufficient number of via holes should be used to connect the top and bottom ground planes. The evaluation circuit board shown is available from Hittite upon request. Install jumper on JP1 to short VR to GND for normal operation.





# 28 Gbps, XOR / XNOR GATE w/ PROGRAMMABLE OUTPUT VOLTAGE

## **Application Circuit**

