

#### DATA SHEET

### **General Description**

The IDT8N4SV75 is a LVDS Frequency-Programmable VCXO with very flexible frequency and pull-range programming capabilities. The device uses IDT's fourth generation FemtoClock® NG technology for an optimum of high clock frequency and low phase noise performance. The device accepts 2.5V or 3.3V supply and is packaged in a small, lead-free (RoHS 6) 6-lead ceramic 5mm x 7mm x 1.55mm package.

The device can be factory-programmed to any frequency in the range of 15.476MHz to 866.67MHz and from 975MHz to 1,300MHz to the very high degree of frequency precision of 218Hz or better. The extended temperature range supports wireless infrastructure, telecommunication and networking end equipment requirements.

#### **Features**

- Fourth generation FemtoClock® NG technology
- Programmable clock output frequency from 15.476MHz to 866.67MHz and from 975MHz to 1,300MHz
- Frequency programming resolution is 218Hz and better
- Factory-programmable VCXO pull range and control voltage polarity
- Absolute pull-range (APR) programmable from ±4.5 to ±754.5ppm
- One 2.5V / 3.3V LVDS clock output
- Output enable control input, LVCMOS/LVTTL compatible
- RMS phase jitter @ 156.25MHz (12kHz 20MHz): 0.53ps (typical)
- 2.5V or 3.3V supply voltage
- -40°C to 85°C ambient operating temperature
- Lead-free (RoHS 6) 6-lead ceramic 5mm x 7mm x 1.55mm package

## **Block Diagram**



## **Pin Assignment**



IDT8N4SV75 6-lead ceramic 5mm x 7mm x 1.55mm package body **CD Package Top View** 

# **Pin Description and Characteristic Tables**

**Table 1. Pin Descriptions** 

| Number | Name            | Туре   |        | Description                                                                  |
|--------|-----------------|--------|--------|------------------------------------------------------------------------------|
| 1      | VC              | Input  |        | VCXO Control Voltage input.                                                  |
| 2      | OE              | Input  | Pullup | Output enable pin. See Table 3A for function. LVCMOS/LVTTL interface levels. |
| 3      | GND             | Power  |        | Power supply ground.                                                         |
| 4, 5   | Q, nQ           | Output |        | Differential clock output pair. LVDS interface levels.                       |
| 6      | V <sub>DD</sub> | Power  |        | Power supply pin.                                                            |

NOTE: *Pullup* refers to internal input resistors. See Table 2, *Pin Characteristics*, for typical values.

**Table 2. Pin Characteristics** 

| Symbol              | Parameter             |    | Test Conditions | Minimum | Typical | Maximum | Units |
|---------------------|-----------------------|----|-----------------|---------|---------|---------|-------|
| C <sub>IN</sub>     | Input Capacitance     | OE |                 |         | 5.5     |         | pF    |
|                     | input Capacitance     | VC |                 |         | 10      |         | pF    |
| R <sub>PULLUP</sub> | Input Pullup Resistor | •  |                 |         | 50      |         | kΩ    |

#### **Function Tables**

#### **Table 3A. OE Configuration**

| Input       |                                            |
|-------------|--------------------------------------------|
| OE          | Output Enable                              |
| 0           | Outputs Q, nQ are in high-impedance state. |
| 1 (default) | Outputs are enabled.                       |

#### Table 3B. Output Frequency Range

| 15.476MHz to 866.67MHz |  |
|------------------------|--|
| 975MHz to 1,300MHz     |  |

NOTE: Supported output frequency range. The output frequency can be programmed to any frequency in this range and to a precision of 218Hz or better.

### **Principles of Operation**

The block diagram consists of the internal  $3^{\rm RD}$  overtone crystal and oscillator which provide the reference clock  $f_{\rm XTAL}$  of 114.285MHz. The PLL includes the FemtoClock® NG VCO along with the Pre-divider (P), the feedback divider (M) and the post divider (N). The P, P, and P dividers determine the output frequency based on the P-fixed reference. The feedback divider is fractional supporting a huge number of output frequencies. Internal registers are used to hold up to two different factory pre-set configuration settings. The configuration is selected via the FSEL pin. Changing the FSEL control results in an immediate change of the output frequency to the selected register values. The P, P, and P-frequency configurations support an output frequency range 15.476MHz to 866.67MHz and 975MHz to 1,300MHz.

The devices use the fractional feedback divider with a delta-sigma modulator for noise shaping and robust frequency synthesis capability. The relatively high reference frequency minimizes phase noise generated by frequency multiplication and allows more efficient shaping of noise by the delta-sigma modulator. The output frequency is determined by the 2-bit pre-divider (P), the feedback divider (M) and the 7-bit post divider (N). The feedback divider (M) consists of both a 7-bit integer portion (MINT) and an 18-bit fractional portion (MFRAC) and provides the means for high-resolution frequency generation. The output frequency f<sub>OUT</sub> is calculated by:

$$f_{OUT} = f_{XTAL} \cdot \frac{1}{P \cdot N} \cdot \left[ MINT + \frac{MFRAC + 0.5}{2^{18}} \right]$$
 (1)

**Table 3C. Frequency Selection** 

| Input       |             |
|-------------|-------------|
| FSEL        | Selects     |
| 0 (default) | Frequency 0 |
| 1           | Frequency 1 |

## **Frequency Configuration**

An order code is assigned to each frequency configuration and the VCXO pull-range programmed by the factory (default frequencies). For more information on the available default frequencies and order codes, please see the Ordering Information Section in this document. For available order codes, see the FemtoClock NG Ceramic-Package XO and VCXO Ordering Product Information document. For more information on programming capabilities of the device for custom frequency and pull range configurations, see the FemtoClock NG Ceramic 5x7 Module Programming Guide.

## **Absolute Maximum Ratings**

NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

| Item                                     | Rating                          |
|------------------------------------------|---------------------------------|
| Supply Voltage, V <sub>DD</sub>          | 3.63V                           |
| Inputs, V <sub>I</sub>                   | -0.5V to V <sub>DD</sub> + 0.5V |
| Outputs, I <sub>O</sub> (LVDS)           |                                 |
| Continuous Current                       | 10mA                            |
| Surge Current                            | 15mA                            |
| Package Thermal Impedance, $\theta_{JA}$ | 49.4°C/W (0 mps)                |
| Storage Temperature, T <sub>STG</sub>    | -65°C to 150°C                  |

#### **DC Electrical Characteristics**

Table 4A. Power Supply DC Characteristics,  $V_{DD}$  = 3.3V ± 5%,  $T_A$  = -40°C to 85°C

| Symbol   | Parameter            | Test Conditions | Minimum | Typical | Maximum | Units |
|----------|----------------------|-----------------|---------|---------|---------|-------|
| $V_{DD}$ | Power Supply Voltage |                 | 3.135   | 3.3     | 3.465   | V     |
| $I_{DD}$ | Power Supply Current |                 |         | 140     | 175     | mA    |

#### Table 4B. Power Supply DC Characteristics, $V_{DD} = 2.5V \pm 5\%$ , $T_A = -40$ °C to 85°C

| Symbol          | Parameter            | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------|----------------------|-----------------|---------|---------|---------|-------|
| $V_{DD}$        | Power Supply Voltage |                 | 2.375   | 2.5     | 2.625   | V     |
| I <sub>DD</sub> | Power Supply Current |                 |         | 136     | 170     | mA    |

### Table 4C. LVCMOS/LVTTL DC Characteristic, $V_{DD}$ = 3.3V $\pm$ 5% or 2.5V $\pm$ 5%, $T_A$ = -40°C to 85°C

| Symbol          | Parameter          |    | Test Conditions                               | Minimum | Typical | Maximum               | Units    |
|-----------------|--------------------|----|-----------------------------------------------|---------|---------|-----------------------|----------|
| V               | Input High Voltage |    | $V_{DD} = 3.3V$                               | 2       |         | V <sub>DD</sub> + 0.3 | ٧        |
| V <sub>IH</sub> |                    |    | V <sub>DD</sub> = 2.5V                        | 1.7     |         | V <sub>DD</sub> + 0.3 | V        |
| V               | Input Low Voltage  |    | V <sub>DD</sub> = 3.3V                        | -0.3    |         | 0.8                   | V        |
| V <sub>IL</sub> |                    |    | $V_{DD} = 2.5V$                               | -0.3    |         | 0.7                   | <b>V</b> |
| I <sub>IH</sub> | Input High Current | OE | $V_{DD} = V_{IN} = 3.465V \text{ or } 2.625V$ |         |         | 5                     | μA       |
| I <sub>IL</sub> | Input Low Current  | OE | $V_{DD} = 3.465V$ or 2.625V, $V_{IN} = 0V$    | -150    |         |                       | μΑ       |

## Table 4D. LVDS DC Characteristics, $V_{DD}$ = 3.3V ± 5%, $T_A$ = -40°C to 85°C

| Symbol           | Parameter                        | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------|----------------------------------|-----------------|---------|---------|---------|-------|
| V <sub>OD</sub>  | Differential Output Voltage      |                 | 247     | 330     | 454     | mV    |
| ΔV <sub>OD</sub> | V <sub>OD</sub> Magnitude Change |                 |         |         | 50      | mV    |
| V <sub>OS</sub>  | Offset Voltage                   |                 | 1.14    | 1.23    | 1.31    | V     |
| ΔV <sub>OS</sub> | V <sub>OS</sub> Magnitude Change |                 |         |         | 50      | mV    |

## Table 4E. LVDS DC Characteristics, $V_{DD}$ = 2.5V ± 5%, $T_A$ = -40°C to 85°C

| Symbol           | Parameter                        | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------|----------------------------------|-----------------|---------|---------|---------|-------|
| V <sub>OD</sub>  | Differential Output Voltage      |                 | 247     | 320     | 454     | mV    |
| ΔV <sub>OD</sub> | V <sub>OD</sub> Magnitude Change |                 |         |         | 50      | mV    |
| V <sub>OS</sub>  | Offset Voltage                   |                 | 1.13    | 1.22    | 1.30    | V     |
| ΔV <sub>OS</sub> | V <sub>OS</sub> Magnitude Change |                 |         |         | 50      | mV    |

## **AC Electrical Characteristics**

Table 5A. AC Characteristics,  $V_{DD}$  = 3.3V ± 5% or 2.5V ± 5%,  $T_A$  = -40°C to 85°C

| Symbol                          | Parameter                                                                 | Test Conditions                                      | Minimum | Typical | Maximum | Units  |
|---------------------------------|---------------------------------------------------------------------------|------------------------------------------------------|---------|---------|---------|--------|
| f                               | Output Frequency Q, nQ                                                    |                                                      | 15.476  |         | 866.67  | MHz    |
| f <sub>OUT</sub>                | Output Frequency Q, TQ                                                    |                                                      | 975     |         | 1,300   | MHz    |
| f <sub>I</sub>                  | Initial Accuracy                                                          | Measured @ 25°C, V <sub>C</sub> = V <sub>DD</sub> /2 |         |         | ±10     | ppm    |
|                                 |                                                                           | Option code = A or B                                 |         |         | ±100    | ppm    |
| $f_S$                           | Temperature Stability                                                     | Option code = E or F                                 |         |         | ±50     | ppm    |
|                                 |                                                                           | Option code = K or L                                 |         |         | ±20     | ppm    |
|                                 | Anina                                                                     | Frequency drift over 10 year life                    |         |         | ±3      | ppm    |
| f <sub>A</sub>                  | Aging                                                                     | Frequency drift over 15 year life                    |         |         | ±5      | ppm    |
|                                 |                                                                           | Option code A, B (10 year life)                      |         |         | ±113    | ppm    |
| $f_{T}$                         | Total Stability                                                           | Option code E, F (10 year life)                      |         |         | ±63     | ppm    |
|                                 |                                                                           | Option code K, L (10 year life)                      |         |         | ±33     | ppm    |
| tjit(cc)                        | Cycle-to-Cycle Jitter; NOTE 1                                             |                                                      |         | 6       | 14      | ps     |
| tjit(per)                       | Period Jitter; NOTE 1                                                     |                                                      |         | 4       | 6       | ps     |
| fjit(Ø)                         | RMS Phase Jitter (Random);<br>NOTE 2, 3                                   | 156.25MHz, Integration Range:<br>12kHz - 20MHz       |         | 0.53    | 0.73    | ps     |
|                                 | RMS Phase Jitter (Random);<br>NOTE 2, 3<br>f <sub>XTAL</sub> = 114.285MHz | $500MHz < f_{out} \le 1300MHz$                       |         | 0.46    | 0.67    | ps     |
| <i>t</i> jit(Ø)                 |                                                                           | 100MHz < f <sub>out</sub> ≤ 500MHz                   |         | 0.48    | 0.63    | ps     |
|                                 |                                                                           | $15MHz \le f_{out} \le 100MHz$                       |         | 0.76    | 1.4     | ps     |
| Φ <sub>N</sub> (100)            | Single-side band phase noise, 100Hz from Carrier                          | 156.25MHz                                            |         | -67     |         | dBc/Hz |
| Φ <sub>N</sub> (1k)             | Single-side band phase noise, 1kHz from Carrier                           | 156.25MHz                                            |         | -89     |         | dBc/Hz |
| Φ <sub>N</sub> (10k)            | Single-side band phase noise, 10kHz from Carrier                          | 156.25MHz                                            |         | -113    |         | dBc/Hz |
| Φ <sub>N</sub> (100k)           | Single-side band phase noise, 100kHz from Carrier                         | 156.25MHz                                            |         | -118    |         | dBc/Hz |
| Φ <sub>N</sub> (1M)             | Single-side band phase noise,<br>1MHz from Carrier                        | 156.25MHz                                            |         | -127    |         | dBc/Hz |
| Φ <sub>N</sub> (10M)            | Single-side band phase noise, 10MHz from Carrier                          | 156.25MHz                                            |         | -137    |         | dBc/Hz |
| PSNR                            | Power Supply Noise Rejection                                              | 50mV Sinusoidal Noise<br>1kHz - 50MHz                |         | -58.7   |         | dbc    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time                                                     | 20% to 80%                                           | 80      |         | 500     | ps     |
| odc                             | Output Duty Cycle                                                         |                                                      | 45      |         | 55      | %      |
| t <sub>STARTUP</sub>            | Device Startup Time after<br>Power-up                                     |                                                      |         |         | 15      | ms     |

NOTES are on next page.

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE: Characterized with  $V_C = V_{DD}/2$ .

NOTE: XTAL parameters (initial accuracy, temperature stability, aging and total stability) are guaranteed by manufacturing.

NOTE 1: This parameter is defined in accordance with JEDEC standard 65.

NOTE 2: Please refer to the phase noise plots.

NOTE 3: Please see the FemtoClock NG Ceramic 5x7 Modules Programming guide for more information on PLL feedback modes and the optimum configuration for phase noise.

NOTE 4: 12kHz to 20MHz.

Table 5B. VCXO Control Voltage Input ( $V_C$ ) Characteristics,  $V_{DD}$  = 3.3V ± 5% or 2.5 ± 5,  $T_A$  = -40°C to 85°C

| Symbol            | Parameter                               | ameter Test Conditions Mir |      | Typical            | Maximum         | Units |  |
|-------------------|-----------------------------------------|----------------------------|------|--------------------|-----------------|-------|--|
| K <sub>V</sub>    | Oscillator Gain, NOTE 1, 2, 3           | $V_{DD} = 3.3V$            | 7.57 |                    | 477.27          | ppm/V |  |
|                   | Oscillator Gain, NOTE 1, 2, 3           | V <sub>DD</sub> = 2.5V     | 10   |                    | 630             | ppm/V |  |
| L <sub>VC</sub>   | Control Voltage Linearity;<br>NOTE 4    | BSL Variation              | -1   | ±0.1               | +1              | %     |  |
| BW                | Modulation Bandwidth                    |                            |      | 100                |                 | kHz   |  |
| Z <sub>VC</sub>   | VC Input Impedance                      |                            |      | 500                |                 | kΩ    |  |
| VC <sub>NOM</sub> | Nominal Control Voltage                 |                            |      | V <sub>DD</sub> /2 |                 | V     |  |
| V <sub>C</sub>    | Control Voltage Tuning Range;<br>NOTE 4 |                            | 0    |                    | V <sub>DD</sub> | V     |  |

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE 1:  $V_C = 10\%$  to 90% of  $V_{DD}$ .

NOTE 2: Nominal oscillator gain: Pull range divided by the control voltage tuning range of 3.3V. E.g. for ADC\_GAIN [6:0] = 000001 the pull range is  $\pm$  12.5ppm, resulting in an oscillator gain of 25ppm  $\div$  3.3V = 7.57ppm/V.

NOTE 3: For best phase noise performance, use the lowest  $K_V$  that meets the requirements of the application.

NOTE 4: BSL = Best Straight Line Fit: Variation of the output frequency vs. control voltage V<sub>C</sub>, in percent. V<sub>C</sub> ranges from 10% to 90% V<sub>DD</sub>.

#### **RMS Phase Jitter**



#### **Parameter Measurement Information**



#### 2.5V LVDS Output Load Test Circuit



**RMS Phase Jitter** 



Cycle-to-Cycle Jitter



3.3V LVDS Output Load Test Circuit



**Period Jitter** 



**Output Duty Cycle/Pulse Width/Period** 

## **Parameter Measurement Information, continued**





**Output Rise/Fall Time** 

Offset Voltage Setup



**Differential Output Voltage Setup** 

## **Applications Information**

#### LVDS Driver Termination

For a general LVDS interface, the recommended value for the termination impedance  $(Z_T)$  is between  $90\Omega$  and  $132\Omega$ . The actual value should be selected to match the differential impedance  $(Z_0)$  of your transmission line. A typical point-to-point LVDS design uses a  $100\Omega$  parallel resistor at the receiver and a  $100\Omega$  differential transmission-line environment. In order to avoid any transmission-line reflection issues, the components should be surface mounted and must be placed as close to the receiver as possible. IDT offers a full line of LVDS compliant devices with two types of output structures: current source and voltage source. The

standard termination schematic as shown in *Figure 1A* can be used with either type of output structure. *Figure 1B*, which can also be used with both output types, is an optional termination with center tap capacitance to help filter common mode noise. The capacitor value should be approximately 50pF. If using a non-standard termination, it is recommended to contact IDT and confirm if the output structure is current source or voltage source type. In addition, since these outputs are LVDS compatible, the input receiver's amplitude and common-mode input range should be verified for compatibility with the output.



Figure 1. Typical LVDS Driver Termination

## **Schematic Layout**

Figure 2 shows an example of IDT8N4SV75 application schematic. In this example, the device is operated at  $V_{DD} = 3.3V$ . As with any high speed analog circuitry, the power supply pins are vulnerable to random noise. To achieve optimum jitter performance, power supply isolation is required.

In order to achieve the best possible filtering, it is recommended that the placement of the filter components be on the device side of the PCB as close to the power pins as possible. If space is limited, the  $0.1\mu F$  capacitor in each power pin filter should be placed on the device side of the PCB and the other components can be placed on the opposite side.

Power supply filter recommendations are a general guideline to be used for reducing external noise from coupling into the devices. The

filter performance is designed for a wide range of noise frequencies. This low-pass filter starts to attenuate noise at approximately 10kHz. If a specific frequency noise component is known, such as switching power supplies frequencies, it is recommended that component values be adjusted and if required, additional filtering be added. Additionally, good general design practices for power plane voltage stability suggests adding bulk capacitance in the local area of all devices.

The schematic example focuses on functional connections and is not configuration specific. Refer to the pin description and functional tables in the datasheet to ensure that the logic control inputs are properly set.



Figure 2. IDT8N4SV75 Schematic Example

#### **Power Considerations**

This section provides information on power dissipation and junction temperature for the IDT8N4SV75. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the IDT8N4SV75 is the sum of the core power plus the analog power plus the power dissipated due to the load. The following is the power dissipation for  $V_{CC} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

Power MAX = V<sub>CC MAX</sub> \* I<sub>CC MAX</sub> = 3.465V \* 175mA = 606mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

T<sub>A</sub> = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 49.4°C/W per Table 6 below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

85°C + 0.606mW \* 49.4°C/W = 114.9°C. This is below the limit of 125°C.

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer).

Table 6. Thermal Resistance  $\theta_{JA}$  for a 6-Lead Ceramic 5mm x 7mm Package, Forced Convection

| $\theta_{JA}$ by Velocity                   |          |          |          |  |
|---------------------------------------------|----------|----------|----------|--|
| Meters per Second                           | 0        | 1        | 2        |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 49.4°C/W | 44.2°C/W | 42.1°C/W |  |

## **Reliability Information**

## Table 7. $\theta_{\text{JA}}$ vs. Air Flow Table for a 6-Lead Ceramic 5mm x 7mm Package

| $	heta_{JA}$ vs. Air Flow                   |          |          |          |  |
|---------------------------------------------|----------|----------|----------|--|
| Meters per Second                           | 0        | 1        | 2        |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 49.4°C/W | 44.2°C/W | 42.1°C/W |  |

#### **Transistor Count**

The transistor count for IDT8N4SV75 is: 47,414

## **Package Outline and Package Dimensions**



## Ordering Information for FemtoClock NG Ceramic-Package XO and VCXO Products

The programmable VCXO and XO devices support a variety of devices options such as the output type, number of default frequencies, internal crystal frequency, power supply voltage, ambient temperature range and the frequency accuracy. The device options, default frequencies and default VCXO pull range must be specified at the time of order and are programmed by IDT before the shipment. The table below specifies the available order codes, including the device options and default frequency configurations. Example part number: the order code 8N3QV01FG-0001CDI specifies a programmable, quad default-frequency VCXO with a voltage supply of 2.5V, a LVPECL output, a  $\pm 50$  ppm crystal frequency accuracy,

contains a 114.285MHz internal crystal as frequency source, industrial temperature range, a lead-free (6/6 RoHS) 6-lead ceramic 5mm x 7mm x 1.55mm package and is factory-programmed to the default frequencies of 100MHz, 122.88MHz, 125MHz and 156.25MHz and to the VCXO pull range of min. ±100 ppm.

Other default frequencies and order codes are available from IDT on request. For more information on available default frequencies, see the FemtoClock NG Ceramic-Package XO and VCXO Ordering Product Information document.



NOTE: For order information, also see the FemtoClock NG Ceramic-Package XO and VCXO Ordering Product Information document.

# **Device Marking**

## **Table 8. Device Marking**

|          | Industrial Temperature Range (T <sub>A</sub> = -40°C to 85°C) | Commercial Temperature Range (T <sub>A</sub> = 0°C to 70°C) |  |
|----------|---------------------------------------------------------------|-------------------------------------------------------------|--|
| Moulsing | IDT8N4SV75 <b>y</b> C-                                        | IDT8N4SV75 <b>y</b> C-                                      |  |
| Marking  | <b>dddd</b> CDI                                               | <b>dddd</b> CD                                              |  |
|          | y = Option Code, dddd=Defaul                                  | requency and VCXO Pull Range                                |  |

# **Revision History Sheet**

| Rev | Table      | Page         | Description of Change                                                                                                                                                                                                           | Date    |
|-----|------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
|     |            | 4            | Absolute Maximum Ratings - Thermal Impedance changed from 41.4 to 41.9.                                                                                                                                                         |         |
| Α   |            | 13           | Power Considerations - corrected Thermal Resistance table and updated calculations.                                                                                                                                             | 4/25/12 |
|     | T7         | 14           | Reliability Information - corrected thermal table.                                                                                                                                                                              |         |
| В   | T4D<br>T4E | 5<br>5<br>15 | 3.3V LVDS DC Characteristics Table - updated specs. 2.5V LVDS DC Characteristics Table - updated specs. Corrected Package Information. Per PCN #N1206-02.                                                                       | 8/22/12 |
| В   | T5A        | 6            | AC Characteristics Table - RMS Phase Jitter parameter change test conditions of: 500MHz $\leq f_{out} \leq$ 1300MHz to 500MHz $< f_{out} \leq$ 1300MHz; and 100MHz $\leq f_{out} \leq$ 500MHz to 100MHz $< f_{out} \leq$ 500MHz | 11/6/13 |
|     |            | 15           | Corrected Package Outline & Dimensions drawing.                                                                                                                                                                                 |         |

# We've Got Your Timing Solution



6024 Silver Creek Valley Road San Jose, California 95138 Sales

800-345-7015 (inside USA) +408-284-8200 (outside USA) Fax: 408-284-2775

www.IDT.com/go/contactIDT

**Technical Support** 

netcom@idt.com +480-763-2056

DISCLAIMER Integrated Device Technology, Inc. (IDT) and its subsidiaries reserve the right to modify the products and/or specifications described herein at any time and at IDT's sole discretion. All information in this document, including descriptions of product features and performance, is subject to change without notice. Performance specifications and the operating parameters of the described products are determined in the independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not convey any license under intellectual property rights of IDT or any third parties.

IDT's products are not intended for use in application involving extreme environmental conditions or in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT.

Integrated Device Technology, IDT and the IDT logo are registered trademarks of IDT. Other trademarks and service marks used herein, including protected names, logos and designs, are the property of IDT or their respective third party owners.