The Intersil ISL54054 and ISL54055 devices consist of low ON-resistance, low voltage, bi-directional SPST analog switches designed to operate from a single +1.8 V to +5.5 V supply. These devices have an unique architecture. They have two signal pins (pin 1 and pin 3) that are simultaneously connected or disconnected to a common pin (pin 4) under the control of a single logic control pin (pin 6). The ISL54054 switches are OFF when the logic is low and ON when the logic is high. The ISL54055 switches are ON when the logic is low and OFF when the logic is high. This architecture allows these devices to be used as a single SPST switch or as a distribution switch to distribute a single source to two different loads.
SPST operation is achieved by using one of the signal pins while floating the other signal pin or by externally connecting the two signal pins together. When both signal pins are tied together, the ron of the SPST is reduced by half, from $1 \Omega$ to $0.5 \Omega$ (when operated with a 5 V supply).

Targeted applications include battery powered equipment that benefit from low ron resistance, excellent $r_{O N}$ flatness, and fast switching speeds ( $t_{O N}$ $=12 \mathrm{~ns}, \mathrm{t}_{\mathrm{OFF}}=12 \mathrm{~ns}$ ). The digital logic input is 1.8 V logic compatible when using a single 2.7 V to +3.6 V supply and TTL compatible when the supply is > +3.6 V .

The ISL54054 is offered in a 6 Ld
$1.2 \mathrm{~mm} \times 1.0 \mathrm{~mm} \times 0.5 \mathrm{~mm} \mu$ TDFN and 6 Ld SOT- 23 packages. The ISL54055 is offered in a 6 Ld $1.2 \mathrm{~mm} \times 1.0 \mathrm{~mm} \times 0.5 \mathrm{~mm} \mu$ TDFN, alleviating board space limitations.

The ISL54054 has two normally open (NO) switches and the ISL54055 has two normally closed (NC) switches.

TABLE 1. FEATURES AT A GLANCE

|  | I SL54054 | ISL54055 |
| :---: | :---: | :---: |
| Number of Switches | 1 | 1 |
| SW | NO | NC |
| 1.8 V ron | $1.1 \Omega$ | $1.1 \Omega$ |
| 1.8 V ton/ ${ }^{\text {tofF }}$ | 115ns/90ns | 115ns/90ns |
| 3V ron | $0.51 \Omega$ | $0.51 \Omega$ |
| 3 V ton/ ${ }^{\text {OfPF }}$ | $22 \mathrm{~ns} / 17 \mathrm{~ns}$ | $22 \mathrm{~ns} / 17 \mathrm{~ns}$ |
| 5 V ron | $0.34 \Omega$ | $0.34 \Omega$ |
| 5V ton/ ${ }_{\text {OFF }}$ | $12 \mathrm{~ns} / 12 \mathrm{~ns}$ | 12ns/12ns |
| Packages | $\begin{aligned} & 6 \text { Ld } \mu \text { TDFN, } \\ & 6 \text { Ld SOT- } 23 \end{aligned}$ | 6 Ld $\mu$ TDFN |

## Features

- ON-resistance (ron) (Signal Pins Connected)

- $\mathrm{V}_{\mathrm{CC}}=+3.0 \mathrm{~V} . . . . . . . . . . . . . . . .$.
- $\mathrm{V}_{\mathrm{CC}}=+1.8 \mathrm{~V} . . . . . . . . . . . . . . . . .$.
- ron flatness (+4.5V supply) . . . . . . . . . . . . . $0.13 \Omega$
- Single supply operation . . . . . . . . . +1.8 V to +5.5 V
- Fast switching action ( +4.5 V supply)
- ton . . . . . . . . . . . . . . . . . . . . . . . . . . . $12 n s$
- tofl $_{\text {OFF }}$. . . . . . . . . . . . . . . . . . . . . . . . $12 n s$
- ESD HBM rating . . . . . . . . . . . . . . . . . . . >6kV
- 1.8 V logic compatible (+3V supply)
- Available in 6 Ld $\mu$ TDFN and 6Ld SOT-23 Packages
- Pb-free (RoHS compliant)


## Applications

- Battery powered, handheld and portable equipment
- Cellular/mobile phones
- Pagers
- Laptops, notebooks, palmtops
- Portable test and measurement
- Medical equipment
- Audio and video switching


## Related Literature

- Technical Brief TB363 "Guidelines for Handling and Processing Moisture Sensitive Surface Mount Devices (SMDs)"


## Ordering Information

| PART NUMBER <br> (Notes 1, 4) | PART <br> MARKI NG | TEMP. <br> RANGE $\mathbf{~}^{\circ}$ C) | PACKAGE <br> (Pb-Free) | PKG. <br> DWG. \# |
| :--- | :--- | :---: | :--- | :--- |
| ISL54054IRUZ-T (Note 3) | D | -40 to +85 | 6 Ld $\mu$ TDFN <br> Tape and Reel | L6.1.2x1.0A |
| ISL54054IHZ-T (Note 2) | 4054 | -40 to +85 | 6 Ld SOT-23 <br> Tape and Reel | MDP0038 |
| ISL54055IRUZ-T (Note 3) | E | -40 to +85 | 6 Ld $\mu$ TDFN <br> Tape and Reel | L6.1.2x1.0A |

## NOTES:

1. Please refer to TB347 for details on reel specifications.
2. These Intersil Pb-free plastic packaged products employ special Pb-free material sets; molding compounds/die attach materials and NiPdAu plate - e4 termination finish, which is RoHS compliant and compatible with both SnPb and Pb -free soldering operations. Intersil Pb -free products are MSL classified at Pb -free peak reflow temperatures that meet or exceed the Pb -free requirements of IPC/JEDEC J STD-020.
3. These Intersil Pb -free plastic packaged products employ special Pb -free material sets; molding compounds/die attach materials and NiPdAu plate - e4 termination finish, which is RoHS compliant and compatible with both SnPb and Pb -free soldering operations. Intersil Pb -free products are MSL classified at Pb -free peak reflow temperatures that meet or exceed the Pb -free requirements of IPC/JEDEC J STD-020.
4. For Moisture Sensitivity Level (MSL), please see device information page for ISL54054, ISL54055. For more information on MSL please see techbrief TB363.

## Pin Configurations (Note 5)

## ISL54054

( 6 LD $\mu$ TDFN) TOP VIEW


ISL54054
( 6 LD SOT-23) TOP VIEW


ISL54055 ( 6 LD $\mu$ TDFN) TOP VIEW


NOTE:
5. Switches Shown for Logic "0" Input.

## Truth Table

| LOGI C | ISL54054 <br> Both NO <br> Switches | ISL54055 <br> Both NC <br> Switches |
| :---: | :---: | :---: |
| 0 | Off | On |
| 1 | On | Off |

NOTE: Logic " 0 " $\leq 0.5 \mathrm{~V}$. Logic " 1 " $\geq 1.4 \mathrm{~V}$ with a 3 V supply.

## Pin Descriptions

| PI N | FUNCTI ON |
| :---: | :--- |
| V+ | System Power Supply Input $(+1.8 \mathrm{~V}$ to $+5.5 \mathrm{~V})$ |
| GND | Ground Connection |
| IN | Digital Control Input |
| COM | Analog Switch Common Pin |
| NO | Analog Switch Normally Open Pin |
| NC | Analog Switch Normally Closed Pin |


| Absolute Maximum Ratings |  |
| :---: | :---: |
| V+ to GND | -0.5V to 6.5V |
| Input Voltages |  |
| NO, NC, IN (Note 6) | -0.5 to ((V+) + 0.5V) |
| Output Voltages |  |
| COM (Note 6) | -0.5 to ((V+) + 0.5V) |
| Continuous Current NO, NC, or COM. | $\pm 300 \mathrm{~mA}$ |
| Peak Current NO, NC, or COM |  |
| (Pulsed 1ms, 10\% Duty Cycle, Max) | $\pm 600 \mathrm{~mA}$ |
| ESD Rating |  |
| Human Body Model | . $>6 \mathrm{kV}$ |
| Machine Model | >200V |
| Charged Device Model | . $>2.2 \mathrm{kV}$ |

## Thermal Information

| Thermal Resistance (Typical) | $\theta_{\mathrm{JA}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ | $\theta_{\mathrm{J}} \mathrm{C}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ |
| :---: | :---: | :---: |
| 6 Ld $\mu$ TDFN Package ( Note 7) | 175 | N/A |
| 6 Ld SOT-23 Package (Note 8) | 260 | 120 |
| Maximum Junction Temperature | tic Package) | $+150^{\circ} \mathrm{C}$ |
| Maximum Storage Temperature Ra | -65 ${ }^{\circ}$ | C to $+150^{\circ} \mathrm{C}$ |
| Pb-free reflow profile. . . . . . . http://www. intersil.com/pbfr | reeReflow | ee link below asp |

## Operating Conditions

V+ (Positive DC Supply Voltage) . . . . . . . . . . . 1.8 V to 5.5 V
Analog Signal Range . . . . . . . . . . . . . . . . . . . . . . OV to V+
$V_{\text {IN }}$ (Digital Logic Input Voltage (IN) . . . . . . . . . . . OV to V+
Temperature Range. . . . . . . . . . . . . . . . . . $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.
NOTES:
6. Signals on NC, NO, IN, or COM exceeding V+ or GND are clamped by internal diodes. Limit forward diode current to maximum current ratings.
7. $\theta_{\mathrm{JA}}$ is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details.
8. For $\theta_{\mathrm{J}} \mathrm{C}$, the "case temp" location is taken at the package top center.

Electrical Specifications - 5V Supply Test Conditions: $\mathrm{V}+=+4.5 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{INL}}=0.8 \mathrm{~V}$ (Note 9), Unless Otherwise Specified. Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

| PARAMETER | TEST CONDITIONS | TEMP <br> ( | MI N | MAX |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| (Notes 10, 11) | TYP | (Notes 10, 11) | UNITS |  |

## ANALOG SWITCH CHARACTERISTICS

| Analog Signal Range, $V_{\text {ANALOG }}$ |  | Full | 0 | - | V+ | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ON-Resistance, ron ( Nx Inputs Connected) | $\begin{aligned} & \mathrm{V}+=4.5 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}} \text { or } \\ & \mathrm{V}_{\mathrm{NC}}=0 \mathrm{~V} \text { to } \mathrm{V}+\text {, (See Figure } 4 \text {, Note } 13 \text { ) } \end{aligned}$ | 25 | - | 0.36 | - | $\Omega$ |
|  |  | Full | - | 0.49 | - | $\Omega$ |
| $r_{\text {ON }}$ Flatness, $\mathrm{r}_{\text {FLAT(ON }}$ (Nx Inputs Connected) | $\begin{aligned} & \mathrm{V}+=4.5 \mathrm{~V}, \mathrm{I} \mathrm{COM}=100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}} \text { or } \\ & \mathrm{V}_{\mathrm{NC}}=0 \mathrm{~V} \text { to } \mathrm{V}+,(\text { Notes } 12,13) \end{aligned}$ | 25 | - | 0.12 | - | $\Omega$ |
|  |  | Full | - | 0.13 | - | $\Omega$ |
| ON-Resistance, ron (Single Nx Input) | $\begin{aligned} & \mathrm{V}+=4.5 \mathrm{~V}, \mathrm{I} \mathrm{COM}=100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}} \text { or } \\ & \mathrm{V}_{\mathrm{NC}}=0 \mathrm{~V} \text { to } \mathrm{V}+\text {, (See Figure 4, Note } 13 \text { ) } \end{aligned}$ | 25 | - | 0.85 | - | $\Omega$ |
|  |  | Full | - | 1.1 | - | $\Omega$ |
| $r_{\text {ON }}$ Flatness, $\mathrm{r}_{\text {FLAT(ON }}$ (Single Nx Input) | $\begin{aligned} & \mathrm{V}+=4.5 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}} \text { or } \\ & \left.\mathrm{V}_{\mathrm{NC}}=0 \mathrm{~V} \text { to } \mathrm{V}+\text {, (Notes } 12,13\right) \end{aligned}$ | 25 | - | 0.25 | - | $\Omega$ |
|  |  | Full | - | 0.25 | - | $\Omega$ |
| NO or NC OFF Leakage Current, $\mathrm{I}_{\mathrm{NO} \text { (OFF) }}$ or ${ }^{1}$ nC(OFF) | $\begin{aligned} & \mathrm{V}+=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=0.3 \mathrm{~V}, 5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \\ & \mathrm{V}_{\mathrm{NC}}=5 \mathrm{~V}, 0.3 \mathrm{~V} \end{aligned}$ | 25 | -10 | 5 | 10 | nA |
|  |  | Full | -150 | - | 150 | nA |
| COM ON Leakage Current, ICOM(ON) | $\begin{aligned} & \mathrm{V}_{+}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=0.3 \mathrm{~V}, 5 \mathrm{~V} \text {, or } \mathrm{V}_{\mathrm{NO}} \text { or } \\ & \mathrm{V}_{\mathrm{NC}}=0.3 \mathrm{~V}, 5 \mathrm{~V} \text {, or floating } \end{aligned}$ | 25 | -20 | 9 | 20 | nA |
|  |  | Full | -300 | - | 300 | nA |
| DYNAMI C CHARACTERISTICS |  |  |  |  |  |  |
| Turn- ON Time, t ON | $\begin{aligned} & \mathrm{V}+=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=3.0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \\ & \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}(\text { See Figure 1) } \end{aligned}$ | 25 | - | 12 | - | ns |
|  |  | Full | - | 15 | - | ns |
| Turn- OFF Time, ${ }^{\text {t OFF }}$ | $\begin{aligned} & \mathrm{V}+=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=3.0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \\ & \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}(\text { See Figure 1) } \end{aligned}$ | 25 | - | 12 | - | ns |
|  |  | Full | - | 15 | - | ns |
| Charge Injection, Q | $\mathrm{V}_{\mathrm{G}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{G}}=0 \Omega, \mathrm{C}_{\mathrm{L}}=1.0 \mathrm{nF}$ <br> (See Figure 2) | 25 | - | 71 | - | pC |
| OFF I solation <br> (NXInputs Connected) | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=100 \mathrm{kHz}, \\ & \mathrm{~V}_{\mathrm{COM}}=1 \mathrm{~V}_{\mathrm{RMS}} \text { (See Figure 3) } \\ & \hline \end{aligned}$ | 25 | - | 74 | - | dB |

Electrical Specifications - 5V Supply

Test Conditions: $\mathrm{V}+=+4.5 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{INL}}=0.8 \mathrm{~V}$ (Note 9), Unless Otherwise Specified. Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. (Continued)

| PARAMETER | TEST CONDITIONS | TEMP ( ${ }^{\circ} \mathrm{C}$ ) | $\begin{gathered} \text { MI N } \\ \text { (Notes 10, 11) } \end{gathered}$ | TYP | MAX (Notes 10, 11) | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OFF I solation (Single Nx Input) | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=100 \mathrm{kHz}, \\ & \mathrm{~V}_{\mathrm{COM}}=1 \mathrm{~V}_{\mathrm{RMS}} \text { (See Figure 3) } \end{aligned}$ | 25 | - | 83 | - | dB |
| -3dB Bandwidth (Nx Inputs Connected) | $\mathrm{R}_{\mathrm{L}}=50 \Omega$ | 25 | - | 72 | - | MHz |
| -3dB Bandwidth (Single Nx Input) | $\mathrm{R}_{\mathrm{L}}=50 \Omega$ | 25 | - | 138 | - | MHz |
| NO or NC OFF Capacitance, Coff (Nx Inputs Connected) | $\mathrm{f}=1 \mathrm{MHz}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\mathrm{COM}}=0 \mathrm{~V}$ (See Figure 5) | 25 | - | 30 | - | pF |
| COM ON Capacitance, COM(ON) (Nx Inputs Connected) | $\mathrm{f}=1 \mathrm{MHz}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\mathrm{COM}}=0 \mathrm{~V}$ (See Figure 5) | 25 | - | 62 | - | pF |
| NO or NC OFF Capacitance, Coff (Single Nx Input) | $\begin{aligned} & \mathrm{f}=1 \mathrm{MHz}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\mathrm{COM}}=0 \mathrm{~V} \\ & \text { (See Figure 5) } \end{aligned}$ | 25 | - | 16 | - | pF |
| COM ON Capacitance, COM(ON) (Single Nx Input) | $\mathrm{f}=1 \mathrm{MHz}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\mathrm{COM}}=0 \mathrm{~V}$ (See Figure 5) | 25 | - | 89 | - | pF |
| POWER SUPPLY CHARACTERISTICS |  |  |  |  |  |  |
| Power Supply Range |  | Full | 1.8 | - | 5.5 | V |
| Positive Supply Current, I+ ( $\mu$ TDFN) | $\mathrm{V}+=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ or $\mathrm{V}+$ | 25 | - | - | 0.5 | $\mu \mathrm{A}$ |
|  |  | Full | - | - | 1.0 | $\mu \mathrm{A}$ |
| Positive Supply Current, I+ (SOT-23) | $\mathrm{V}+=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ or $\mathrm{V}+$ | 25 | - | - | 0.5 | $\mu \mathrm{A}$ |
|  |  | Full | - | - | 1.4 | $\mu \mathrm{A}$ |
| DI GI TAL I NPUT CHARACTERISTICS |  |  |  |  |  |  |
| Input Voltage Low, $\mathrm{V}_{\text {INL }}$ |  | Full | - | - | 0.8 | V |
| Input Voltage High, $\mathrm{V}_{\text {INH }}$ |  | Full | 2.4 | - | - | V |
| Input Current, I ${ }_{\text {INH, }}$, I INL | $\mathrm{V}+=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ or $\mathrm{V}+$ | Full | -1 | - | 1 | $\mu \mathrm{A}$ |

## Electrical Specifications - 3V Supply

Test Conditions: $\mathrm{V}+=+2.7 \mathrm{~V}$ to $+3.6 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=1.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{INL}}=0.5 \mathrm{~V}$ (Note 9), Unless Otherwise Specified. Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

| PARAMETER | TEST CONDI TIONS | TEMP ( ${ }^{\circ} \mathrm{C}$ ) | $\begin{gathered} \text { MI N } \\ \text { ( Notes 10, 11) } \end{gathered}$ | TYP | $\begin{gathered} \text { MAX } \\ \text { (Notes 10, 11) } \end{gathered}$ | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH CHARACTERISTICS |  |  |  |  |  |  |
| Analog Signal Range, $V_{\text {ANALOG }}$ |  | Full | 0 | - | V+ | V |
| ON-Resistance, ron (Nx Inputs Connected) | $\begin{aligned} & \mathrm{V}+=2.7 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}} \text { or } \\ & \mathrm{V}_{\mathrm{NC}}=0 \mathrm{~V} \text { to } \mathrm{V}+\text {, (See Figure 4, Note } 13 \text { ) } \end{aligned}$ | 25 | - | 0.57 | 0.65 | $\Omega$ |
|  |  | Full | - | 0.73 | 1.0 | $\Omega$ |
| $r_{\text {ON }}$ Flatness, $\mathrm{r}_{\text {FLAT(ON }}$ (Nx Inputs Connected) | $\begin{aligned} & \mathrm{V}+=2.7 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}} \text { or } \\ & \mathrm{V}_{\mathrm{NC}}=0 \mathrm{~V} \text { to } \mathrm{V}+,(\text { Notes } 12,13) \end{aligned}$ | 25 | - | 0.2 | 0.4 | $\Omega$ |
|  |  | Full | - | 0.2 | 0.5 | $\Omega$ |
| ON-Resistance, roN (Single Nx Input) | $\begin{aligned} & \mathrm{V}+=2.7 \mathrm{~V}, \mathrm{I} \mathrm{COM}=100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}} \text { or } \\ & \mathrm{V}_{\mathrm{NC}}=0 \mathrm{~V} \text { to } \mathrm{V}+\text {, (See Figure 4, Note } 13 \text { ) } \end{aligned}$ | 25 | - | 1.3 | 1.7 | $\Omega$ |
|  |  | Full | - | 1.6 | 2.0 | $\Omega$ |
| ron Flatness, $\mathrm{r}_{\text {FLAT(ON }}$ (Single Nx Input) | $\begin{aligned} & \mathrm{V}+=2.7 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}} \text { or } \\ & \mathrm{V}_{\mathrm{NC}}=0 \mathrm{~V} \text { to } \mathrm{V}+,(\text { Notes } 12,13) \end{aligned}$ | 25 | - | 0.4 | 0.6 | $\Omega$ |
|  |  | Full | - | 0.4 | 0.7 | $\Omega$ |
| DYNAMI C CHARACTERISTI CS |  |  |  |  |  |  |
| Turn- ON Time, ${ }^{\text {toN }}$ | $\begin{aligned} & \mathrm{V}+=2.7 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \\ & \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}(\text { See Figure } 1) \end{aligned}$ | 25 | - | 22 | - | ns |
|  |  | Full | - | 25 | - | ns |
| Turn- OFF Time, ${ }^{\text {toff }}$ | $\begin{aligned} & \mathrm{V}+=2.7 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \\ & \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}(\text { See Figure 1) } \end{aligned}$ | 25 | - | 17 | - | ns |
|  |  | Full | - | 20 | - | ns |



Test Conditions: $\mathrm{V}+=+2.7 \mathrm{~V}$ to $+3.6 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=1.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{INL}}=0.5 \mathrm{~V}$ (Note 9), Unless Otherwise Specified. Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. (Continued)

| PARAMETER | TEST CONDITIONS | $\begin{gathered} \text { TEMP } \\ \left({ }^{\circ} \mathbf{C}\right) \end{gathered}$ | $\begin{gathered} \text { MI N } \\ \text { (Notes 10, 11) } \end{gathered}$ | TYP | $\begin{gathered} \text { MAX } \\ \text { (Notes 10, 11) } \end{gathered}$ | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Charge Injection, Q | $\mathrm{V}_{\mathrm{G}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{G}}=0 \Omega, \mathrm{C}_{\mathrm{L}}=1.0 \mathrm{nF}$ <br> (See Figure 2) | 25 | - | 42 | - | pC |
| OFF Isolation (Nx Inputs Connected) | $\begin{aligned} & R_{\mathrm{L}}=50 \Omega, C_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=100 \mathrm{kHz}, \\ & \mathrm{~V}_{\mathrm{COM}}=1 \mathrm{~V}_{\mathrm{RMS}} \text { (See Figure } 3 \text { ) } \end{aligned}$ | 25 | - | 74 | - | dB |
| OFF I solation (Single Nx Input) | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=100 \mathrm{kHz}, \\ & \mathrm{~V}_{\mathrm{COM}}=1 \mathrm{~V}_{\mathrm{RMS}} \text { (See Figure 3) } \end{aligned}$ | 25 | - | 83 | - | dB |
| NO or NC OFF Capacitance, Coff (Nx Inputs Connected) | $\begin{aligned} & \mathrm{f}=1 \mathrm{MHz}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\mathrm{COM}}=0 \mathrm{~V} \\ & \text { (See Figure 5) } \end{aligned}$ | 25 | - | 30 | - | pF |
| COM ON Capacitance, $\mathrm{C}_{\text {COM (ON) }}$ (Nx Inputs Connected) | $\mathrm{f}=1 \mathrm{MHz}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\mathrm{COM}}=0 \mathrm{~V}$ (See Figure 5) | 25 | - | 62 | - | pF |
| NO or NC OFF Capacitance, C OFF (Single Nx Input) | $\begin{aligned} & \mathrm{f}=1 \mathrm{MHz}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\mathrm{COM}}=0 \mathrm{~V} \\ & \text { (See Figure 5) } \end{aligned}$ | 25 | - | 16 | - | pF |
| COM ON Capacitance, COM(ON) (Single Nx Input) | $\begin{aligned} & \mathrm{f}=1 \mathrm{MHz}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\mathrm{COM}}=0 \mathrm{~V} \\ & \text { (See Figure 5) } \end{aligned}$ | 25 | - | 89 | - | pF |
| DI GI TAL I NPUT CHARACTERISTICS |  |  |  |  |  |  |
| Input Voltage Low, $\mathrm{V}_{\text {INL }}$ |  | Full | - | - | 0.5 | V |
| Input Voltage High, $\mathrm{V}_{\text {INH }}$ |  | Full | 1.4 | - | - | V |
| Input Current, I INH, I INL | $\mathrm{V}+=3.6 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0 \mathrm{~V}$ or $\mathrm{V}+$ | Full | -1 | - | 1 | $\mu \mathrm{A}$ |

## Electrical Specifications - 1.8V Supply

Test Conditions: $\mathrm{V}+=+1.8 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=1.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{INL}}=0 \mathrm{~V}$ (Note 9), Unless Otherwise Specified. Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

| PARAMETER | TEST CONDITI ONS | $\begin{gathered} \text { TEMP } \\ \left({ }^{\circ} \mathrm{C}\right) \end{gathered}$ | $\begin{gathered} \text { MI N } \\ \text { (Notes 10, 11) } \end{gathered}$ | TYP | $\begin{gathered} \text { MAX } \\ \text { (Notes 10, 11) } \end{gathered}$ | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH CHARACTERISTICS |  |  |  |  |  |  |
| Analog Signal Range, $V_{\text {ANALOG }}$ |  | Full | 0 | - | V+ | V |
| ON-Resistance, ron ( $\mathrm{N} x$ Inputs Connected) | $\mathrm{V}+=1.8 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=0 \mathrm{~V}$ to $\mathrm{V}+$, Pins 1 and 3 connected, (See Figure 4, Note 13) | 25 | - | 1.1 | - | $\Omega$ |
|  |  | Full | - | 1.3 | - | $\Omega$ |
| ON-Resistance, ron (Single Nx Input) | $\mathrm{V}+=1.8 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=0 \mathrm{~V}$ to $\mathrm{V}+$ (See Figure 4, Note 13) | 25 | - | 2.3 | - | $\Omega$ |
|  |  | Full | - | 2.53 | - | $\Omega$ |
| DYNAMI C CHARACTERISTICS |  |  |  |  |  |  |
| Turn- ON Time, ${ }^{\text {toN }}$ | $\begin{aligned} & \mathrm{V}+=1.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \\ & \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}(\text { See Figure } 1) \end{aligned}$ | 25 | - | 115 | - | ns |
|  |  | Full | - | 246 | - | ns |
| Turn- OFF Time, ${ }^{\text {tofF }}$ | $\begin{aligned} & \mathrm{V}+=1.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \\ & \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}(\text { See Figure } 1) \end{aligned}$ | 25 | - | 90 | - | ns |
|  |  | Full | - | 192 | - | ns |
| Charge Injection, Q | $\mathrm{V}_{\mathrm{G}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{G}}=0 \Omega, \mathrm{C}_{\mathrm{L}}=1.0 \mathrm{nF}$ <br> (See Figure 2) | 25 | - | 22 | - | pC |

## NOTES:

9. $\mathrm{V}_{\mathrm{IN}}=$ input voltage to perform proper function.
10. The algebraic convention, whereby the most negative value is a minimum and the most positive a maximum, is used in this data sheet.
11. Parameters with MIN and/or MAX limits are $100 \%$ tested at $+25^{\circ} \mathrm{C}$, unless otherwise specified. Temperature limits established by characterization and are not production tested.
12. Flatness is defined as the difference between maximum and minimum value of on-resistance over the specified analog signal range.
13. Limits established by characterization and are not production tested.

## Test Circuits and Waveforms



Logic input waveform is inverted for switches that have the opposite logic sense.


Repeat test for all switches. $C_{L}$ includes fixture and stray capacitance.

$$
V_{\text {OUT }}=V_{(N O \text { or } N C)} \frac{R_{L}}{R_{L}+r_{(O N)}}
$$

FIGURE 1B. TEST CIRCUIT

FI GURE 1. SWITCHI NG TIMES


FIGURE 2A. MEASUREMENT POI NTS


FIGURE 2B. TEST CIRCUIT

FIGURE 2. CHARGE INJECTION


FIGURE 3. OFF ISOLATION TEST CIRCUIT


FIGURE 4. ron TEST CIRCUIT

## Test Circuits and Waveforms (Continued)



FIGURE 5. CAPACI TANCE TEST CIRCUIT

## Detailed Description

The Intersil ISL54054 and ISL54055 devices consist of low ON-resistance, low voltage, bi-directional analog switches designed to operate from a single +1.8 V to +5.5 V supply. With a single supply of 5 V the typical ON-resistance is only $0.34 \Omega$, with a typical turn-on and turn-off time of: $\mathrm{t}_{\mathrm{ON}}=12 \mathrm{~ns}, \mathrm{t}_{\mathrm{OFF}}=12 \mathrm{~ns}$. The devices are especially well suited for portable battery powered equipment due to its low operating supply voltage ( 1.8 V ), low power consumption ( $5.5 \mu \mathrm{~W}$ ), low leakage currents ( 300 nA max) and the tiny $\mu$ TDFN and SOT-23 packages.
These devices have an unique architecture. They have two signal pins (pin 1 and pin 3) that are simultaneously connected or disconnected to a single common pin (pin 4) under the control of a single logic control pin (pin 6). The ISL54054 switches are OFF when the logic is low and ON when the logic is high. The ISL54055 are ON when the logic is low and OFF when the logic is high. This architecture allows these devices to be used as a single SPST switch or as a distribution switch to distribute a single source to two different loads.
SPST operation is achieved by using one of the Nx signal pins while floating the other Nx signal pin or by externally connecting the two Nx signal pins together. When both signal pins are tied together, the ron of the SPST is reduced by half, from $1 \Omega$ to $0.5 \Omega$ (when operated with a 5 V supply).

The ISL54054 is a normally open (NO) SPST analog switch. The ISL54055 is a normally closed (NC) SPST analog switch.

## Supply Sequencing and Overvoltage Protection

With any CMOS device, proper power supply sequencing is required to protect the device from excessive input currents, which might permanently damage the IC. All I/O pins contain ESD protection diodes from the pin to V+ and to GND (see Figure 6).

To prevent forward biasing these diodes, V+ must be applied before any input signals, and the input signal voltages must remain between V+ and GND. If these conditions cannot be guaranteed, then one of the following two protection methods should be employed.
Logic inputs can easily be protected by adding a $1 \mathrm{k} \Omega$ resistor in series with the input (see Figure 6). The resistor limits the input current below the threshold that produces permanent damage, and the submicroamp input current produces an insignificant voltage drop during normal operation.
This method is not acceptable for the signal path inputs. Adding a series resistor to the switch input defeats the purpose of using a low ron switch. Connecting schottky diodes to the signal pins (as shown in Figure 6) will shunt the fault current to the supply or to ground, thereby protecting the switch. These schottky diodes must be sized to handle the expected fault current.


FIGURE 6. OVERVOLTAGE PROTECTI ON

## Power-Supply Considerations

The construction of the ISL54054 and the ISL54055 is typical of most single supply CMOS analog switches in that they have two supply pins: V+ and GND. V+ and GND drive the internal CMOS switches and set their analog voltage limits. Unlike switches with a 4.5 V maximum supply voltage, the ISL54054 and the ISL54055's 5.5 V maximum supply voltage provides plenty of room for the $10 \%$ tolerance of 4.5 V supplies, as well as room for overshoot and noise spikes.
The minimum recommended supply voltage is 1.8 V . It is important to note that the input signal range, switching times, and on-resistance degrade at lower supply voltages. Refer to the "Electrical Specifications" tables starting on page 3 and "Typical Performance Curves" on page 8 for details.

V+ and GND also power the internal logic and level shiftier. The level shiftier converts the input logic levels to switched V+ and GND signals to drive the analog switch gate terminals.

This family of switches cannot be operated with bipolar supplies, because the input switching point becomes negative in this configuration.

## Logic-Level Thresholds

This switch family is 1.8 V logic compatible ( 0.5 V and 1.4 V ) over a supply range of 2.5 V to 5 V (see Figure 19). At 5 V the $\mathrm{V}_{\mathrm{IH}}$ level is about 1.38 V . This is still below the 1.8V CMOS guaranteed high output minimum level of 1.4 V , but noise margin is reduced. At 1.8 V operation the $\mathrm{V}_{\mathrm{IL}}$ level is around 0.1 V and can only be used in 1.8 V applications with minimal ground bounce.

The digital input stages draw supply current whenever the digital input voltage is not at one of the supply rails. Driving the digital input signals from GND to V+ with a fast transition time minimizes power dissipation.

## High-Frequency Performance

In $50 \Omega$ systems, the ISL54054 and the ISL54055 have a -3 dB bandwidth of 72 MHz with Nx pins connected and 138 MHz for a single Nx input (see Figure 20). The frequency response is very consistent over a wide $\mathrm{V}+$ range, and for varying analog signal levels.
An OFF switch acts like a capacitor and passes higher frequencies with less attenuation, resulting in signal feedthrough from a switch's input to its output. Off isolation is the resistance to this feedthrough.
Figure 21 details the high off isolation rejection provided by this family. At 100 kHz , off isolation in $50 \Omega$ systems is about 74 dB with Nx pins connected and 83dB with a single $N x$ input, decreasing approximately 20 dB per decade as frequency increases. Higher load impedances decrease off isolation rejection due to the voltage divider action of the switch OFF impedance and the load impedance.

## Leakage Considerations

Reverse ESD protection diodes are internally connected between each analog-signal pin and both V+ and GND. One of these diodes conducts if any analog signal exceeds V+ or GND.

Virtually all the analog leakage current comes from the ESD diodes to $\mathrm{V}+$ or GND. Although the ESD diodes on a given signal pin are identical and therefore fairly well balanced, they are reverse biased differently. Each is biased by either V+ or GND and the analog signal. This means their leakages will vary as the signal varies. The difference in the two diode leakages to the V+ and GND pins constitutes the analog-signal-path leakage current. All analog leakage current flows between each pin and one of the supply terminals, not to the other switch terminal. This is why both sides of a given switch can show leakage currents of the same or opposite polarity. There is no connection between the analog signal paths and V+ or GND.

Typical Performance Curves $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, Unless Otherwise Specified


FIGURE 7. ON-RESI STANCE vs SUPPLY VOLTAGE vs SWITCH VOLTAGE (NX PINS CONNECTED)


FI GURE 8. ON-RESI STANCE vs SWITCH VOLTAGE ( NX PINS CONNECTED)

Typical Performance Curves $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, Unless Otherwise Specified (Continued)


FI GURE 9. ON-RESI STANCE VS SWITCH VOLTAGE (NX PINS CONNECTED)


FI GURE 11. ON-RESI STANCE vs SUPPLY VOLTAGE vs SWI TCH VOLTAGE (SI NGLE NX I NPUT)


FI GURE 13. ON-RESI STANCE vs SWI TCH VOLTAGE (SI NGLE NX I NPUT)


FI GURE 10. ON-RESI STANCE vs SWITCH VOLTAGE ( NX PI NS CONNECTED)


FI GURE 12. ON-RESI STANCE vs SWI TCH VOLTAGE (SI NGLE NX I NPUT)


FI GURE 14. ON-RESI STANCE vs SWITCH VOLTAGE (SI NGLE NX I NPUT)

Typical Performance Curves $T_{A}=+25^{\circ} \mathrm{C}$, Unless othervise Specified (Continued)


FI GURE 15. TURN ON TI ME vs SUPPLY VOLTAGE (ISL54054)


FI GURE 17. TURN ON TI ME vs SUPPLY VOLTAGE (ISL54055)


FI GURE 19. DI GITAL SWI TCHI NG POI NT vs SUPPLY VOLTAGE


FI GURE 16. TURN OFF TI ME vs SUPPLY VOLTAGE (ISL54054)


FI GURE 18. TURN OFF TI ME vs SUPPLY VOLTAGE (ISL54055)


FIGURE 20. FREQUENCY RESPONSE

Page 10 of 13

Typical Performance Curves $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, Unless Otherwise Specified (Continued)


FIGURE 21. OFF ISOLATI ON


FIGURE 22. CHARGE INJECTION vs SWITCH VOLTAGE

## Die Characteristics

SUBSTRATE POTENTI AL (POWERED UP):
GND

## TRANSISTOR COUNT:

57
PROCESS:
Submicron CMOS

## Ultra Thin Dual Flat No-Lead Plastic Package (UTDFN)



LAND PATTERN 10

L6.1.2x1.0A
6 LEAD ULTRA THIN DUAL FLAT NO-LEAD PLASTIC PACKAGE

| SYMBOL | MI LLI METERS |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | MI N | NOMI - <br> NAL | MAX |  |
| A | 0.45 | 0.50 | 0.55 | - |
| A1 | - | - | 0.05 | - |
| A3 | 0.127 REF |  |  | - |
| b | 0.15 | 0.20 | 0.25 | 5 |
| D | 0.95 | 1.00 | 1.05 | - |
| E | 1.15 | 1.20 | 1.25 | - |
| e | 0.30 | 0.35 | 0.40 | - |
| L1 | 0.40 | 0.45 | 0.50 | - |
| N | 0.40 BSC |  |  |  |
| Ne | 6 | 3 | 2 |  |
| $\theta$ | 0 | - | 12 | 4 |

Rev. 2 8/06
NOTES:

1. Dimensioning and tolerancing conform to ASME Y14.51994.
2. N is the number of terminals.
3. Ne refers to the number of terminals on E side.
4. All dimensions are in millimeters. Angles are in degrees.
5. Dimension b applies to the metallized terminal and is measured between 0.15 mm and 0.30 mm from the terminal tip.
6. The configuration of the pin \#1 identifier is optional, but must be located within the zone indicated. The pin \#1 identifier may be either a mold or mark feature.
7. Maximum package warpage is 0.05 mm .
8. Maximum allowable burrs is 0.076 mm in all directions.
9. JEDEC Reference MO-255.
10. For additional information, to assist with the PCB Land Pattern Design effort, see Intersil Technical Brief TB389.

## SOT-23 Package Family



MDP0038
SOT-23 PACKAGE FAMILY

| SYMBOL | MI LLI METERS |  |  |
| :---: | :---: | :---: | :---: |
|  | SOT23-5 | SOT23-6 |  |
| A | 1.45 | 1.45 | MAX |
| A1 | 0.10 | 0.10 | $\pm 0.05$ |
| A2 | 1.14 | 1.14 | $\pm 0.15$ |
| b | 0.40 | 0.40 | $\pm 0.05$ |
| c | 0.14 | 0.14 | $\pm 0.06$ |
| D | 2.90 | 2.90 | Basic |
| E | 2.80 | 2.80 | Basic |
| E1 | 1.60 | 1.60 | Basic |
| e | 0.95 | 0.95 | Basic |
| e1 | 1.90 | 1.90 | Basic |
| L | 0.45 | 0.45 | $\pm 0.10$ |
| L1 | 0.60 | 0.60 | Reference |
| N | 5 | 6 | Reference |

Rev. F 2/07

## NOTES:

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.
2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.
3. This dimension is measured at Datum Plane " H ".
4. Dimensioning and tolerancing per ASME Y14.5M-1994.
5. Index area - Pin \#1 I.D. will be located within the indicated zone (SOT23-6 only).
6. SOT23-5 version has no center lead (shown as a dashed line).
© Copyright Intersil Americas LLC 2007-2009. All Rights Reserved.
All trademarks and registered trademarks are the property of their respective owners.

For additional products, see www.intersil.com/en/products.html
Intersil products are manufactured, assembled and tested utilizing IS09001 quality systems as noted
in the quality certifications found at www.intersil.com/en/support/qualandreliability.html
Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

