# RENESAS

# ISL6596

## Synchronous Rectified MOSFET Driver

The ISL6596 is a high frequency, MOSFET driver optimized to drive two N-Channel power MOSFETs in a synchronous buck converter topology. This driver combined with Intersil's Multi-Phase Buck PWM controllers forms a complete singlestage core-voltage regulator solution with high efficiency performance at high switching frequency for advanced microprocessors.

The IC is biased by a single low voltage supply (5V), minimizing driver switching losses in high MOSFET gate capacitance and high switching frequency applications. Each driver is capable of driving a 3nF load with less than 10ns rise/fall time. Bootstrapping of the upper gate driver is implemented via an internal low forward drop diode, reducing implementation cost, complexity, and allowing the use of higher performance, cost effective N-Channel MOSFETs. Adaptive shoot-through protection is integrated to prevent both MOSFETs from conducting simultaneously.

The ISL6596 features 4A typical sink current for the lower gate driver, enhancing the lower MOSFET gate hold-down capability during PHASE node rising edge, preventing power loss caused by the self turn-on of the lower MOSFET due to the high dV/dt of the switching node.

The ISL6596 also features an input that recognizes a high-impedance state, working together with Intersil multi-phase 3.3V or 5V PWM controllers to prevent negative transients on the controlled output voltage when operation is suspended. This feature eliminates the need for the schottky diode that may be utilized in a power system to protect the load from negative output voltage damage.

# Applications

- Core Voltage Supplies for Intel® and AMD® Microprocessors
- High Frequency Low Profile High Efficiency DC/DC Converters
- High Current Low Voltage DC/DC Converters
- · Synchronous Rectification for Isolated Power Supplies

## **Related Literature**

- Technical Brief TB389 "PCB Land Pattern Design and Surface Mount Guidelines for QFN (MLFP) Packages"
- Technical Brief TB363 "Guidelines for Handling and Processing Moisture Sensitive Surface Mount Devices (SMDs)"

#### Features

- Drives Two N-Channel MOSFETs
- Adaptive Shoot-Through Protection
- $0.4\Omega$  On-Resistance and 4A Sink Current Capability
- Supports High Switching Frequency
- Fast Output Rise and Fall Time
- · Low Tri-State Hold-Off Time (20ns)
- Support 3.3V and 5V PWM Input
- · Low Quiescent Supply Current
- Power-On Reset
- · Expandable Bottom Copper Pad for Heat Spreading
- Dual Flat No-Lead (DFN) Package
  - Compliant to JEDEC PUB95 MO-220 QFN-Quad Flat No Leads-Product Outline
  - Near Chip-Scale Package Footprint; Improves PCB Efficiency and Thinner in Profile
- Pb-Free (RoHS Compliant)

## **Ordering Information**

| PART<br>NUMBER<br>(Note)                                                              | PART<br>MARKING | TEMP<br>RANGE<br>(°C) | PACKAGE       | PKG.<br>DWG. # |
|---------------------------------------------------------------------------------------|-----------------|-----------------------|---------------|----------------|
| ISL6596CBZ*<br>(No longer<br>available,<br>recommended<br>replacement:<br>ISL6596CRZ) | 6596 CBZ        | 0 to +70              | 8 Ld SOIC     | M8.15          |
| ISL6596CRZ*                                                                           | 596Z            | 0 to +70              | 10 Ld 3x3 DFN | L10.3x3C       |
| ISL6596IBZ*<br>(No longer<br>available,<br>recommended<br>replacement:<br>ISL6596IRZ) | 6596 IBZ        | -40 to +85            | 8 Ld SOIC     | M8.15          |
| ISL6596IRZ*                                                                           | 96IZ            | -40 to +85            | 10 Ld 3x3 DFN | L10.3x3C       |

\*Add "-T" suffix for tape and reel. Please refer to TB347 for details on reel specifications.

NOTE: These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.



FN9240 Rev 2.00

November 10, 2015

# Pinout



## Block Diagram







# Typical Application - Multi-Phase Converter Using ISL6596 Gate Drivers

R<sub>UGPH</sub> IS REQUIRED FOR SPECIAL POWER SEQUENCING APPLICATIONS (SEE APPLICATION INFORMATION SECTION ON PAGE 8)



#### **Absolute Maximum Ratings**

| Supply Voltage (VCC, VCTRL)0.3V to 7V                                  |
|------------------------------------------------------------------------|
| Input Voltage (V <sub>EN</sub> , V <sub>PWM</sub> )0.3V to VCC + 0.3V  |
| BOOT Voltage (V <sub>BOOT-GND</sub> )0.3V to 25V (DC) or 36V (<200ns)  |
| BOOT To PHASE Voltage (V <sub>BOOT-PHASE</sub> )0.3V to 7V (DC)        |
| -0.3V to 9V (<10ns)                                                    |
| PHASE Voltage GND - 0.3V to 15V (DC)                                   |
| GND -8V (<20ns Pulse Width, 10µJ) to 30V (<100ns)                      |
| UGATE Voltage V <sub>PHASE</sub> - 0.3V (DC) to V <sub>BOOT</sub>      |
| V <sub>PHASE</sub> - 5V (<20ns Pulse Width, 10µJ) to V <sub>BOOT</sub> |
| LGATE Voltage GND - 0.3V (DC) to VCC + 0.3V                            |
|                                                                        |
| Ambient Temperature Range40°C to +125°C                                |
| HBM ESD Rating2kV                                                      |

#### **Thermal Information**

| Thermal Resistance                     | θ <sub>JA</sub> (°C/W | ) θ <sub>JC</sub> (°C/W) |
|----------------------------------------|-----------------------|--------------------------|
| SOIC Package (Note 1)                  | . 110                 | N/A                      |
| DFN Package (Notes 2, 3)               | . 48                  | 7                        |
| Maximum Junction Temperature           |                       | +150°C                   |
| Maximum Storage Temperature Range.     |                       | -65°C to +150°C          |
| Pb-Free Reflow Profile.                |                       | see link below           |
| http://www.intersil.com/pbfree/Pb-Free | eReflow.asp           |                          |

#### **Recommended Operating Conditions**

| Ambient Temperature Range              | 40°C to +100°C |
|----------------------------------------|----------------|
| Maximum Operating Junction Temperature | +125°C         |
| Supply Voltage, VCC                    | 5V ±10%        |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

#### NOTES:

- 1.  $\theta_{JA}$  is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details.
- 2.  $\theta_{JA}$  is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features.
- 3.  $\theta_{JC}$ , "case temperature" location is at the center of the package underside exposed pad. See Tech Brief TB379 for details.

Electrical Specifications These specifications apply for "Recommended Operating Conditions" on page 4, unless otherwise

| PARAMETER                            | SYMBOL               | TEST CONDITIONS                                            | MIN<br>(Note 5) | түр  | MAX<br>(Note 5) | UNITS |
|--------------------------------------|----------------------|------------------------------------------------------------|-----------------|------|-----------------|-------|
| VCC SUPPLY CURRENT                   |                      |                                                            |                 |      |                 |       |
| Bias Supply Current                  | IVCC                 | PWM pin floating, V <sub>VCC</sub> = 5V                    | -               | 190  | -               | μA    |
| POR Rising                           |                      |                                                            | -               | 3.4  | 4.2             |       |
| POR Falling                          |                      |                                                            | 2.2             | 3.0  | -               |       |
| Hysteresis                           |                      |                                                            | -               | 400  | -               | mV    |
| VCTRL INPUT                          |                      |                                                            |                 | 1    | 1               | 1     |
| Rising Threshold                     |                      |                                                            | -               | 2.75 | 2.90            | V     |
| Falling Threshold                    |                      |                                                            | 2.4             | 2.65 | -               | V     |
| PWM INPUT                            |                      |                                                            |                 | 1    | 1               | 1     |
| Sinking Impedance                    | R <sub>PWM_SNK</sub> |                                                            | -               | 3.5  | -               | kΩ    |
| Source Impedance                     | R <sub>PWM_SRC</sub> |                                                            | -               | 3.5  | -               | kΩ    |
| Tri-State LowerThreshold             |                      | V <sub>VCTRL</sub> = 3.3V (-110mV Hysteresis)              | -               | 1.1  | -               | V     |
|                                      |                      | V <sub>VCTRL</sub> = 5V (-250mV Hysteresis)                | -               | 1.5  | -               | V     |
| Tri-State Upper Threshold            |                      | V <sub>VCTRL</sub> = 3.3V (+110mV Hysteresis)              | -               | 1.9  | -               | V     |
|                                      |                      | V <sub>VCTRL</sub> = 5V (+250mV Hysteresis)                | -               | 3.25 | -               | V     |
| Tri-State Shutdown Holdoff Time      | t <sub>TSSHD</sub>   | t <sub>PDLU</sub> or t <sub>PDLL</sub> + Gate Falling Time | -               | 20   | -               | ns    |
| SWITCHING TIME (See Figure 1 on page | 96)                  | •                                                          | i               |      | •               |       |
| UGATE Rise Time (Note 4)             | t <sub>RU</sub>      | V <sub>VCC</sub> = 5V, 3nF Load                            | -               | 8.0  | -               | ns    |
| LGATE Rise Time (Note 4)             | t <sub>RL</sub>      | V <sub>VCC</sub> = 5V, 3nF Load                            | -               | 8.0  | -               | ns    |
| UGATE Fall Time (Note 4)             | t <sub>FU</sub>      | V <sub>VCC</sub> = 5V, 3nF Load                            | -               | 8.0  | -               | ns    |
| LGATE Fall Time (Note 4)             | t <sub>FL</sub>      | V <sub>VCC</sub> = 5V, 3nF Load                            | -               | 4.0  | -               | ns    |
| UGATE Turn-Off Propagation Delay     | t <sub>PDLU</sub>    | V <sub>VCC</sub> = 5V, Outputs Unloaded                    | -               | 20   | -               | ns    |
| LGATE Turn-Off Propagation Delay     | t <sub>PDLL</sub>    | V <sub>VCC</sub> = 5V, Outputs Unloaded                    | -               | 15   | -               | ns    |
| UGATE Turn-On Propagation Delay      | t <sub>PDHU</sub>    | V <sub>VCC</sub> = 5V, Outputs Unloaded                    | -               | 19   | -               | ns    |

FN9240 Rev 2.00 November 10, 2015



# **Electrical Specifications** These specifications apply for "Recommended Operating Conditions" on page 4, unless otherwise noted. (Continued)

| PARAMETER                                   | SYMBOL              | TEST CONDITIONS                         | MIN<br>(Note 5) | ТҮР | MAX<br>(Note 5) | UNITS |
|---------------------------------------------|---------------------|-----------------------------------------|-----------------|-----|-----------------|-------|
| LGATE Turn-On Propagation Delay             | <sup>t</sup> PDHL   | V <sub>VCC</sub> = 5V, Outputs Unloaded | -               | 18  | -               | ns    |
| Tri-state to UG/LG Rising Propagation Delay | t <sub>PTS</sub>    | V <sub>VCC</sub> = 5V, Outputs Unloaded | -               | 30  | -               | ns    |
| OUTPUT (Note 4)                             |                     |                                         |                 |     |                 |       |
| Upper Drive Source Resistance               | R <sub>UG_SRC</sub> | 250mA Source Current                    | -               | 1.0 | 2.5             | Ω     |
| Upper Drive Sink Resistance                 | R <sub>UG_SNK</sub> | 250mA Sink Current                      | -               | 1.0 | 2.5             | Ω     |
| Lower Drive Source Resistance               | $R_{LG}SRC$         | 250mA Source Current                    | -               | 1.0 | 2.5             | Ω     |
| Lower Drive Sink Resistance                 | R <sub>LG_SNK</sub> | 250mA Sink Current                      | -               | 0.4 | 1.0             | Ω     |

NOTES:

4. Limits established by characterization and are not production tested.

5. Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested.



## Functional Pin Description

# Note: Pin numbers refer to the SOIC package. Check diagram for corresponding DFN pinout.

#### UGATE (Pin 1)

Upper gate drive output. Connect to gate of high-side N-Channel power MOSFET. A gate resistor is never recommended on this pin, as it interferes with the operation shoot-through protection circuitry.

### BOOT (Pin 2)

Floating bootstrap supply pin for the upper gate drive. Connect a bootstrap capacitor between this pin and the PHASE pin. The bootstrap capacitor provides the charge used to turn on the upper MOSFET. See "Bootstrap Considerations" on page 7 for guidance in choosing the appropriate capacitor value.

#### PWM (Pin 3)

The PWM signal is the control input for the driver. The PWM signal can enter three distinct states during operation, see "PWM Input and Threshold Control" on page 7 for further details. Connect this pin to the PWM output of the controller.

### GND (Pin 4)

Ground pin. All signals are referenced to this node.

## LGATE (Pin 5)

Lower gate drive output. Connect to gate of the low side N-Channel power MOSFET. A gate resistor is never recommended on this pin, as it interferes with the operation shoot-through protection circuitry.

### VCC (Pin 6)

Connect this pin to a +5V bias supply. Locally bypass with a high quality ceramic capacitor to ground.

### VCTRL (Pin 7)

This pin sets the PWM logic threshold. Connect this pin to 3.3V source for 3.3V PWM input and pull it to 5V source for 5V PWM input.

#### PHASE (Pin 8)

Connect this pin to the source of the upper MOSFET. This pin provides the return path for the upper gate driver current.

#### Thermal Pad (in DFN only)

The metal pad underneath the center of the IC is a thermal substrate. The PCB "thermal land" design for this exposed die pad should include vias that drop down and connect to one or more buried copper plane(s). This combination of vias for vertical heat escape and buried planes for heat spreading allows the DFN to achieve its full thermal potential. This pad should be either grounded or floating, and it should not be connected to other nodes. Refer to TB389 for design guidelines.



FIGURE 1. TIMING DIAGRAM

# Timing Diagram



#### **Operation and Adaptive Shoot-Through Protection**

Designed for high speed switching, the ISL6596 MOSFET driver controls both high-side and low-side N-Channel FETs from one externally provided PWM signal.

A rising transition on PWM initiates the turn-off of the lower MOSFET (see "Timing Diagram" on page 6). After a short propagation delay [ $t_{PDLL}$ ], the lower gate begins to fall. Typical fall times [ $t_{FL}$ ] are provided in the "Electrical Specifications" table on page 4. Adaptive shoot-through circuitry monitors the LGATE voltage and turns on the upper gate following a short delay time [ $t_{PDHU}$ ] after the LGATE voltage drops below ~1V. The upper gate drive then begins to rise [ $t_{RU}$ ] and the upper MOSFET turns on.

A falling transition on PWM indicates the turn-off of the upper MOSFET and the turn-on of the lower MOSFET. A short propagation delay [ $t_{PDLU}$ ] is encountered before the upper gate begins to fall [ $t_{FU}$ ]. The adaptive shoot-through circuitry monitors the UGATE-PHASE voltage and turns on the lower MOSFET a short delay time,  $t_{PDHL}$ , after the upper MOSFET's gate voltage drops below 1V. The lower gate then rises [ $t_{RL}$ ], turning on the lower MOSFET. These methods prevent both the lower and upper MOSFETs from conducting simultaneously (shoot-through), while adapting the dead time to the gate charge characteristics of the MOSFETs being used.

This driver is optimized for voltage regulators with large step down ratio. The lower MOSFET is usually sized larger compared to the upper MOSFET because the lower MOSFET conducts for a longer time during a switching period. The lower gate driver is therefore sized much larger to meet this application requirement. The  $0.4\Omega$  on-resistance and 4A sink current capability enable the lower gate driver to absorb the current injected into the lower gate through the drain-to-gate capacitor of the lower MOSFET and help prevent shoot through caused by the self turn-on of the lower MOSFET due to high dV/dt of the switching node.

#### PWM Input and Threshold Control

A unique feature of the ISL6596 is the programmable PWM logic threshold set by the control pin (VCTRL) voltage. The VCTRL pin should connect to the VCC of the controller, thus the PWM logic threshold follows with the voltage level of the controller. For 5V applications, this pin can tie to the driver VCC and simplify the routing.

The ISL6596 also features the adaptable tri-state PWM input. Once the PWM signal enters the shutdown window, either MOSFET previously conducting is turned off. If the PWM signal remains within the shutdown window for longer than the gate turn-off propagation delay of the previously conducting MOSFET, the output drivers are disabled and both MOSFET gates are pulled and held low. The shutdown state is removed when the PWM signal moves outside the shutdown window. The PWM rising and falling thresholds outlined in the "Electrical Specifications" on page 4 determine when the lower and upper gates are enabled. During normal operation in a typical application, the PWM rise and fall times through the shutdown window should not exceed either output's turn-off propagation delay plus the MOSFET gate discharge time to ~1V. Abnormally long PWM signal transition times through the shutdown window will simply introduce additional dead time between turn off and turn on of the synchronous bridge's MOSFETs. For optimal performance, no more than 50pF parasitic capacitive load should be present on the PWM line of ISL6596 (assuming an Intersil PWM controller is used).

#### **Bootstrap Considerations**

This driver features an internal bootstrap diode. Simply adding an external capacitor across the BOOT and PHASE pins completes the bootstrap circuit.

Equation 1 helps select a proper bootstrap capacitor size:

$$C_{BOOT\_CAP} \ge \frac{Q_{GATE}}{\Delta V_{BOOT\_CAP}}$$
(EQ. 1)  
$$Q_{GATE} = \frac{Q_{G1} \bullet VCC}{V_{GS1}} \bullet N_{Q1}$$

where  $Q_{G1}$  is the amount of gate charge per upper MOSFET at  $V_{GS1}$  gate-source voltage and  $N_{Q1}$  is the number of control MOSFETs. The  $\Delta V_{BOOT\_CAP}$  term is defined as the allowable droop in the rail of the upper gate drive.

As an example, suppose two IRLR7821 FETs are chosen as the upper MOSFETs. The gate charge,  $Q_G$ , from the data sheet is 10nC at 4.5V ( $V_{GS}$ ) gate-source voltage. Then the  $Q_{GATE}$  is calculated to be 22nC at VCC level. We will assume a 200mV droop in drive voltage over the PWM cycle. We find that a bootstrap capacitance of at least 0.110µF is required. The next larger standard value capacitance is 0.22µF. A good quality ceramic capacitor is recommended.







#### **Power Dissipation**

Package power dissipation is mainly a function of the switching frequency ( $F_{SW}$ ), the output drive impedance, the external gate resistance, and the selected MOSFET's internal gate resistance and total gate charge. Calculating the power dissipation in the driver for a desired application is critical to ensure safe operation. Exceeding the maximum allowable power dissipation level will push the IC beyond the maximum recommended operating junction temperature of +125°C. The maximum allowable IC power dissipation for the SO8 package is approximately 800mW at room temperature, while the power dissipation capacity in the DFN package, with an exposed heat escape pad, is much higher. See "Layout Considerations" on page 9 for thermal transfer improvement suggestions. When designing the driver into an application, it is recommended that the following calculation is used to ensure safe operation at the desired frequency for the selected MOSFETs. The total gate drive power losses due to the gate charge of MOSFETs and the driver's internal circuitry and their corresponding average driver current can be estimated with Equations 2 and 3, respectively:

$$P_{Qg_TOT} = P_{Qg_Q1} + P_{Qg_Q2} + I_Q \cdot VCC$$

$$P_{Qg_Q1} = \frac{Q_{G1} \cdot VCC^2}{V_{GS1}} \cdot F_{SW} \cdot N_{Q1}$$
(EQ. 2)

$$\mathsf{P}_{\mathsf{Qg}}_{\mathsf{Q2}} = \frac{\mathsf{Q}_{\mathsf{G2}} \bullet \mathsf{VCC}^2}{\mathsf{V}_{\mathsf{GS2}}} \bullet \mathsf{F}_{\mathsf{SW}} \bullet \mathsf{N}_{\mathsf{Q2}}$$

$$I_{VCC} = \left(\frac{Q_{G1} \bullet N_{Q1}}{V_{GS1}} + \frac{Q_{G2} \bullet N_{Q2}}{V_{GS2}}\right) \bullet VCC \bullet F_{SW} + I_Q \qquad (EQ. 3)$$

where the gate charge ( $Q_{G1}$  and  $Q_{G2}$ ) is defined at a particular gate to source voltage ( $V_{GS1}$  and  $V_{GS2}$ ) in the corresponding MOSFET datasheet;  $I_Q$  is the driver's total quiescent current with no load at both drive outputs;  $N_{Q1}$ and  $N_{Q2}$  are the number of upper and lower MOSFETs, respectively. The  $I_Q V_{CC}$  product is the quiescent power of the driver without capacitive load and is typically negligible. The total gate drive power losses are dissipated among the resistive components along the transition path. The drive resistance dissipates a portion of the total gate drive power losses, the rest will be dissipated by the external gate resistors ( $R_{G1}$  and  $R_{G2}$ , should be a short to avoid interfering with the operation shoot-through protection circuitry) and the internal gate resistors ( $R_{G11}$  and  $R_{G12}$ ) of MOSFETs. Figures 3 and 4 show the typical upper and lower gate drives turn-on transition path. The power dissipation on the driver can be roughly estimated as:

$$P_{DR} = P_{DR_{UP}} + P_{DR_{LOW}} + I_{Q} \cdot VCC$$

$$P_{DR_{UP}} = \left(\frac{R_{H11}}{R_{H11} + R_{EXT1}} + \frac{R_{L01}}{R_{L01} + R_{EXT1}}\right) \cdot \frac{P_{Qg_{Q1}}}{2}$$

$$P_{DR_{LOW}} = \left(\frac{R_{H12}}{R_{H12} + R_{EXT2}} + \frac{R_{L02}}{R_{L02} + R_{EXT2}}\right) \cdot \frac{P_{Qg_{Q2}}}{2}$$
(EQ. 4)
$$R_{EXT2} = R_{G1} + \frac{R_{G11}}{N_{Q1}} \qquad R_{EXT2} = R_{G2} + \frac{R_{G12}}{N_{Q2}}$$



FIGURE 3. TYPICAL UPPER-GATE DRIVE TURN-ON PATH



FIGURE 4. TYPICAL LOWER-GATE DRIVE TURN-ON PATH



## **Application Information**

#### **MOSFET Selection**

The parasitic inductances of the PCB and of the power devices' packaging (both upper and lower MOSFETs) can cause serious ringing, exceeding absolute maximum rating of the devices. The negative ringing at the edges of the PHASE node could increase the bootstrap capacitor voltage through the internal bootstrap diode, and in some cases, it may overstress the upper MOSFET driver. Careful layout, proper selection of MOSFETs and packaging can go a long way toward minimizing such unwanted stress.

The D<sup>2</sup>-PAK, or D-PAK packaged MOSFETs, have large parasitic lead inductances and are not recommended unless additional circuits are implemented to prevent the BOOT and PHASE pins from exceeding the device rating. Low-profile MOSFETs, such as Direct FETs and multi-SOURCE leads devices (SO-8, LFPAK, PowerPAK), have low parasitic lead inductances and are preferred.

#### Layout Considerations

A good layout helps reduce the ringing on the switching node (PHASE) and significantly lowers the stress applied to the output drives. The following advice is meant to lead to an optimized layout:

- Keep decoupling loops (VCC-GND and BOOT-PHASE) as short as possible.
- Minimize trace inductance, especially on low-impedance lines. All power traces (UGATE, PHASE, LGATE, GND, VCC) should be short and wide, as much as possible.
- Minimize the inductance of the PHASE node. Ideally, the source of the upper and the drain of the lower MOSFET should be as close as thermally allowable.
- Minimize the current loop of the output and input power trains. Short the source connection of the lower MOSFET to ground as close to the transistor pin as feasible. Input capacitors (especially ceramic decoupling) should be placed as close to the drain of upper and source of lower MOSFETs as possible.

In addition, for heat spreading, place copper underneath the IC whether it has an exposed pad or not. The copper area can be extended beyond the bottom area of the IC and/or connected to buried power ground plane(s) with thermal vias. This combination of vias for vertical heat escape, extended copper plane, and buried planes improve heat dissipation and allow the part to achieve its full thermal potential.

### Upper MOSFET Self Turn-On Effects At Startup

Should the driver have insufficient bias voltage applied, its outputs are floating. If the input bus is energized at a high dV/dt rate while the driver outputs are floating, because of selfcoupling via the internal CGD of the MOSFET, the UGATE could momentarily rise up to a level greater than the threshold voltage of the MOSFET. This could potentially turn on the upper switch and result in damaging inrush energy. Therefore, if such a situation (when input bus powered up before the bias of the controller and driver is ready) could conceivably be encountered, it is a common practice to place a resistor (R<sub>UGPH</sub>) across the gate and source of the upper MOSFET to suppress the Miller coupling effect. The value of the resistor depends mainly on the input voltage's rate of rise, the C<sub>GD</sub>/C<sub>GS</sub> ratio, as well as the gate-source threshold of the upper MOSFET. A higher dV/dt, a lower C<sub>DS</sub>/C<sub>GS</sub> ratio, and a lower gate-source threshold upper FET will require a smaller resistor to diminish the effect of the internal capacitive coupling. For most applications, a  $5k\Omega$  to  $10k\Omega$  resistor is typically sufficient, not affecting normal performance and efficiency.

The coupling effect can be roughly estimated with the following equations, which assume a fixed linear input ramp and neglect the clamping effect of the body diode of the upper drive and the bootstrap capacitor. Other parasitic components such as lead inductances and PCB capacitances are also not taken into account. These equations are provided for guidance purpose only. Therefore, the actual coupling effect should be examined using a very high impedance (10M $\Omega$  or greater) probe to ensure a safe design margin.

$$V_{GS\_MILLER} = \frac{dV}{dt} \cdot R \cdot C_{rss} \left( \frac{\frac{-V_{DS}}{dV} \cdot R \cdot C_{iss}}{1 - e^{\frac{dV}{dt}} \cdot R \cdot C_{iss}} \right)$$
(EQ. 5)

$$R = R_{UGPH} + R_{GI}$$
  $C_{rss} = C_{GD}$   $C_{iss} = C_{GD} + C_{GS}$ 



FIGURE 5. GATE TO SOURCE RESISTOR TO REDUCE UPPER MOSFET MILLER COUPLING

# **Revision History**

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to the web to make sure that you have the latest revision.

| DATE REVISION     |          | CHANGE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
|-------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| November 10, 2015 | FN9240.2 | Updated the Ordering Information table on page 1<br>Added Revision History and About Intersil sections.<br>Updated Package Outline Drawing L10.3X3C to the latest revision.<br>-Revision 2 to Revision 3 changes - Removed package outline and included center to center distance<br>between lands on recommended land pattern. Removed Note 4 "Dimension b applies to the metallized<br>terminal and is measured between 0.18mm and 0.30mm from the terminal tip." since it is not applicable to<br>this package. Renumbered notes accordingly.<br>-Revision 3 to Revision 3 changes - Tiebar Note 4 updated From: Tiebar shown (if present) is a non-<br>functional feature. To: Tiebar shown (if present) is a non-functional feature and may be located on any of<br>the 4 sides (or ends). |  |  |  |  |

## About Intersil

Intersil Corporation is a leading provider of innovative power management and precision analog solutions. The company's products address some of the largest markets within the industrial and infrastructure, mobile computing and high-end consumer markets.

For the most updated datasheet, application notes, related documentation and related parts, please see the respective product information page found at <u>www.intersil.com</u>.

You may report errors or suggestions for improving this datasheet by visiting www.intersil.com/ask.

Reliability reports are also available from our website at www.intersil.com/support.



# **Package Outline Drawing**

L10.3x3C

10 LEAD DUAL FLAT PACKAGE (DFN) Rev 4, 3/15







TYPICAL RECOMMENDED LAND PATTERN





NOTES:

- 1. Dimensions are in millimeters. Dimensions in ( ) for Reference Only.
- 2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.
- 3. Unless otherwise specified, tolerance : Decimal  $\pm 0.05$
- Tiebar shown (if present) is a non-functional feature and may be located on any of the 4 sides (or ends).
- **5.** The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature.
- 6. Compliant to JEDEC MO-229-WEED-3 except for E-PAD dimensions.



## Small Outline Plastic Packages (SOIC)



#### NOTES:

- 1. Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication Number 95.
- 2. Dimensioning and tolerancing per ANSI Y14.5M-1982.
- Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side.
- Dimension "E" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm (0.010 inch) per side.
- 5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area.
- 6. "L" is the length of terminal for soldering to a substrate.
- 7. "N" is the number of terminal positions.
- 8. Terminal numbers are shown for reference only.
- 9. The lead width "B", as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch).
- 10. Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact.

#### M8.15 (JEDEC MS-012-AA ISSUE C) 8 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE

|        | INCHES    |        | MILLIN   | MILLIMETERS |       |
|--------|-----------|--------|----------|-------------|-------|
| SYMBOL | MIN       | MAX    | MIN      | MAX         | NOTES |
| А      | 0.0532    | 0.0688 | 1.35     | 1.75        | -     |
| A1     | 0.0040    | 0.0098 | 0.10     | 0.25        | -     |
| В      | 0.013     | 0.020  | 0.33     | 0.51        | 9     |
| С      | 0.0075    | 0.0098 | 0.19     | 0.25        | -     |
| D      | 0.1890    | 0.1968 | 4.80     | 5.00        | 3     |
| E      | 0.1497    | 0.1574 | 3.80     | 4.00        | 4     |
| е      | 0.050 BSC |        | 1.27 BSC |             | -     |
| Н      | 0.2284    | 0.2440 | 5.80     | 6.20        | -     |
| h      | 0.0099    | 0.0196 | 0.25     | 0.50        | 5     |
| L      | 0.016     | 0.050  | 0.40     | 1.27        | 6     |
| Ν      | 8         |        | 8        |             | 7     |
| α      | 0°        | 8°     | 0°       | 8°          | -     |

Rev. 1 6/05

© Copyright Intersil Americas LLC 2005-2015. All Rights Reserved. All trademarks and registered trademarks are the property of their respective owners.

For additional products, see www.intersil.com/en/products.html

Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at <a href="http://www.intersil.com/en/support/qualandreliability.html">www.intersil.com/en/support/qualandreliability.html</a>

Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

