# RENESAS

# ISL9001

LDO with Low ISUPPLY, High PSRR

ISL9001 is a high performance Low Dropout linear regulator capable of sourcing 300mA current. It has a low standby current and high-PSRR and is stable with an output capacitance of  $1\mu$ F to  $10\mu$ F with an ESR of up to  $200m\Omega$ .

The ISL9001 has a very high PSRR of 90dB and outputs noise less than  $30\mu V_{RMS}$ . A reference bypass pin allows connection of a noise-filtering capacitor for low-noise and high-PSRR applications. When coupled with a no load quiescent current of  $25\mu A$  (typical), and  $0.1\mu A$  shutdown current, the ISL9001 is an ideal choice for portable wireless equipment.

The ISL9001 provides a power-good signal with delay time programmable with an external capacitor.

Several different fixed voltage outputs are standard. Output voltage options for each LDO range are from 1.5V to 3.3V. Other output voltage options may be available upon request.

## Pinout



# Features

- 300mA high performance LDO
- · Excellent transient response to large current steps
- Excellent load regulation: <0.1% voltage change across full range of load current
- High PSRR: 90dB @ 1kHz
- Wide input voltage capability: 2.3V to 6.5V
- Extremely low quiescent current: 25µA
- Low dropout voltage: typically 200mV @ 300mA
- Low output noise: typically 30µV<sub>RMS</sub> @ 100µA (1.5V)
- Stable with 1µF to 10µF ceramic capacitors
- · Soft-start to limit input current surge during enable
- · Current limit and overheat protection
- Delayed POR, programmable with external capacitor
- ±1.8% accuracy over all operating conditions
- Tiny 2mmx3mm 8 Ld DFN package
- -40°C to +85°C operating temperature range
- Pb-free (RoHS compliant)

### Applications

- · PDAs, cell phones and smart phones
- · Portable instruments, MP3 players
- · Handheld devices, including medical handhelds



# DATASHEET

FN9231 Rev 2.00 March 28, 2008

## **Ordering Information**

| PART NUMBER<br>(Notes 1, 2) | PART MARKING | VO VOLTAGE<br>(V) (Note 3) | TEMP RANGE (°C) | PACKAGE<br>(Pb-Free) | PKG. DWG. # |
|-----------------------------|--------------|----------------------------|-----------------|----------------------|-------------|
| ISL9001IRNZ-T               | EAA          | 3.3                        | -40 to +85      | 8 Ld 2x3 DFN         | L8.2x3      |
| ISL9001IRMZ-T               | EBA          | 3.0                        | -40 to +85      | 8 Ld 2x3 DFN         | L8.2x3      |
| ISL9001IRLZ-T               | ECA          | 2.9                        | -40 to +85      | 8 Ld 2x3 DFN         | L8.2x3      |
| ISL9001IRKZ-T               | EDA          | 2.85                       | -40 to +85      | 8 Ld 2x3 DFN         | L8.2x3      |
| ISL9001IRJZ-T               | EEA          | 2.8                        | -40 to +85      | 8 Ld 2x3 DFN         | L8.2x3      |
| ISL9001IRRZ-T               | EFA          | 2.6                        | -40 to +85      | 8 Ld 2x3 DFN         | L8.2x3      |
| ISL9001IRFZ-T               | EGA          | 2.5                        | -40 to +85      | 8 Ld 2x3 DFN         | L8.2x3      |
| ISL9001IRCZ-T               | EHA          | 1.8                        | -40 to +85      | 8 Ld 2x3 DFN         | L8.2x3      |
| ISL9001IRBZ-T               | EJA          | 1.5                        | -40 to +85      | 8 Ld 2x3 DFN         | L8.2x3      |

NOTES:

 These Intersil Pb-free plastic packaged products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate PLUS ANNEAL - e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

2. Please refer to TB347 for details on reel specifications.

3. For other output voltages, contact Intersil Marketing.

#### **Absolute Maximum Ratings**

| Supply Voltage (VIN)                                  |
|-------------------------------------------------------|
| All Other Pins0.3 to (VIN+0.3)V                       |
| ESD Rating                                            |
| Human Body Model (Per MIL-STD-883 Method 3015.7)2500V |
| Machine Model (Per EIAJ ED-4701 Method C-111) 200V    |
|                                                       |

#### **Recommended Operating Conditions**

#### **Thermal Information**

| Thermal Resistance (Notes 4, 5)         | θ <sub>JA</sub> (°C/W) | $\theta_{\text{JC}}$ (°C/W) |
|-----------------------------------------|------------------------|-----------------------------|
| 8 Ld 2x3 DFN Package                    | 69                     | 10                          |
| Junction Temperature Range              | 40°                    | 'C to +125°C                |
| Operating Temperature Range             |                        | 0°C to +85°C                |
| Storage Temperature Range               | 65°                    | °C to +150°C                |
| Pb-free reflow profile                  |                        | ee link below               |
| http://www.intersil.com/pbfree/Pb-FreeR | Reflow.asp             |                             |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

#### NOTES:

- 4. θ<sub>JA</sub> is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379.
- 5. For  $\theta_{JC}$ , the "case temp" location is the center of the exposed metal pad on the package underside.

# **Electrical Specifications** Unless otherwise noted, all parameters are guaranteed over the operational supply voltage and temperature range of the device as follows: $T_A = -40^{\circ}C$ to $+85^{\circ}C$ ; $V_{IN} = (V_O + 0.5V)$ to 5.5V with a minimum $V_{IN}$ of 2.3V; $C_{IN} = 1\mu$ F; $C_O = 1\mu$ F.

| PARAMETER                     | SYMBOL           | OL TEST CONDITIONS                                                                                                     |      | ТҮР | MAX<br>(Note 8) | UNITS             |
|-------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------|------|-----|-----------------|-------------------|
| DC CHARACTERISTICS            |                  |                                                                                                                        |      |     |                 |                   |
| Supply Voltage                | V <sub>IN</sub>  |                                                                                                                        | 2.3  |     | 6.5             | V                 |
| Ground Current                |                  | Quiescent condition: I <sub>O</sub> = 0µA                                                                              |      |     |                 |                   |
|                               | I <sub>DD</sub>  | LDO active                                                                                                             |      | 25  | 32              | μA                |
| Shutdown Current              | I <sub>DDS</sub> | LDO disabled @ +25°C                                                                                                   |      | 0.1 | 1.0             | μA                |
| UVLO Threshold                | V <sub>UV+</sub> |                                                                                                                        | 1.9  | 2.1 | 2.3             | V                 |
|                               | V <sub>UV-</sub> |                                                                                                                        | 1.6  | 1.8 | 2.0             | V                 |
| Regulation Voltage Accuracy   |                  | Initial accuracy at V <sub>IN</sub> = V <sub>O</sub> + 0.5V, I <sub>O</sub> = 10mA, T <sub>J</sub> = +25°C             | -0.7 |     | +0.7            | %                 |
|                               |                  | $V_{IN} = V_O + 0.5V$ to 5.5V, $I_O = 10\mu$ A to 300mA, $T_J = +25^{\circ}C$                                          | -0.8 |     | +0.8            | %                 |
|                               |                  | $V_{IN} = V_O + 0.5V$ to 5.5V, $I_O = 10\mu A$ to 300mA, $T_J = -40^{\circ}C$ to +125°C                                | -1.8 |     | +1.8            | %                 |
| Maximum Output Current        | I <sub>MAX</sub> | Continuous                                                                                                             | 300  |     |                 | mA                |
| Internal Current Limit        | I <sub>LIM</sub> |                                                                                                                        |      | 475 | 600             | mA                |
| Dropout Voltage (Note 7)      | V <sub>DO1</sub> | I <sub>O</sub> = 300mA; V <sub>O</sub> < 2.5V                                                                          |      | 300 | 500             | mV                |
|                               | V <sub>DO2</sub> | $I_{O}$ = 300mA; 2.5V $\leq$ V <sub>O</sub> $\leq$ 2.8V                                                                |      | 250 | 400             | mV                |
|                               | V <sub>DO3</sub> | I <sub>O</sub> = 300mA; V <sub>O</sub> > 2.8V                                                                          |      | 200 | 325             | mV                |
| Thermal Shutdown Temperature  | T <sub>SD+</sub> |                                                                                                                        |      | 145 |                 | °C                |
|                               | T <sub>SD-</sub> |                                                                                                                        |      | 110 |                 | °C                |
| AC CHARACTERISTICS            |                  |                                                                                                                        |      |     |                 |                   |
| Ripple Rejection (Note 6)     |                  | $I_{O}$ = 10mA, $V_{IN}$ = 2.8V (min), $V_{O}$ = 1.8V, $C_{BYP}$ = 0.1µF                                               |      |     |                 |                   |
|                               |                  | @ 1kHz                                                                                                                 |      | 90  |                 | dB                |
|                               |                  | @ 10kHz                                                                                                                |      | 70  |                 | dB                |
|                               |                  | @ 100kHz                                                                                                               |      | 50  |                 | dB                |
| Output Noise Voltage (Note 6) |                  | I <sub>O</sub> = 100μA, V <sub>O</sub> = 1.5V, T <sub>A</sub> = +25°C, C <sub>BYP</sub> = 0.1μF<br>BW = 10Hz to 100kHz |      | 30  |                 | μV <sub>RMS</sub> |



#### **Electrical Specifications**

Unless otherwise noted, all parameters are guaranteed over the operational supply voltage and temperature range of the device as follows:  $T_A = -40^{\circ}$ C to +85°C;  $V_{IN} = (V_O + 0.5V)$  to 5.5V with a minimum  $V_{IN}$  of 2.3V;  $C_{IN} = 1\mu$ F;  $C_O = 1\mu$ F. (Continued)

| PARAMETER                              | SYMBOL                            | TEST CONDITIONS                                                                           |      | түр | MAX<br>(Note 8)       | UNITS |
|----------------------------------------|-----------------------------------|-------------------------------------------------------------------------------------------|------|-----|-----------------------|-------|
| DEVICE START-UP CHARACT                | ERISTICS                          |                                                                                           |      |     |                       |       |
| Device Enable Time                     | t <sub>EN</sub>                   | Time from assertion of the ENx pin to when the output voltage reaches 95% of the VO (nom) |      | 250 | 500                   | μs    |
| LDO Soft-start Ramp Rate               | t <sub>SSR</sub>                  | Slope of linear portion of LDO output voltage ramp during start-up                        |      | 30  | 60                    | µs/V  |
| EN PIN CHARACTERISTICS                 | -                                 |                                                                                           |      |     | 1                     |       |
| Input Low Voltage                      | VIL                               |                                                                                           | -0.3 |     | 0.5                   | V     |
| Input High Voltage                     | V <sub>IH</sub>                   |                                                                                           | 1.4  |     | V <sub>IN</sub> + 0.3 | V     |
| Input Leakage Current                  | I <sub>IL</sub> , I <sub>IH</sub> |                                                                                           |      |     | 0.1                   | μA    |
| Pin Capacitance                        | C <sub>PIN</sub>                  | Informative                                                                               |      | 5   |                       | pF    |
| POR PIN CHARACTERISTICS                |                                   |                                                                                           |      |     |                       |       |
| POR Thresholds                         | V <sub>POR+</sub>                 | As a percentage of nominal output voltage                                                 | 91   | 94  | 97                    | %     |
|                                        | V <sub>POR-</sub>                 |                                                                                           | 87   | 90  | 93                    | %     |
| POR Delay                              | t <sub>PLH</sub>                  | C <sub>POR</sub> = 0.01µF                                                                 | 100  | 200 | 300                   | ms    |
|                                        | t <sub>PHL</sub>                  |                                                                                           |      | 25  |                       | μs    |
| POR Pin Output Low Voltage             | V <sub>OL</sub>                   | @ I <sub>OL</sub> = 1.0mA                                                                 |      |     | 0.2                   | V     |
| POR Pin Internal Pull-up<br>Resistance | R <sub>POR</sub>                  |                                                                                           | 78   | 100 | 180                   | kΩ    |

NOTES:

6. Limits established by characterization and are not production tested.

7. VOx = 0.98\*VOx(NOM); Valid for VOx greater than 1.85V.

8. Parts are 100% tested at +25°C. Temperature limits established by characterization and are not production tested.



FIGURE 1. TIMING PARAMETER DEFINITION

















# Typical Performance Curves (Continued)



FIGURE 8. DROPOUT VOLTAGE vs LOAD CURRENT













FN9231 Rev 2.00 March 28, 2008 4.3V

3.6V

10mV/DIV



## Typical Performance Curves (Continued)



400µs/DIV







FIGURE 15. LINE TRANSIENT RESPONSE, 2.8V OUTPUT









# **Pin Description**

| PIN<br>NUMBER | PIN NAME | DESCRIPTION                                                                                                                                                                                                                 |
|---------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1             | VIN      | Supply Voltage/LDO Input:<br>Connect a 1µF capacitor to GND.                                                                                                                                                                |
| 2             | EN       | LDO Enable.                                                                                                                                                                                                                 |
| 3             | CBYP     | Reference Bypass Capacitor Pin:<br>Optionally connect capacitor of value 0.01µF to 0.1µF between this pin and GND to achieve lowest noise and<br>highest PSRR.                                                              |
| 4             | CPOR     | POR Delay Setting Capacitor Pin:<br>Connect a capacitor between this pin and GND to delay the $\overline{\text{POR}}$ output release after the output reaches 94% of its specified voltage level. (200ms delay per 0.01µF). |
| 5             | GND      | GND is the connection to system ground. Connect to PCB Ground plane.                                                                                                                                                        |
| 6             | NC       | Do not connect.                                                                                                                                                                                                             |
| 7             | POR      | Open-drain POR Output (active-low): Internally connected to VO through $100k\Omega$ resistor.                                                                                                                               |
| 8             | VO       | LDO Output:<br>Connect capacitor of value 1µF to 10µF to GND (1µF recommended).                                                                                                                                             |

# Typical Application



C1, C3: 1µF X5R CERAMIC CAPACITOR C2: 0.1µF X7R CERAMIC CAPACITOR C4: 0.01µF X7R CERAMIC CAPACITOR

## Block Diagram



## Functional Description

The ISL9001 contains all circuitry required to implement a high performance LDO. High performance is achieved through a circuit that delivers fast transient response to varying load conditions. In a quiescent condition, the ISL9001 adjusts its biasing to achieve the lowest standby current consumption.

The device also integrates current limit protection, smart thermal shutdown protection, and soft-start. Smart Thermal shutdown protects the device against overheating.

### **Power Control**

The ISL9001 has an enable pin (EN) to control power to the LDO output. When EN is low, the device is in shutdown mode. During this condition, all on-chip circuits are off, and the device draws minimum current, typically less than 0.1µA. When the enable pin is asserted, the device first polls the output of the UVLO detector to ensure that VIN voltage is at least about 2.1V. Once verified, the device initiates a start-up sequence. During the start-up sequence, trim settings are first read and latched. Then, sequentially, the bandgap, reference voltage and current generation circuitry power-up. Once the references are stable, a fast-start circuit quickly charges the external reference bypass capacitor (connected to the CBYP pin) to the proper operating voltage. Once the bypass capacitor has been charged, the LDO powers up.

During operation, whenever the VIN voltage drops below about 1.84V, the ISL9001 immediately disables the LDO output. When VIN rises back above 2.1V, the device re-initiates its start-up sequence and LDO operation will resume automatically.

#### **Reference Generation**

The reference generation circuitry includes a trimmed bandgap, a trimmed voltage reference divider, a trimmed current reference generator, and an RC noise filter. The filter includes the external capacitor connected to the CBYP pin. A 0.01 $\mu$ F capacitor connected to CBYP implements a 100Hz lowpass filter, and is recommended for most high performance applications. For the lowest noise application, a 0.1 $\mu$ F CBYP capacitor should be used. This filters the reference noise to below the 10Hz to 1kHz frequency band, which is crucial in many noise-sensitive applications.

The bandgap generates a zero temperature coefficient (TC) voltage for the reference divider. The reference divider provides the regulation reference, POR detection thresholds, and other voltage references required for current generation and over-temperature detection.

The current generator outputs references required for adaptive biasing as well as references for LDO output current limit and thermal shutdown determination.



#### LDO Regulation and Programmable Output Divider

The LDO Regulator is implemented with a high-gain operational amplifier driving a PMOS pass transistor. The design of the ISL9001 provides a regulator that has low quiescent current, fast transient response, and overall stability across all operating and load current conditions. LDO stability is guaranteed for a 1µF to 10µF output capacitor that has a tolerance better than 20% and ESR less than 200m $\Omega$ . The design is performance-optimized for a 1µF capacitor. Unless limited by the application, use of an output capacitor value above 4.7µF is not recommended as LDO performance improvement is minimal.

Soft-start circuitry integrated into each LDO limits the initial ramp-up rate to about 30µs/V to minimize current surge. The ISL9001 provides short-circuit protection by limiting the output current to about 425mA.

The LDO uses an independently trimmed 1V reference as its input. An internal resistor divider drops the LDO output voltage down to 1V. This is compared to the 1V reference for regulation. The resistor division ratio is programmed in the factory.

#### Power-On Reset Generation

The ISL9001 has a Power-on Reset signal generation circuit, which indicates that output power is good. The POR signal is generated as follows.

A POR comparator continuously monitors the output of the LDO. The LDO enters a power-good state when the output voltage is above 94% of the expected output voltage for a period exceeding the LDO PGOOD entry delay time (see the following). In the power-good state, the open-drain POR output is in a high-impedance state. An internal 100k $\Omega$  pull-up resistor pulls the pin up to the LDO output voltage. An external resistor can be added between the POR output and the LDO output for a faster rise time, however, the POR output should not connect through an external resistor to a supply greater than the LDO voltage.

The power-good state is exited when the LDO output falls below 90% of the expected output voltage for a period longer than the PGOOD exit delay time. While power-good is false, the ISL9001 pulls the POR pin low.

The PGOOD entry and exit delays are determined by the value of an external capacitor connected to the CPOR pin. For a  $0.01\mu$ F capacitor, the entry and exit delays are 200ms and 25µs respectively. Larger or smaller capacitor values will yield proportionately longer or shorter delay times. The POR exit delay should never be allowed to be less than 10µs to ensure sufficient immunity against transient induced false POR triggering.

#### **Overheat Detection**

The bandgap outputs a proportional-to-temperature current that is indicative of the temperature of the silicon. This current is compared with references to determine if the device is in danger of damage due to overheating. When the die temperature reaches about +140°C, if the LDO is sourcing more than 50mA it shuts down until the die cools sufficiently. Once the die temperature falls back below about +110°C, the disabled LDO is re-enabled and soft-start automatically takes place.

© Copyright Intersil Americas LLC 2005-2008. All Rights Reserved. All trademarks and registered trademarks are the property of their respective owners.

For additional products, see www.intersil.com/en/products.html

Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at <a href="http://www.intersil.com/en/support/qualandreliability.html">www.intersil.com/en/support/qualandreliability.html</a>

Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

FN9231 Rev 2.00 March 28, 2008



# Dual Flat No-Lead Plastic Package (DFN)



## L8.2x3

8 LEAD DUAL FLAT NO-LEAD PLASTIC PACKAGE

| SYMBOL | MIN      | NOMINAL  | MAX  | NOTES       |
|--------|----------|----------|------|-------------|
| А      | 0.80     | 0.90     | 1.00 | -           |
| A1     | -        | -        | 0.05 | -           |
| A3     |          | 0.20 REF |      | -           |
| b      | 0.20     | 0.25     | 0.32 | 5,8         |
| D      |          | 2.00 BSC |      | -           |
| D2     | 1.50     | 1.65     | 1.75 | 7,8         |
| E      |          | 3.00 BSC |      |             |
| E2     | 1.65     | 1.80     | 1.90 | 7,8         |
| е      | 0.50 BSC |          |      | -           |
| k      | 0.20     | -        | -    | -           |
| L      | 0.30     | 0.40     | 0.50 | 8           |
| N      | 8        |          |      | 2           |
| Nd     |          | 3        |      |             |
|        | •        |          |      | Rev. 0 6/04 |

NOTES:

- Dimensioning and tolerancing conform to ASME Y14.5-1994.
- N is the number of terminals.
- 3. Nd refers to the number of terminals on D.
- 4. All dimensions are in millimeters. Angles are in degrees.
- 5. Dimension b applies to the metallized terminal and is measured between 0.25mm and 0.30mm from the terminal tip.
- 6. The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature.
- 7. Dimensions D2 and E2 are for the exposed pads which provide improved electrical and thermal performance.
- Nominal dimensions are provided to assist with PCB Land Pattern Design efforts, see Intersil Technical Brief TB389.