### SY89853U



# Precision Low-Power Dual 2:1 LVPECL MUX with Internal Termination

### **General Description**

The SY89853U features two, low jitter 2:1 differential multiplexers with 100K LVPECL (800mV) compatible outputs, capable of handling clocks up to 2.5GHz and data streams up to 2.5Gbps.

The SY89853U differential inputs include Micrel's unique, 3-input termination architecture that allows users to interface to any differential signal (AC- or DC-Coupled) as small as 100mV without any level shifting or termination resistors networks in the signal path. The result is a clean, stub-free, low jitter interface solution. The differential 800mV LVPECL outputs have fast rise/fall times guaranteed to be less than 180ps.

The SY89853U operates from a 2.5V  $\pm$ 5% or a 3.3V  $\pm$ 10% supply, and is guaranteed over the full industrial temperature range ( $-40^{\circ}$ C to  $+85^{\circ}$ C). For applications that require higher performance, consider the SY58026U. The SY89853U is part of Micrel's Precision Edge product family.

All support documentation can be found on Micrel's web site at <a href="https://www.micrel.com">www.micrel.com</a>.



Precision Edge

#### **Features**

- Dual 2:1 MUX, each channel selects from inputs
- Unique, patent-pending input isolation design minimizes crosstalk
- Low power 210mW (V<sub>CC</sub> = 2.5V)
- Guaranteed AC performance over temperature and voltage:
  - DC-to->2.5Gbps data rate throughput
  - <360ps IN-to-Q t<sub>pd</sub>
  - <180ps t<sub>r</sub>/t<sub>f</sub> times
- Ultra-low jitter design:
  - <1ps<sub>RMS</sub> random jitter
  - <10ps<sub>PP</sub> deterministic jitter
  - <10ps<sub>PP</sub> total jitter (clock)
  - <0.7ps<sub>RMS</sub> crosstalk-induced jitter
- Unique, patent-pending 50Ω input termination and VT pin accepts DC- and AC-coupled inputs (CML, LVDS, PECL)
- 800mV LVPECL output swing
- Power supply 2.5V ±5% or 3.3V ±10%
- –40°C to +85°C temperature range
- Available in 32-pin (5mm x 5mm) QFN package

### **Applications**

- · Data communication systems
- All SONET OC-3 to OC-48 applications
- All Fibre Channel applications
- · All GigE applications

#### **Markets**

- LAN/WAN communication
- Enterprise servers
- ATE
- Test and measurement

Precision Edge is a registered trademark of Micrel, Inc

Micrel Inc. • 2180 Fortune Drive • San Jose, CA 95131 • USA • tel +1 (408) 944-0800 • fax + 1 (408) 474-1000 • http://www.micrel.com

SY89853U Micrel, Inc.

## **Functional Block Diagram**





### **Truth Table**

| SEL Q |                  |
|-------|------------------|
| 0     | IN0 Input Select |
| 1     | IN1 Input Select |

## Ordering Information<sup>(1)</sup>

| Part Number                 | Package<br>Type | Operating<br>Range | Package Marking                          | Lead Finish    |
|-----------------------------|-----------------|--------------------|------------------------------------------|----------------|
| SY89853UMG                  | QFN-32          | Industrial         | SY89853U with Pb-Free bar-line indicator | NiPdAu Pb-Free |
| SY89853UMGTR <sup>(2)</sup> | QFN-32          | Industrial         | SY89853U with Pb-Free bar-line indicator | NiPdAu Pb-Free |

#### Notes:

- 1. Contact factory for die availability. Dice are guaranteed at  $T_A = 25^{\circ}C$ , DC Electricals only.
- 2. Tape and Reel.

## **Pin Configuration**



32-Pin QFN

## **Pin Description**

| Pin Number                        | Pin Name                                                    | Pin Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----------------------------------|-------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 25, 28,<br>29, 32<br>1, 4<br>5, 8 | INA0, /INA0,<br>INA1, /INA1,<br>INB0, /INB0,<br>INB1, /INB1 | Differential Inputs: These input pairs are the differential signal inputs to the device. Inputs accept AC- or DC-coupled signals as small as 100mV. Each pin of a pair internally terminates to a VT pin through $50\Omega$ . Note that these inputs will default to an indeterminate state if left open. Connecting one input to VCC and the complementary input-to-GND through $1k\Omega$ resistor can terminate unused differential input pairs. The VT pin is to be left open in this configuration. Please refer to the "Input Interface Applications" section for more details. |
| 10, 13, 16, 17,<br>20, 23         | VCC                                                         | Positive power supply. Bypass with $0.1\mu F//0.01\mu F$ low ESR capacitors. The $0.01\mu F$ capacitor should be as close to VCC pin as possible.                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 14, 19                            | NC                                                          | Not connected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 18<br>15                          | SELA,<br>SELB                                               | Bank A and Bank B Input Channel Select (TTL/CMOS): These TTL/CMOS-compatible inputs select the inputs to the multiplexers. These inputs are internally connected to a $25k\Omega$ pull-up resistor and will default to logic HIGH state if left open.                                                                                                                                                                                                                                                                                                                                 |
| 22, 21<br>12, 11                  | QA, /QA,<br>QB, /QB                                         | Differential Outputs: These LVPECL output pairs are the outputs of the device. They are a logic function of the INA0, INA1, INB0, INB1 and SELA and SELB inputs. Please refer to the "Truth Table" below for details.                                                                                                                                                                                                                                                                                                                                                                 |
| 26, 30<br>2, 6                    | VTA0, VTA1<br>VTB0, VTB1                                    | Input Termination Center-Tap: Each side of the differential input pair terminates to a VT pin. The VTA0, VTA1, VTB0, VTB1 pins provide a center-tap to a termination network for maximum interface flexibility. See "Input Interface Applications" section for details.                                                                                                                                                                                                                                                                                                               |
| 27<br>31<br>3<br>7                | VREF-ACA0,<br>VREF-ACA1,<br>VREF-ACB0,<br>VREF-ACB1         | Reference Voltages: These reference voltage outputs are equivalent to $V_{CC}$ -1.2V. They are used for AC-coupled inputs. Connect VREF-AC directly to the VT pin and bypass with 0.01 $\mu$ F low ESR capacitor to $V_{CC}$ . See "Input Interface Applications" section. Maximum sink/source current is $\pm 1.5$ mA.                                                                                                                                                                                                                                                               |
| 9, 24                             | GND,<br>Exposed Pad                                         | Ground: Ground pins and exposed pad must be connected to the same ground plane.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

SY89853U Micrel, Inc.

## **Absolute Maximum Ratings**(1)

## Operating Ratings<sup>(2)</sup>

| Supply Voltage (V <sub>CC</sub> )                                                  | +2.375V to +2.625V |
|------------------------------------------------------------------------------------|--------------------|
|                                                                                    | +3.0V to +3.6V     |
| Ambient Temperature (T <sub>A</sub> )                                              | 40°C to +85°C      |
| Ambient Temperature (T <sub>A</sub> )<br>Package Thermal Resistance <sup>(3)</sup> |                    |
| QFN $(\theta_{JA})$                                                                |                    |
| StiÌl-Air                                                                          | 35°C/W             |
| 500lfpm                                                                            | 28°C/W             |
| QFN (Ψ <sub>JB</sub> )                                                             |                    |
| Junction-to-Board                                                                  | 16°C/W             |

## DC Electrical Characteristics<sup>(4)</sup>

 $T_A = -40$ °C to +85°C, unless otherwise noted.

| Symbol               | Parameter                                     | Condition                                        | Min                   | Тур                   | Max                   | Units  |
|----------------------|-----------------------------------------------|--------------------------------------------------|-----------------------|-----------------------|-----------------------|--------|
| Vcc                  | Power Supply                                  | V <sub>CC</sub> = 2.5V<br>V <sub>CC</sub> = 3.3V | 2.375<br>3.0          | 2.5<br>3.3            | 2.625<br>3.6          | V<br>V |
| Icc                  | Power Supply Current                          | No load, max. V <sub>CC</sub> .                  |                       | 65                    | 85                    | mA     |
| R <sub>IN</sub>      | Input Resistance<br>(IN-to-VT)                |                                                  | 45                    | 50                    | 55                    | Ω      |
| R <sub>DIFF_IN</sub> | Differential Input Resistance (IN-to-/IN)     |                                                  | 90                    | 100                   | 110                   | Ω      |
| V <sub>IH</sub>      | Input High Voltage<br>(IN, /IN)               | Note 5                                           | V <sub>CC</sub> - 1.6 |                       | Vcc                   | V      |
| V <sub>IL</sub>      | Input Low Voltage<br>(IN, /IN)                |                                                  | 0                     |                       | V <sub>IH</sub> - 0.1 | V      |
| V <sub>IN</sub>      | Input Voltage Swing (IN-to-/IN)               | See Figure 1a.                                   | 0.1                   |                       | 1.7                   | V      |
| $V_{DIFF\_IN}$       | Differential Input Voltage Swing  IN - /IN    | See Figure 1b.                                   | 0.2                   |                       |                       | V      |
| $V_{T\_IN}$          | Maximum Input Voltage (IN-to-V <sub>T</sub> ) |                                                  |                       |                       | 1.28                  | V      |
| V <sub>REF-AC</sub>  | Output Reference Voltage                      |                                                  | V <sub>CC</sub> - 1.3 | V <sub>CC</sub> - 1.2 | V <sub>CC</sub> - 1.1 | V      |

#### Notes:

- Permanent device damage may occur if absolute maximum ratings are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to absolute maximum ratings conditions for extended periods may affect device reliability.
- The data sheet limits are not guaranteed if the device is operated beyond the operating ratings.
- 3. Package thermal resistance assumes exposed pad is soldered (or equivalent) to the devices most negative potential on the PCB. θ<sub>JA</sub> and ψ<sub>JB</sub> values are determined for a 4-layer board in still-air, unless otherwise stated.
- 4. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established.
- 5. V<sub>IH</sub> (min) not lower than 1.2V.

## LVPECL Outputs DC Electrical Characteristics<sup>(5)</sup>

 $V_{CC}$  = 2.5V ±5% or 3.3V ±10%;  $R_L$  = 50 $\Omega$  to  $V_{CC}$ -2V;  $T_A$  = -40°C to +85°C, unless otherwise noted.

| Symbol                | Parameter                                 | Condition      | Min                    | Тур  | Max                    | Units |
|-----------------------|-------------------------------------------|----------------|------------------------|------|------------------------|-------|
| V <sub>OH</sub>       | Output High Voltage (Q, /Q)               |                | V <sub>CC</sub> -1.145 |      | V <sub>CC</sub> -0.895 | ٧     |
| V <sub>OL</sub>       | Output Low Voltage (Q, /Q)                |                | V <sub>CC</sub> -1.945 |      | V <sub>CC</sub> -1.695 | V     |
| V <sub>OUT</sub>      | Output Voltage Swing (Q, /Q)              | See Figure 1a. | 400                    | 800  |                        | mV    |
| V <sub>DIFF-OUT</sub> | Differential Output Voltage Swing (Q, /Q) | See Figure 1b. | 800                    | 1600 |                        | mV    |

## LVTTL/CMOS DC Electrical Characteristics<sup>(5)</sup>

 $V_{CC}$  = 2.5V ±5% or 3.3V ±10%;  $T_A$  = -40°C to +85°C, unless otherwise noted.

| Symbol          | Parameter          | Condition         | Min  | Тур | Max | Units |
|-----------------|--------------------|-------------------|------|-----|-----|-------|
| V <sub>IH</sub> | Input High Voltage |                   | 2.0  |     |     | V     |
| V <sub>IL</sub> | Input Low Voltage  |                   |      |     | 0.8 | V     |
| I <sub>IH</sub> | Input High Current | $V_{IN} = V_{CC}$ |      |     | 75  | μA    |
| I <sub>IL</sub> | Input Low Current  | $V_{IN} = 0.5V$   | -300 |     |     | μA    |

#### Notes:

5. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established.

## AC Electrical Characteristics<sup>(6)</sup>

 $V_{CC}$  = 2.5V ±5% or 3.3V ±10%;  $T_A$  = -40°C to + 85°C,  $R_L$  = 50 $\Omega$  to  $V_{CC}$ -2V, unless otherwise stated.

| Symbol                         | Parameter                                                 | Condition                       | Min | Тур | Max | Units             |
|--------------------------------|-----------------------------------------------------------|---------------------------------|-----|-----|-----|-------------------|
| f <sub>MAX</sub>               | Maximum Operating Frequency                               | NRZ Data                        | 2.5 |     |     | Gbps              |
|                                |                                                           | Clock, V <sub>OUT</sub> > 400mV | 2.5 |     |     | GHz               |
| t <sub>pd</sub>                | Propagation Delay                                         |                                 |     |     |     |                   |
|                                | IN-to-Q                                                   |                                 | 160 | 250 | 360 | ps                |
|                                | SEL-to-Q                                                  |                                 | 100 | 260 | 400 | ps                |
| t <sub>pd</sub><br>Tempco      | Differential Propagation Delay<br>Temperature Coefficient |                                 |     | 143 |     | fs/ °C            |
| t <sub>SKEW</sub>              | Input-to-Input Skew (Within-bank)                         | Note 7                          |     | 10  | 20  | ps                |
|                                | Bank-to-Bank Skew                                         | Note 8                          |     | 12  | 25  | ps                |
| t <sub>JITTER</sub>            | Data                                                      |                                 |     |     |     |                   |
|                                | Random Jitter (RJ)                                        | Note 9                          |     |     | 1   | ps <sub>RMS</sub> |
|                                | Deterministic Jitter (DJ)                                 | Note 10                         |     |     | 10  | pspp              |
|                                | Clock                                                     |                                 |     |     |     |                   |
|                                | Cycle-to-Cycle Jitter                                     | Note 11                         |     |     | 1   | ps <sub>RMS</sub> |
|                                | Total Jitter (TJ)                                         | Note 12                         |     |     | 10  | ps <sub>PP</sub>  |
|                                | Crosstalk-Induced Jitter                                  |                                 |     |     |     |                   |
|                                | Channel-to-Channel (Within-bank)                          | Note 13, within-bank            |     |     | 0.7 | ps <sub>RMS</sub> |
| t <sub>r,</sub> t <sub>f</sub> | Output Rise/Fall Time (20% to 80%)                        | At full output swing.           | 50  | 100 | 180 | ps                |

#### Notes:

- 6. High-speed AC parameters are guaranteed by design and characterization. V<sub>IN</sub> swing ≥ 100mV, unless otherwise stated.
- Input-to-input skew is the difference in time between two inputs to the output within a bank.
- Bank-to-bank skew is the difference in time from input to the output between banks. 8.
- Random jitter is measured with a K28.7 character pattern, measured at <f<sub>MAX</sub>.
- 10. Deterministic jitter is measured at 2.5Gbps with both K28.5 and 2<sup>23</sup>-1 PRBS pattern.
- Cycle-to-cycle jitter definition: the variation of periods between adjacent cycles,  $T_n T_{n-1}$  where T is the time between rising edges of the output signal.
- 12. Total jitter definition: with an ideal clock input of frequency < f<sub>MAX</sub>, no more than one output edge in 10<sup>12</sup> output edges will deviate by more than the specified peak-to-peak jitter value.
- 13. Crosstalk is measured at the output while applying two similar differential clock frequencies that are asynchronous with respect to each other at the inputs.

## **Typical Operating Characteristics**

 $V_{CC}$  = 3.3V ±10%;  $T_A$  = -40°C to + 85°C,  $R_L$  = 50 $\Omega$  to  $V_{CC}$ -2V, unless otherwise stated.



### **Functional Characteristics**

 $V_{CC}$  = 3.3V ±10%;  $T_A$  = –40°C to + 85°C,  $R_L$  = 50 $\Omega$  to  $V_{CC}$  –2V, unless otherwise stated.



## **Single-Ended and Differential Swings**



Figure 1a. Single-Ended Voltage Swing

Figure 1b. Differential Voltage Swing

## **Timing Diagram**



SY89853U Micrel, Inc.

### **Input and Output Stages**







Figure 2b. Simplified LVPECL Output Stage

### **Input Interface Applications**



Figure 3a. LVPECL Interface (DC-Coupled)



Figure 3b. LVPECL Interface (AC-Coupled)



Figure 3c. LVDS Interface



Figure 3d. CML Interface (DC-Coupled)



Figure 3e. CML Interface (AC-Coupled)

### **Output Interface Applications**

LVPECL has high input impedance, very low output (open emitter) impedance, and small signal swing, which result in low EMI. LVPECL is ideal for driving  $50\Omega$  and  $100\Omega$  controlled impedance transmission lines. There are different techniques for terminating

LVPECL outputs: Parallel Termination Thevenin-Equivalent, Parallel Termination (3-resistor), and ACcoupled termination. Unused output pairs may be left floating; however, single-ended outputs must be terminated or balanced.



Note:

- 1. For a 2.5V system, R1 =  $250\Omega$ , R2 =  $62.5 \Omega$ .
- 2. For a 3.3V system, R1 =  $130\Omega$ , R2 =  $82\Omega$ .

Figure 4a. Parallel Thevenin-Equivalent Termination



#### Note:

- 1. For a 2.5V system,  $R_b = 19\Omega$ .
- 2. For a 3.3V system,  $R_b = 50\Omega$ .

Figure 4b. Parallel Termination (3-Resistor)



Note:

For a 2.5V system,  $R = 50\Omega$ .

Figure 4c. AC-Coupled Termination



#### Note:

For a 2.5V system, R1 = 250 $\Omega$ , R2 = 62.5  $\Omega$ .

Figure 4d. Parallel Thevenin-Equivalent Termination

### **Related Product and Support Documentation**

| Part Number   | Function                                                   | Data Sheet Link                                      |
|---------------|------------------------------------------------------------|------------------------------------------------------|
| SY58026U      | 5Gbps Dual 2 :1 400mV LVPECL MUX with Internal Termination | www.micrel.com/product-info/products/sy58026u.shtml. |
| HBW Solutions | New Products and Applications                              | www.micrel.com/product-info/products/solutions.shtml |

## **Package Information**









VIEW  $\mathsf{T} \square \mathsf{M}$ 

- ALL DIMENSIONS ARE IN MILLIMETERS, MAX. PACKAGE WARPAGE IS 0.05 mm. MAXIMUM ALLOWABE BURRS IS 0.076 mm IN ALL DIRECTIONS. PIN #1 ID ON TOP WILL BE LASER/INK MARKED.

SIDE VIEW

#### 32-Pin QFN



PCB Thermal Consideration for 32-Pin QFN Package (Always solder, or equivalent, the exposed pad to the PCB)

#### Packages Notes:

- Package meets Level 2 Moisture Sensitivity Classification.
- 2. All parts are dry-packed before shipment.
- Exposed pads must be soldered to a ground for proper thermal management.

### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA

TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com

The information furnished by Micrel in this data sheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2005 Micrel, Incorporated.