

### **Sequential Linear LED Driver with Four Taps**

#### Features

- Optimized for 120 V<sub>AC</sub> Nominal Input Voltage
   120 V<sub>AC</sub> ± 15% input voltage
- Targeted for 8.5W Output Power
- Programmable Overtemperature Protection
  - Provides Gradual Reduction in Light Output with Increasing Temperature
- Active Line Regulation
  - Provides Fairly Constant Output Power over Variations in AC Line Voltage
  - Typical Line Regulation of -12% to +0%
- Four Taps with Two Current Set Resistors
- Allows Optimization of THD
- Optional Reduced Light Output Ripple
  - Provides Continuous Power to the LED
  - Eliminates Strobing
  - Uses an External Ceramic Storage Capacitor
- TRIAC Dimmer Compatible
- Available in a Thermally Enhanced 8-Lead SOIC Package with Heat Slug
  - Larger Creepage Distances between High Voltage and Low Voltage Pins

#### Applications

- LED Lamps
- LED Lighting Fixtures

#### Description

The CL88020 LED Driver Integrated Circuit (IC) is an off-line sequential linear LED driver designed to provide 8.5W of LED power from a 120  $\rm V_{AC}$  nominal input voltage.

CL88020 is designed to drive a long string of inexpensive, low-current LEDs directly from the AC mains. A basic driver circuit consists of Microchip Technology Inc.'s CL88020 LED driver IC, six resistors and a bridge rectifier. Two to four additional components are optional for various levels of transient protection, also with a low-cost NTC to assure remote overtemperature protection (OTP). No capacitors, EMI filters, or power factor correction circuits are needed unless the optional reduced light output ripple feature is desired.

A string of series/parallel LEDs is tapped at four locations. Four linear current regulators sink current at each tap through a single control point and are sequentially turned on and off. High efficiency is achieved by shutting off upstream regulators when downstream regulators achieve regulation. This makes controlling overall input current easier than trying to control multiple current paths, thereby tracking the input sine wave voltage. CL88020 uses a self-commutation technique using only the tap currents themselves; this technique inherently provides smooth transitions from one regulator to the next, without relying on tap voltages or the rectified AC to coordinate the transitions.

#### **PIN DIAGRAM**



### **TYPICAL APPLICATION CIRCUIT**



#### INTERNAL BLOCK DIAGRAM



#### 1.0 ELECTRICAL CHARACTERISTICS

#### **ABSOLUTE MAXIMUM RATINGS**

| TAP <sub>1-4</sub> to GND (non-conducting) –0.5V to +352V     |
|---------------------------------------------------------------|
| OTP, ALR, CS to GND0.3V to (BIAS + 0.5V)                      |
| BIAS to GND0.3V to 14V                                        |
| Maximum current into BIAS pin10 mA                            |
| ESD Rating (OTP, ALR, CS, BIAS, GND pins) Human<br>Body Model |

**Notice:** Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions, above those indicated in the operational listings of this specification, is not intended. Exposure to maximum rating conditions for extended periods may affect device reliability. CL88020 is susceptible to electrostatic discharge (ESD).

#### 1.1 ELECTRICAL SPECIFICATIONS

#### TABLE 1-1: ELECTRICAL CHARACTERISTICS

Electrical Specifications: Unless otherwise specified, all specifications are for  $T_A = T_J = +25^{\circ}$ C. BIAS = 12V. V<sub>TAP</sub> = 20V, ALR pin open, OTP = 5V unless otherwise noted. Boldface specifications apply over the full temperature range  $T_A = T_J = -15^{\circ}$ C to +95°C.

| Parameters                               | Sym.                 | Min.  | Тур.  | Max.  | Units | Conditions                                                                                     |
|------------------------------------------|----------------------|-------|-------|-------|-------|------------------------------------------------------------------------------------------------|
| Power Supply (P <sub>VDD</sub> )         |                      |       |       |       |       |                                                                                                |
| Maximum TAP current capability for TAP 1 | I <sub>TAP,max</sub> | 105   |       |       |       | R <sub>SET</sub> = 6.19Ω                                                                       |
| Maximum TAP current capability for TAP 2 |                      | 110   |       |       | m 4   |                                                                                                |
| Maximum TAP current capability for TAP 3 |                      | 130   |       |       | mA    | R <sub>SET</sub> = 7.50Ω                                                                       |
| Maximum TAP current capability for TAP 4 |                      | 130   | —     |       |       |                                                                                                |
| TAP on resistance for TAP 1              | R <sub>TAP</sub>     | _     |       | 67    |       |                                                                                                |
| TAP on resistance for TAP 2              |                      | _     | —     | 56    | Ω     | $\gamma = e\gamma$                                                                             |
| TAP on resistance for TAP 3              |                      | _     | —     | 56    | 12    | V <sub>TAP</sub> = 6V                                                                          |
| TAP on resistance for TAP 4              |                      | _     | —     | 52    |       |                                                                                                |
| Voltage at BIAS pin                      | V <sub>BIAS</sub>    | 12.0  | 12.5  | 13.64 | V     | I <sub>BIAS</sub> = 0.8 - 5 mA                                                                 |
| Quiescent current consumption            | I <sub>BIAS,Q</sub>  | _     | 550   | 750   | μA    | Note 1                                                                                         |
| Limiting current (measured at TAP 4)     | I <sub>LIM</sub>     | 12.96 | 15.25 | 17.54 | mA    | $V_{ALR}$ = 0V, $R_{SET}$ = 100 $\Omega$                                                       |
| Regulated Tap current for TAP 4          | I <sub>TAP4</sub>    | 121.1 | 127.5 | 133.9 | mA    |                                                                                                |
| TAP 3 to TAP 4 current ratio             | K <sub>TAP3</sub>    | 0.883 | 0.929 | 0.975 |       | $P_{1} = 100$                                                                                  |
| TAP 2 to TAP 4 current ratio             | K <sub>TAP2</sub>    | 0.747 | 0.786 | 0.825 |       | R <sub>SET</sub> = 10Ω;                                                                        |
| TAP 1 to TAP 4 current ratio             | K <sub>TAP1</sub>    | 0.542 | 0.571 | 0.600 |       |                                                                                                |
| Self-commutation (TAP 1 to TAP 2)        | $\Delta V_{CS(REG)}$ | 10    |       |       | mV    | Rset = 100Ω                                                                                    |
|                                          |                      |       | —     | —     |       | (V <sub>CS</sub> at V <sub>TAP2</sub> = 20V) -<br>(V <sub>CS</sub> at V <sub>TAP1</sub> = 20V) |
| Self-commutation (TAP 2 to TAP 3)        |                      | 10    |       |       | mV    | Rset = 100Ω                                                                                    |
|                                          |                      |       | —     | —     |       | (V <sub>CS</sub> at V <sub>TAP3</sub> = 20V) -<br>(V <sub>CS</sub> at V <sub>TAP2</sub> = 20V) |
| Self-commutation (TAP 3 to TAP 4)        |                      | 10    |       |       | mV    | Rset = 100Ω                                                                                    |
|                                          |                      |       |       | _     |       | (V <sub>CS</sub> at V <sub>TAP4</sub> = 20V) -<br>(V <sub>CS</sub> at V <sub>TAP3</sub> = 20V) |

#### TABLE 1-1: ELECTRICAL CHARACTERISTICS (CONTINUED)

Electrical Specifications: Unless otherwise specified, all specifications are for  $T_A = T_J = +25^{\circ}C$ . BIAS = 12V.  $V_{TAP} = 20V$ , ALR pin open, OTP = 5V unless otherwise noted. Boldface specifications apply over the full temperature range  $T_A = T_J = -15^{\circ}C$  to  $+95^{\circ}C$ .

| Peremetere Cum Min Tun Mey Unite Conditions |                     |       |       |       |       |                           |  |
|---------------------------------------------|---------------------|-------|-------|-------|-------|---------------------------|--|
| Parameters                                  | Sym.                | Min.  | Тур.  | Max.  | Units | Conditions                |  |
| TAP 1 to TAP 2 cross regulation             | X-Reg               | -2    |       | 2     | mV    | Rset = 100Ω               |  |
|                                             |                     |       | —     |       |       | I <sub>TAP2</sub> = 2 mA  |  |
|                                             |                     |       |       |       |       | V <sub>TAP1</sub> = 20V   |  |
| TAP 2 to TAP 3 cross regulation             |                     | -2    |       | 2     | mV    | Rset = 100Ω               |  |
|                                             |                     |       | —     |       |       | I <sub>TAP3</sub> = 2 mA  |  |
|                                             |                     |       |       |       |       | V <sub>TAP2</sub> = 20V   |  |
| TAP 3 to TAP 4 cross regulation             |                     | -2    |       | 2     | mV    | Rset = 100Ω               |  |
|                                             |                     |       | —     |       |       | I <sub>TAP4</sub> = 2 mA  |  |
|                                             |                     |       |       |       |       | V <sub>TAP3</sub> = 20V   |  |
|                                             | I <sub>LR,nom</sub> |       |       |       |       | Rset = 100Ω               |  |
| Nominal TAP 4 current                       |                     | —     | 12.75 | —     | mA    | V <sub>ALR</sub> = 1.275V |  |
|                                             |                     |       |       |       |       | V <sub>TAP4</sub> = 20V   |  |
|                                             | I <sub>LR,HI</sub>  |       |       |       |       | Rset = $100\Omega$        |  |
| TAP4 current to I <sub>LR,NOM</sub> ratio   |                     | 0.801 | 0.843 | 0.885 |       | V <sub>ALR</sub> = 1.776V |  |
|                                             |                     |       |       |       |       | V <sub>TAP4</sub> = 20V   |  |
|                                             | I <sub>LR,LO</sub>  |       |       |       |       | Rset = $100\Omega$        |  |
| TAP4 current to I <sub>LR,LO</sub> ratio    |                     | 1.073 | 1.129 | 1.186 |       | V <sub>ALR</sub> = 0.863V |  |
|                                             |                     |       |       |       |       | V <sub>TAP4</sub> = 20V   |  |
|                                             | OTP                 |       |       |       |       | V <sub>OTP</sub> = 1.6V;  |  |
| OPT current limit                           |                     | 9.01  | 10.60 | 12.19 | mA    | $R_{SET} = 100\Omega$     |  |
|                                             |                     |       |       |       |       | V <sub>TAP4</sub> = 20V   |  |

Note 1: Does not include the bias current.

#### TABLE 1-2:TEMPERATURE SPECIFICATIONS

| Parameters                   | Sym            | Min.  | Тур. | Max.   | Units | Conditions |  |  |
|------------------------------|----------------|-------|------|--------|-------|------------|--|--|
| Temperature Ranges           |                |       |      |        |       |            |  |  |
| Operating Temperature Range  | TJ             | -40°C | _    | +125°C | °C    | Note 1     |  |  |
| Storage Temperature Range    | T <sub>A</sub> | -65°C | _    | +150°C | °C    |            |  |  |
| Package Thermal Resistances  |                |       |      |        |       |            |  |  |
| Thermal Resistance, 8LD-SOIC | θ.ις           | _     | +8°C | _      | °C/W  | Note 2     |  |  |

**Note 1:** The Operating Temperature Range is specified at the junction. The junction temperature must be computed using the thermal resistance (TR) from junction-to-case, and the case-to-ambient TR of the PCB design.

2: Thermal resistance is measured from junction to bottom metal slug.

#### 2.0 PIN DESCRIPTION

TADLE 04.

The descriptions of the pins are listed in Table 2-1.

| TABLE 2-1: PIN DESCRIPTION |      |                                                                                                                                                    |  |  |  |  |
|----------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Pin #                      | Name | Description                                                                                                                                        |  |  |  |  |
| 1                          | TAP1 | Drives the most upstream LED string                                                                                                                |  |  |  |  |
| 2                          | TAP2 | Drives the first and second LED strings                                                                                                            |  |  |  |  |
| 3                          | TAP3 | Drives the first, second and third LED strings                                                                                                     |  |  |  |  |
| 4                          | TAP4 | Drives all 4 LED strings                                                                                                                           |  |  |  |  |
| 5                          | CS   | Used to set the currents in the Taps                                                                                                               |  |  |  |  |
| 6                          | OTP  | Provides remote Over-Temperature protection.                                                                                                       |  |  |  |  |
| 7                          | BIAS | Provides power to the IC using an internal shunt regulator. It is recommended to be bypassed with a low ESR ceramic capacitor (at least 1 $\mu$ F) |  |  |  |  |
| 8                          | ALR  | An external resistive voltage divider and capacitor provide line regulation for the TAP currents                                                   |  |  |  |  |
| 9                          | GND  | Regulator ground                                                                                                                                   |  |  |  |  |

#### 2.1 TAP1 Pin

Open drain power FET connection to the first/top LED string.

#### 2.2 TAP2 Pin

Open drain power FET connection to the second LED string.

#### 2.3 TAP3 Pin

Open drain power FET connection to the third LED string.

#### 2.4 TAP4 Pin

Open drain power FET connection to the fourth/bottom LED string.

#### 2.5 Current Set Pin (CS)

A resistor from this pin to ground sets the LED string current.

### 2.6 Over-temperature Protection Pin (OTP)

This input is connected to a resistor/NTC-thermistor combination to reduce the LED current when the temperature becomes too high.

#### 2.7 BIAS Pin

An input pin to provide voltage to the chip. The BIAS pin is the input to a shunt regulator and must be fed by a current source, not a fixed voltage.

#### 2.8 Active Line Regulation Pin (ALR)

This input pin is connected to an RC network to sense the input main voltage and regulate the LED string current against variations in AC input voltage.

#### 2.9 Ground Terminal (GND)

Reference ground for all input voltages.

#### 3.0 FUNCTIONAL DESCRIPTION

#### 3.1 Introduction

The CL88020 Sequential Linear LED Driver is designed to drive a long string of inexpensive, low-current LEDs directly from the AC mains. A string of series/parallel LEDs is tapped at four locations. Four linear current regulators sink current at each tap through a single control point and are sequentially turned on and off.

This IC is targeted to drive a string of LEDs from a nominal 120  $V_{AC}$  input voltage and provide 8.5W of output power.

It has an internal line regulation circuit to regulate the output power as the line voltage changes from minimum to maximum. It also includes a remote over-temperature protection which allows thermal de-rating of the output power using a remote NTC to sense the LED temperature.

#### 3.2 Principle of Operation

The CL88020 employs a very simple method of implementing single-point control and self-commutation, as shown in Figure 3-1. The single current sense resistor to ground ( $R_{CS}$ ) comprises single-point control. Each taps' error amplifier shares this single control point, although only one err amp is active at any one time.



FIGURE 3-1: Tap Commutation.

Each current regulator has its own reference voltage, derived from a resistive voltage divider such that:

 $V_{REF4} > V_{REF3} > V_{REF2} > V_{REF1}$ 

Initially, V<sub>CS</sub> is at 0V, causing all the current regulators to be turned on but not conducting. Once the rectified AC rises high enough to forward bias the first LED string segment, the first current regulator begins conducting. Eventually it achieves regulation. At this point V<sub>REF1</sub> and V<sub>CS</sub> are in equilibrium. As the rectified AC continues to rise, the next LED segment becomes forward biased. Since the second regulator's reference voltage (V<sub>REF2</sub>) is higher than V<sub>CS</sub>, the second regulator is already on and begins conducting (although not regulating), injecting current (I<sub>TAP2</sub>) into the single control point., raising the V<sub>CS</sub> voltage. The first regulator responds to the increase in V<sub>CS</sub> by reducing I<sub>TAP1</sub> such that V<sub>CS</sub> remains equal to V<sub>REF1</sub>.

#### **EQUATION 3-1:**

$$I_{TAP1} = \frac{V_{REF1}}{R_{CS}} - I_{TAP2}$$

 $I_{TAP1}$  continues to decrease as  $I_{TAP2}$  increases. When the rectified AC rises sufficiently for the second regulator to achieve regulation,  $V_{CS}$  increases to be equal with  $V_{REF2}$ . With  $V_{CS}$  now greater than  $V_{REF1}$ , the first regulator is effectively shut off and the second regulator takes over. This repeats for the other taps and also works in reverse as the rectified AC passes the peak and begins decreasing.

This simple self-commutating mechanism and singlepoint control automatically sequences the current regulators and assures smooth tap-to-tap transitions.

#### 3.2.1 ACTIVE LINE REGULATION (ALR)

Without compensating for line voltage variations, as the AC voltage increases, downstream LED segments become active. In addition, the dwell time at the higher tap currents increases as AC voltage goes up. This causes brightness to increase with AC voltage, resulting in poor line regulation.

The ALR circuit maintains fairly constant output power over variations in AC line voltage. It is not a closed loop system that directly monitors and corrects output power. Instead it monitors the voltage applied to the LED string and uses it to adjust the reference voltage provided by the OTP circuit. The circuit used for achieving the active line regulation is shown in Figure 3-2.



FIGURE 3-2: ALR Circuit.

Under normal operation (OTP not activated) the OTP limiting voltage is essentially the reference voltage used to set the tap currents. The ALR circuit adjusts this voltage up or down to compensate for variations in the AC line voltage as represented by the voltage at the ALR pin.

#### **EQUATION 3-2:**

$$V_{REF4} = 1.275 V - \left(\frac{V_{ALR} - 1.275 V}{300 k\Omega} \cdot 120 k\Omega\right)$$

The external resistor divider at the ALR pin is usually chosen such that the average voltage at the pin is 1.275V at nominal 120  $V_{AC}$  input. The ALR divider is connected after the first LED segment to increase its sensitivity to changes in the AC line voltage.

The function of the limiter circuit is three-fold. Except during OTP, the limiting voltage is fixed. First, during the initial application of power, the ALR filter capacitor  $(C_{ALR})$  is at 0V. This would result in high LED current until  $C_{ALR}$  charges up. Without a limiter, this would cause a bright flash at turn-on. The second purpose of the limiter is during dimming, where the average ALR voltage will be low, causing the LED drive current to be high. This defeats the dimmer and could result in excessive currents. Lastly, during an overtemperature condition, the OTP circuit gradually lowers the limiting voltage from its fixed value. This reduces the power applied to the LEDs, lowering their temperature until an equilibrium is established.

#### 3.2.2 OVERTEMPERATURE PROTECTION (OTP)

OTP uses an inexpensive, external NTC thermistor to remotely sense LED temperature. The thermistor can be located in close proximity to the LEDs, providing near-direct LED temperature monitoring. The OTP temperature is adjustable via selection of NTC resistance. It is essential that OTP operate linearly, gradually reducing output power as temperature increases. The thermistor is arranged in a full-bridge configuration with the active arm consisting of the NTC and a discrete resistor to V<sub>BIAS</sub> (Figure 3-3). The passive arm consists of internal resistors. The thermistors' resistance versus temperature curve asymptotically approaches  $0\Omega$  as temperature rises. To provide a well-defined window between the threshold temperature and the extinguishing temperature, a small segment of the thermistors' resistance-temperature curve must be used.





 $R_{OF}$  and the parallel combination of  $R_{OU}$  and  $R_{OL}$  determine OTP gain and set the width of the OTP window — the higher the gain, the narrower the window. Offset is determined by the passive arm of the bridge and sets the location of the OTP window along the temperature axis.

If OTP is unused, the OTP pin should be connected to  $\ensuremath{\mathsf{V}_{\text{DD}}}\xspace$ 

The output of the OTP amplifier (which is used as a limit for the ALR amplifier) can be expressed as:

#### **EQUATION 3-3:**

| $V_{REF4} = R_{OF} \cdot \left[ V_{OTP} \cdot \left( \frac{1}{R_{OF}} + \frac{1}{R_{OU}} + \frac{1}{R_{OL}} \right) - \frac{V_{BIAS}}{R_{OU}} \right]$ |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| $= (2.979 \cdot V_{OTP} - (0.3125 \cdot V_{BIAS}))$                                                                                                    |  |

Note that in the above equation, it is assumed that the input voltage is at nominal value and there is no adjustment to the reference due to the ALR circuit.

The output of the OTP amplifier is internally clamped to 1.575V, which corresponds to a voltage of 1.787V at the OTP pin when  $V_{BIAS}$  is 12.0 volts. As the voltage at the OTP pin decreases to 1.686V, the output of the OTP amplifier falls to 1.275V. It is at this point, the OTP circuit starts modifying the TAP currents and causes thermal derating.

Using two fixed resistors and one NTC, both the breakpoint and the slope of the derating curve can be set independently.

For example, consider a case with a breakpoint of 85°C with a derating curve such that the LED driver is at 20% of full power at 110°C. So, the VREF4 voltages at 85°C and 110°C are 1.275V and 0.255V respectively. The NTC thermistor used is a 470 k $\Omega$ , with a Bvalue of 4500K. The NTC resistance at a given temperature (Tc, expressed in °C) can be expressed as:

**EQUATION 3-4:** 

$$R_{NTC, Tc} = R_{NTC, 25C} \cdot e^{-B \cdot \left(\frac{1}{298K} - \frac{1}{Tc + 273}\right)}$$

Using Equation 3-4, the corresponding NTC resistances at 85°C and 110°C are 33.4 k $\Omega$  and 14.2 k $\Omega.$ Using these NTC resistance values,  $\mathsf{R}_{OW}$  and  $\mathsf{R}_{OT}$  can then be computed. The final set of values that are computed assuming 12.0 volts  $V_{\text{BIAS}}$  are provided in the Table 3-1.

| TABLE 3-1: | OVERTEMPERATURE |
|------------|-----------------|
|            | PROTECTION      |

| Parameter         | 25C     | 85C     | 110C    |
|-------------------|---------|---------|---------|
| R <sub>OT</sub>   | 511 kΩ  | 511 kΩ  | 511 kΩ  |
| R <sub>OW</sub>   | 49.9 kΩ | 49.9 kΩ | 49.9 kΩ |
| R <sub>NTC</sub>  | 470 kΩ  | 33.4 kΩ | 14.2 kΩ |
| V <sub>OTP</sub>  | 6.05V   | 1.68V   | 1.34V   |
| V <sub>REF4</sub> | 1.575V  | 1.262V  | 0.234V  |

#### 3.2.3 **RIPPLE REDUCTION (OPTIONAL)**

Low output ripple is achieved using a capacitor and four diodes. The capacitor may one or more paralleled ceramic capacitors or a single electrolytic. Multiple ceramic capacitors may be needed due to their poor voltage coefficient. The four diodes may be obtained in a single small package. The LED and rectifier arrangement is shown in Figure 3-4.

With this method all currents, including ripple capacitor charging and discharging currents, are controlled, passing through the same single control point. This allows the input current wave-shape to be maintained and avoids peak-charging the ripple-reduction capacitor.



Ripple Reduction Circuit.

The CL88020 with the ripple reduction circuit operates in four phases: recharge, hold-up, direct and under certain conditions, idle. Note that all active current paths include Segment 1, assuring uninterrupted light output during all phases of operation, excluding the idle phase.

#### Recharge (red path)

Recharging of the ripple capacitor ( $C_{RPL}$ ) occurs when ( $V_{RAC} - V_{SEG1}$ ) >  $V_{CRPL}$ . The maximum voltage that  $C_{RPL}$  can be charged to is:

 $V_{CRP(max)} = V_{SEG2} + V_{SEG3} + V_{SEG4}$ 

The numbers of LEDs for each segment must be chosen carefully so as not to exceed  $C_{RPL}$ 's voltage rating while at the same time allowing  $C_{RPL}$  to charge up to a voltage sufficient to drive at least SEG1. To provide continuous light output, the recharge path must include LEDs.

#### Hold-Up (green path)

When the rectified AC falls below  $V_{CRPL}$ , the capacitor takes over, supplying the LEDs. The discharge path flows through  $R_{SET1}$  only. Since this is lesser sense resistance than for the other current paths, the current for the hold-up phase will be higher. This allows for normal currents to be drawn from the AC line to better track the input voltage sine wave while allowing a higher current during the hold-up interval.

#### Direct (purple paths)

When  $V_{CRPL} < V_{RAC} < (V_{CRPL} + V_{SEG1})$ , the LEDs are supplied directly from the AC line. The window when the direct phase is active is determined by  $V_{SEG1}$ .

#### Idle (no path)

At low AC line voltages, there is not enough voltage to charge  $C_{RPL}$  sufficiently to power SEG1 and strobing will occur. Also, strobing will occur if  $C_{RPL}$  is too small.

#### 4.0 PACKAGING INFORMATION

#### 4.1 Package Marking Information



| Legend: | XXX<br>Y<br>YY<br>WW<br>NNN<br>(©3)<br>* | Product Code or Customer-specific information<br>Year code (last digit of calendar year)<br>Year code (last 2 digits of calendar year)<br>Week code (week of January 1 is week '01')<br>Alphanumeric traceability code<br>Pb-free JEDEC <sup>®</sup> designator for Matte Tin (Sn)<br>This package is Pb-free. The Pb-free JEDEC designator ((3))<br>can be found on the outer packaging for this package. |
|---------|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | be carrie<br>characters                  | nt the full Microchip part number cannot be marked on one line, it will<br>d over to the next line, thus limiting the number of available<br>s for product code or customer-specific information. Package may or<br>include the corporate logo.                                                                                                                                                            |

# 8-Lead Small Outline Integrated Circuit (5DX) - .150 In. (3.90 mm) Body [SOIC] With 3.30x2.41 mm Exposed Pad

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Microchip Technology Drawing C04-419A Sheet 1 of 2

# 8-Lead Small Outline Integrated Circuit (5DX) - .150 In. (3.90 mm) Body [SOIC] With 3.30x2.41 mm Exposed Pad

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | MILLIMETERS |          |          |      |  |  |  |
|--------------------------|-------------|----------|----------|------|--|--|--|
| Dimension                | Limits      | MIN      | NOM      | MAX  |  |  |  |
| Number of Pins           | Ν           |          | 8        |      |  |  |  |
| Pitch                    | е           |          | 1.27 BSC |      |  |  |  |
| Overall Height           | Α           | -        | -        | 1.70 |  |  |  |
| Molded Package Thickness | A2          | 1.25     | 1.45     | -    |  |  |  |
| Standoff §               | A1          | 0.00     | -        | 0.15 |  |  |  |
| Overall Width            | E           |          | 6.00 BSC |      |  |  |  |
| Molded Package Width     | E1          |          | 3.90 BSC |      |  |  |  |
| Overall Length           | D           | 4.90 BSC |          |      |  |  |  |
| Exposed Pad Width        | E2          | 1.78     | -        | -    |  |  |  |
| Exposed Pad Length       | D2          | 2.67     | -        | -    |  |  |  |
| Chamfer (Optional)       | h           | 0.15     | -        | -    |  |  |  |
| Foot Length              | L           | 0.40     | 0.71     | 1.27 |  |  |  |
| Footprint                | L1          |          | 1.04 REF |      |  |  |  |
| Lead Thickness           | С           | 0.10     | -        | 0.25 |  |  |  |
| Lead Width               | b           | 0.31     | -        | 0.51 |  |  |  |
| Foot Angle               | Θ           | 0°       | -        | 8°   |  |  |  |
| Lead Angle               | Θ2          | 0°       | -        | -    |  |  |  |
| Mold Draft Angle         | Θ1          | 0°       | -        | 15°  |  |  |  |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. Dimensioning and tolerancing per ASME Y14.5M
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-419A Sheet 2 of 2



#### RECOMMENDED LAND PATTERN

|                            | MILLIMETERS |      |          |      |
|----------------------------|-------------|------|----------|------|
| Dimension                  | MIN         | NOM  | MAX      |      |
| Contact Pitch              | E           |      | 1.27 BSC |      |
| Optional Center Pad Width  | X2          | 1.78 |          |      |
| Optional Center Pad Length | Y2          | 2.67 |          |      |
| Contact Pad Spacing        | С           |      | 5.40     |      |
| Contact Pad Width (X20)    | X1          |      |          | 0.60 |
| Contact Pad Length (X20)   | Y1          |      |          | 1.55 |
| Thermal Via Diameter       | V           |      | 0.30     |      |
| Thermal Via Pitch          | EV          |      | 1.00     |      |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

2. For best soldering results, thermal vias, if used, should be filled or tented to avoid solder loss during reflow process

Microchip Technology Drawing C04-2419A

NOTES:

#### APPENDIX A: REVISION HISTORY

#### Revision A (May 2017)

• Original Release of this Document.

NOTES:

#### **PRODUCT IDENTIFICATION SYSTEM**

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

| PART NO. X              | - <u>x</u> - <u>xx</u>                             | Exa | amples:        |                                                |
|-------------------------|----------------------------------------------------|-----|----------------|------------------------------------------------|
| Device Tape<br>Red      |                                                    | a)  | CL88020T-E/SE: | Sequential Linear<br>LED Driver with 4<br>Taps |
| Device:                 | CL88020= Sequential Linear LED Driver with 4 Taps  |     |                |                                                |
| Tape and Reel<br>Option | T = Tape and Reel                                  |     |                |                                                |
| Temperature Range       | E = $-40^{\circ}$ C to $+125^{\circ}$ C (Extended) |     |                |                                                |
| Package:                | SE =                                               |     |                |                                                |

NOTES:

#### Note the following details of the code protection feature on Microchip devices:

- · Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELoQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.

### QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

#### Trademarks

The Microchip name and logo, the Microchip logo, AnyRate, AVR, AVR logo, AVR Freaks, BeaconThings, BitCloud, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, Heldo, JukeBlox, KEELoa, KEELoa logo, Kleer, LANCheck, LINK MD, maXStylus, maXTouch, MediaLB, megaAVR, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, Prochip Designer, QTouch, RightTouch, SAM-BA, SpyNIC, SST, SST Logo, SuperFlash, tinyAVR, UNI/O, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

ClockWorks, The Embedded Control Solutions Company, EtherSynch, Hyper Speed Control, HyperLight Load, IntelliMOS, mTouch, Precision Edge, and Quiet-Wire are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, BodyCom, chipKIT, chipKIT logo, CodeGuard, CryptoAuthentication, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, Mindi, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PureSilicon, QMatrix, RightTouch logo, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2017, Microchip Technology Incorporated, All Rights Reserved. ISBN: 978-1-5224-1676-0



### **Worldwide Sales and Service**

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support

Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Austin, TX Tel: 512-257-3370

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

**Chicago** Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

Dallas Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800

Raleigh, NC Tel: 919-844-7510

New York, NY Tel: 631-435-6000

San Jose, CA Tel: 408-735-9110 Tel: 408-436-4270

**Canada - Toronto** Tel: 905-695-1980 Fax: 905-695-2078

#### ASIA/PACIFIC

Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway

Harbour City, Kowloon Hong Kong Tel: 852-2943-5100 Fax: 852-2401-3431

Australia - Sydney Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

**China - Beijing** Tel: 86-10-8569-7000 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

China - Chongqing Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

China - Dongguan Tel: 86-769-8702-9880

China - Guangzhou Tel: 86-20-8755-8029

**China - Hangzhou** Tel: 86-571-8792-8115 Fax: 86-571-8792-8116

China - Hong Kong SAR Tel: 852-2943-5100

Fax: 852-2401-3431 China - Nanjing Tel: 86-25-8473-2460 Fax: 86-25-8473-2470

**China - Qingdao** Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-3326-8000 Fax: 86-21-3326-8021

China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8864-2200 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256 ASIA/PACIFIC

**China - Xiamen** Tel: 86-592-2388138 Fax: 86-592-2388130

China - Zhuhai Tel: 86-756-3210040 Fax: 86-756-3210049

India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-3019-1500

**Japan - Osaka** Tel: 81-6-6152-7160 Fax: 81-6-6152-9310

**Japan - Tokyo** Tel: 81-3-6880- 3770 Fax: 81-3-6880-3771

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

Malaysia - Penang Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069

**Singapore** Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-5778-366 Fax: 886-3-5770-955

Taiwan - Kaohsiung Tel: 886-7-213-7830

Taiwan - Taipei Tel: 886-2-2508-8600 Fax: 886-2-2508-0102

Thailand - Bangkok Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### EUROPE

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

**Denmark - Copenhagen** Tel: 45-4450-2828 Fax: 45-4485-2829

Finland - Espoo Tel: 358-9-4520-820

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

France - Saint Cloud Tel: 33-1-30-60-70-00

**Germany - Garching** Tel: 49-8931-9700 **Germany - Haan** Tel: 49-2129-3766400

Germany - Heilbronn Tel: 49-7131-67-3636

Germany - Karlsruhe Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Germany - Rosenheim Tel: 49-8031-354-560

Israel - Ra'anana Tel: 972-9-744-7705

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

Italy - Padova Tel: 39-049-7625286

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

Norway - Trondheim Tel: 47-7289-7561

Poland - Warsaw Tel: 48-22-3325737

Romania - Bucharest Tel: 40-21-407-87-50

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

Sweden - Gothenberg Tel: 46-31-704-60-40

**Sweden - Stockholm** Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820