# LPC43S70 32-bit ARM Cortex-M4 + 2 x M0 MCU; 282 kB SRAM; Ethernet; two HS USBs; 80 Msps 12-bit ADC; configurable peripherals, AES engine Rev. 1.2 — 15 March 2016 **Product data sheet** ## 1. General description The LPC43S70 are ARM Cortex-M4 based microcontrollers for embedded applications which include an ARM Cortex-M0 coprocessor and an ARM Cortex-M0 subsystem for managing peripherals, 282 kB of SRAM, advanced configurable peripherals such as the State Configurable Timer (SCTimer/PWM) and the Serial General Purpose I/O (SGPIO) interface, security features with AES engine, two High-speed USB controllers, Ethernet, LCD, an external memory controller, and multiple digital and analog peripherals including a high-speed 12-bit ADC. The LPC43S70 operate at CPU frequencies of up to 204 MHz. The ARM Cortex-M4 is a 32-bit core that offers system enhancements such as low power consumption, enhanced debug features, and a high level of support block integration. The ARM Cortex-M4 CPU incorporates a 3-stage pipeline, uses a Harvard architecture with separate local instruction and data buses as well as a third bus for peripherals, and includes an internal prefetch unit that supports speculative branching. The ARM Cortex-M4 supports single-cycle digital signal processing and SIMD instructions. A hardware floating-point unit is integrated in the core. The ARM Cortex-M4 with floating-point unit is often referred to as M4F. The LPC43S70 include an application ARM Cortex-M0 coprocessor and a second ARM Cortex-M0 subsystem for managing the SGPIO and SPI peripherals. The ARM Cortex-M0 core is an energy-efficient and easy-to-use 32-bit core which is code- and tool-compatible with the Cortex-M4 core. Both Cortex-M0 cores offer up to 204 MHz performance with a simple instruction set and reduced code size. The Cortex-M0 does not support hardware multiply. #### 2. Features and benefits - Main Cortex-M4 processor - ◆ ARM Cortex-M4 processor, running at frequencies of up to 204 MHz. - ◆ Built-in Memory Protection Unit (MPU) supporting eight regions. - Built-in Nested Vectored Interrupt Controller (NVIC). - Hardware floating-point unit. - Non-maskable Interrupt (NMI) input. - JTAG and Serial Wire Debug (SWD), serial trace, eight breakpoints, and four watch points. - Enhanced Trace Module (ETM) and Enhanced Trace Buffer (ETB) support. - System tick timer. - Cortex-M0 coprocessor - ARM Cortex-M0 coprocessor capable of off-loading the main ARM Cortex-M4 processor. - Running at frequencies of up to 204 MHz. - JTAG and built-in NVIC. - Cortex-M0 subsystem - ◆ ARM Cortex-M0 processor controlling the SPI and SGPIO peripherals residing on a separate AHB multilayer matrix with direct access to 2 kB + 16 kB of SRAM. - Running at frequencies of up to 204 MHz. - Connected via a core-to-core bridge to the main AHB multilayer matrix and the main ARM Cortex-M4 processor. - JTAG and built-in NVIC. - On-chip memory - 264 kB SRAM for code and data use on the main AHB multilayer matrix plus 18 kB of SRAM on the Cortex-M0 subsystem. - Multiple SRAM blocks with separate bus access. Two SRAM blocks can be powered down individually. - ♦ 64 kB ROM containing boot code and on-chip software drivers. - ◆ 64-bit of One-Time Programmable (OTP) memory for general-purpose use. - ◆ Two banks (256 bit total) One-Time Programmable (OTP) memory for AES key storage. One bank can store an encrypted key for decoding the boot image. - AES engine for encryption and decryption of the boot image and data with DMA support and programmable via a ROM-based API. - Configurable digital peripherals - Serial GPIO (SGPIO) interface. - State Configurable Timer (SCT) subsystem on AHB. - Global Input Multiplexer Array (GIMA) allows to cross-connect multiple inputs and outputs to event driven peripherals like the timers, SCT, and ADC0/1. - Serial interfaces - Quad SPI Flash Interface (SPIFI) with four lanes and up to 52 MB per second. - ◆ 10/100T Ethernet MAC with RMII and MII interfaces and DMA support for high throughput at low CPU load. Support for IEEE 1588 time stamping/advanced time stamping (IEEE 1588-2008 v2). - One High-speed USB 2.0 Host/Device/OTG interface with DMA support and on-chip high-speed PHY. - One High-speed USB 2.0 Host/Device interface with DMA support, on-chip full-speed PHY and ULPI interface to external high-speed PHY. - ◆ USB interface electrical test software included in ROM USB stack. - One 550 UART with DMA support and full modem interface. - Three 550 USARTs with DMA and synchronous mode support and a smart card interface conforming to ISO7816 specification. One USART with IrDA interface. - ◆ Two C\_CAN 2.0B controllers with one channel each. Use of C\_CAN controller excludes operation of all other peripherals connected to the same bus bridge. See Figure 1 and Ref. 1. - Two SSP controllers with FIFO and multi-protocol support. Both SSPs with DMA support. - One SPI controller. - ◆ One Fast-mode Plus I<sup>2</sup>C-bus interface with monitor mode and with open-drain I/O pins conforming to the full I<sup>2</sup>C-bus specification. Supports data rates of up to 1 Mbit/s. - ◆ One standard I<sup>2</sup>C-bus interface with monitor mode and with standard I/O pins. - ◆ Two I<sup>2</sup>S interfaces, each with DMA support and with one input and one output. - Digital peripherals - External Memory Controller (EMC) supporting external SRAM, ROM, NOR flash, and SDRAM devices. - LCD controller with DMA support and a programmable display resolution of up to 1024 H × 768 V. Supports monochrome and color STN panels and TFT color panels; supports 1/2/4/8 bpp Color Look-Up Table (CLUT) and 16/24-bit direct pixel mapping. - Secure Digital Input Output (SD/MMC) card interface. - Eight-channel General-Purpose DMA (GPDMA) controller can access all memories on the AHB and all DMA-capable AHB slaves. - 164 General-Purpose Input/Output (GPIO) pins with configurable pull-up/pull-down resistors and open-drain mode. - GPIO registers are located on the AHB for fast access. GPIO ports have DMA support. - Up to eight GPIO pins can be selected from all GPIO pins as edge and level sensitive interrupt sources. - Two GPIO group interrupt modules enable an interrupt based on a programmable pattern of input states of a group of GPIO pins. - ◆ Four general-purpose timer/counters with capture and match capabilities. - ◆ One motor control Pulse Width Modulator (PWM) for three-phase motor control. - One Quadrature Encoder Interface (QEI). - Repetitive Interrupt timer (RI timer). - Windowed watchdog timer (WWDT). - Ultra-low power Real-Time Clock (RTC) on separate power domain with 256 bytes of battery powered backup registers. - Alarm timer; can be battery powered. - Analog peripherals - One 10-bit DAC with DMA support and a data conversion rate of 400 kSamples/s. LBGA256 package only. - ◆ Two 8-channel, 10-bit ADCs (ADC0/1) with DMA support and a data conversion rate of 400 kSamples/s for a total of 16 independent channels. The 10-bit ADCs are only available on the LBGA256 package. - One 6-channel, 12-bit high-speed ADC (ADCHS) with DMA support and a data conversion rate of 80 MSamples/s. - Unique ID for each device. - Clock generation unit - Crystal oscillator with an operating range of 1 MHz to 25 MHz. - 12 MHz Internal RC (IRC) oscillator trimmed to 1 % accuracy over temperature and voltage. - ◆ Ultra-low power Real-Time Clock (RTC) crystal oscillator. #### 32-bit ARM Cortex-M4/M0 microcontroller - Three PLLs allow CPU operation up to the maximum CPU rate without the need for a high-frequency crystal. The second PLL is dedicated to the High-speed USB, the third PLL can be used as audio PLL. - Clock output. - Power - ◆ Single 3.3 V (2.2 V to 3.6 V) power supply with on-chip DC-to-DC converter for the core supply and the RTC power domain. - RTC power domain can be powered separately by a 3 V battery supply. - ◆ Four reduced power modes: Sleep, Deep-sleep, Power-down, and Deep power-down. - Processor wake-up from Sleep mode via wake-up interrupts from various peripherals. - Wake-up from Deep-sleep, Power-down, and Deep power-down modes via external interrupts and interrupts generated by battery powered blocks in the RTC power domain. - ◆ Brownout detect with four separate thresholds for interrupt and forced reset. - Power-On Reset (POR). - Available as LBGA256 and TFBGA100 packages. # 3. Applications - Motor control - Power management - White goods - RFID readers - Embedded audio applications - Industrial automation - e-metering #### 32-bit ARM Cortex-M4/M0 microcontroller # 4. Ordering information Table 1. Ordering information | Type number | Package | Package | | | | | | | | | | |----------------|----------|-------------------------------------------------------------------------------------------|----------|--|--|--|--|--|--|--|--| | | Name | Description | Version | | | | | | | | | | LPC43S70FET256 | LBGA256 | Plastic low profile ball grid array package; 256 balls; body 17 × 17 × 1 mm | SOT740-2 | | | | | | | | | | LPC43S70FET100 | TFBGA100 | Plastic thin fine-pitch ball grid array package; 100 balls; body $9\times 9\times 0.7$ mm | SOT926-1 | | | | | | | | | # 4.1 Ordering options Table 2. Ordering options | | Total SRAM | CCD | Ethernet | USB0 (Host, De<br>OTG) | USB1 (Host, Dev<br>ULPI interface | 10-bit ADC chai<br>ADC0/ADC1 | 12-bit<br>ADC channels | PWM | QEI | GPIO | Package | |----------------|------------|-----|----------|------------------------|-----------------------------------|------------------------------|------------------------|-----|-----|------|----------| | LPC43S70FET256 | 282 kB | yes | yes | yes | yes/yes | 8/8 | 6 | yes | yes | 164 | LBGA256 | | LPC43S70FET100 | 282 kB | no | yes | yes | yes/no | n/a | 3 | no | no | 49 | TFBGA100 | #### 32-bit ARM Cortex-M4/M0 microcontroller ## 5. Block diagram LPC43S70 32-bit ARM Cortex-M4/M0 microcontroller ## 6. Pinning information ## 6.1 Pinning #### 6.2 Pin description On the LPC43S70, digital pins are grouped into 16 ports, named P0 to P9 and PA to PF, with up to 20 pins used per port. Each digital pin can support up to eight different digital functions, including General Purpose I/O (GPIO), selectable through the System Configuration Unit (SCU) registers. The pin name is not indicative of the GPIO port assigned to it. Not all functions listed in <u>Table 3</u> are available on all packages. See <u>Table 2</u> for availability of USB0, USB1, Ethernet, and LCD functions. **Table 3. Pin description** LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See <u>Table 2</u>. | Symbol | LBGA256 | TFBGA100 | | Reset state | Type | Description | |-----------------|-----------|----------|-----|-------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Multiplexed dig | gital pii | าร | | | | | | P0_0 | L3 | G2 | [3] | I; PU | I/O | GPIO0[0] — General purpose digital input/output pin. | | | | | | | I/O | SSP1_MISO — Master In Slave Out for SSP1. | | | | | | | I | ENET_RXD1 — Ethernet receive data 1 (RMII/MII interface). | | | | | | | I/O | SGPI00 — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | I/O | <b>I2S0_TX_WS</b> — Transmit Word Select. It is driven by the master and received by the slave. Corresponds to the signal WS in the $PS$ -bus specification. | | | | | | | I/O | <b>I2S1_TX_WS</b> — Transmit Word Select. It is driven by the master and received by the slave. Corresponds to the signal WS in the $PS$ -bus specification. | | P0_1 | M2 | G1 | [3] | I; PU | I/O | GPIO0[1] — General purpose digital input/output pin. | | | | | | | I/O | SSP1_MOSI — Master Out Slave in for SSP1. | | | | | | | I | ENET_COL — Ethernet Collision detect (MII interface). | | | | | | | I/O | SGPI01 — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | | ENET_TX_EN — Ethernet transmit enable (RMII/MII interface). | | | | | | | I/O | <b>I2S1_TX_SDA</b> — I2S1 transmit data. It is driven by the transmitter and read by the receiver. Corresponds to the signal SD in the $\ell$ S-bus specification. | | P1_0 | P2 | H1 | [3] | I; PU | I/O | GPIO0[4] — General purpose digital input/output pin. | | | | | | | I | CTIN_3 — SCT input 3. Capture input 1 of timer 1. | | | | | | | I/O | EMC_A5 — External memory address line 5. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | I/O | SSP0_SSEL — Slave Select for SSP0. | | | | | | | I/O | SGPI07 — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | P1_1 | R2 | K2 | [3] | I; PU | I/O | <b>GPIO0[8]</b> — General purpose digital input/output pin. Boot pin (see <u>Table 5</u> ). | | | | | | | 0 | CTOUT_7 — SCT output 7. Match output 3 of timer 1. | | | | | | | I/O | EMC_A6 — External memory address line 6. | | | | | | | I/O | SGPI08 — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | I/O | SSP0_MISO — Master In Slave Out for SSP0. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | **Table 3. Pin description** ...continued LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See <u>Table 2</u>. | Symbol | ဖွ | 8 | | ate | | Description | |--------|---------|----------|-----|-------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | LBGA256 | TFBGA100 | | Reset state | a) | | | | LBG | TFB | | Res | Туре | | | P1_2 | R3 | K1 | [3] | I; PU | | <b>GPIO0[9]</b> — General purpose digital input/output pin. Boot pin (see <u>Table 5</u> ). | | | | | | | 0 | CTOUT_6 — SCT output 6. Match output 2 of timer 1. | | | | | | | I/O | EMC_A7 — External memory address line 7. | | | | | | | I/O | SGPI09 — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | I/O | SSP0_MOSI — Master Out Slave in for SSP0. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | P1_3 | P5 | J1 | [3] | I; PU | I/O | GPIO0[10] — General purpose digital input/output pin. | | | | | | | 0 | CTOUT_8 — SCT output 8. Match output 0 of timer 2. | | | | | | | I/O | SGPIO10 — General purpose digital input/output pin. | | | | | | | 0 | EMC_OE — LOW active Output Enable signal. | | | | | | | 0 | USB0_IND1 — USB0 port indicator LED control output 1. | | | | | | | I/O | SSP1_MISO — Master In Slave Out for SSP1. | | | | | | | - | R — Function reserved. | | | | | | | 0 | SD_RST — SD/MMC reset signal for MMC4.4 card. | | P1_4 | Т3 | J2 | [3] | I; PU | I/O | GPIO0[11] — General purpose digital input/output pin. | | | | | | | 0 | CTOUT_9 — SCT output 9. Match output 1 of timer 2. | | | | | | | I/O | SGPIO11 — General purpose digital input/output pin. | | | | | | | 0 | EMC_BLS0 — LOW active Byte Lane select signal 0. | | | | | | | 0 | USB0_IND0 — USB0 port indicator LED control output 0. | | | | | | | I/O | SSP1_MOSI — Master Out Slave in for SSP1. | | | | | | | - | R — Function reserved. | | | | | | | 0 | SD_VOLT1 — SD/MMC bus voltage select output 1. | | P1_5 | R5 | J4 | [3] | I; PU | I/O | GPIO1[8] — General purpose digital input/output pin. | | | | | | | 0 | CTOUT_10 — SCT output 10. Match output 2 of timer 2. | | | | | | | - | R — Function reserved. | | | | | | | 0 | EMC_CS0 — LOW active Chip Select 0 signal. | | | | | | | I | <b>USB0_PWR_FAULT</b> — Port power fault signal indicating overcurrent condition; this signal monitors over-current on the USB bus (external circuitry required to detect over-current condition). | | | | | | | I/O | SSP1_SSEL — Slave Select for SSP1. | | | | | | | I/O | SGPIO15 — General purpose digital input/output pin. | | | | | | | 0 | SD_POW — SD/MMC power monitor output. | #### 32-bit ARM Cortex-M4/M0 microcontroller Table 3. Pin description ...continued | Symbol | 9 | 00 | | ate | | Description | |--------|---------|----------|-----|-------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | | LBGA256 | TFBGA100 | | Reset state | ø. | | | | LBG | TFB | | Res | Туре | | | P1_6 | T4 | K4 | [3] | I; PU | I/O | GPIO1[9] — General purpose digital input/output pin. | | | | | | | I | CTIN_5 — SCT input 5. Capture input 2 of timer 2. | | | | | | | - | R — Function reserved. | | | | | | | 0 | EMC_WE — LOW active Write Enable signal. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | I/O | SGPI014 — General purpose digital input/output pin. | | | | | | | I/O | SD_CMD — SD/MMC command signal. | | P1_7 | T5 | G4 | [3] | I; PU | I/O | GPIO1[0] — General purpose digital input/output pin. | | | | | | | I | U1_DSR — Data Set Ready input for UART1. | | | | | | | 0 | CTOUT_13 — SCT output 13. Match output 1 of timer 3. | | | | | | | I/O | <b>EMC_D0</b> — External memory data line 0. | | | | | | | 0 | <b>USB0_PPWR</b> — VBUS drive signal (towards external charge pump or power management unit); indicates that VBUS must be driven (active HIGH). | | | | | | | | Add a pull-down resistor to disable the power switch at reset. This signal has opposite polarity compared to the USB_PPWR used on other NXP LPC parts. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | P1_8 | R7 | H5 | [3] | I; PU | I/O | GPIO1[1] — General purpose digital input/output pin. | | | | | | | 0 | U1_DTR — Data Terminal Ready output for UART1. | | | | | | | 0 | CTOUT_12 — SCT output 12. Match output 0 of timer 3. | | | | | | | I/O | EMC_D1 — External memory data line 1. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | 0 | SD_VOLT0 — SD/MMC bus voltage select output 0. | | P1_9 | T7 | J5 | [3] | I; PU | I/O | GPIO1[2] — General purpose digital input/output pin. | | | | | | | 0 | U1_RTS — Request to Send output for UART1. | | | | | | | 0 | CTOUT_11 — SCT output 11. Match output 3 of timer 2. | | | | | | | I/O | EMC_D2 — External memory data line 2. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | I/O | SD_DAT0 — SD/MMC data bus line 0. | **Table 3. Pin description** ...continued LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See <u>Table 2</u>. | Symbol | LBGA256 | TFBGA100 | | Reset state | ec. | Description | |--------|---------|----------|-----|-------------|----------|------------------------------------------------------| | | | | F01 | | Туре | | | P1_10 | R8 | H6 | [3] | I; PU | | GPIO1[3] — General purpose digital input/output pin. | | | | | | | <u> </u> | U1_RI — Ring Indicator input for UART1. | | | | | | | 0 | CTOUT_14 — SCT output 14. Match output 2 of timer 3. | | | | | | | I/O | EMC_D3 — External memory data line 3. | | | | | | | | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | I/O | SD_DAT1 — SD/MMC data bus line 1. | | P1_11 | T9 | J7 | [3] | I; PU | I/O | GPIO1[4] — General purpose digital input/output pin. | | | | | | | | U1_CTS — Clear to Send input for UART1. | | | | | | | 0 | CTOUT_15 — SCT output 15. Match output 3 of timer 3. | | | | | | | I/O | EMC_D4 — External memory data line 4. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | I/O | SD_DAT2 — SD/MMC data bus line 2. | | P1_12 | R9 | K7 | [3] | I; PU | I/O | GPIO1[5] — General purpose digital input/output pin. | | | | | | | I | U1_DCD — Data Carrier Detect input for UART1. | | | | | | | - | R — Function reserved. | | | | | | | I/O | EMC_D5 — External memory data line 5. | | | | | | | l | T0_CAP1 — Capture input 1 of timer 0. | | | | | | | - | R — Function reserved. | | | | | | | I/O | SGPI08 — General purpose digital input/output pin. | | | | | | | I/O | SD_DAT3 — SD/MMC data bus line 3. | | P1_13 | R10 | H8 | [3] | I; PU | I/O | GPIO1[6] — General purpose digital input/output pin. | | | | | | | 0 | U1_TXD — Transmitter output for UART1. | | | | | | | - | R — Function reserved. | | | | | | | I/O | EMC_D6 — External memory data line 6. | | | | | | | I | T0_CAP0 — Capture input 0 of timer 0. | | | | | | | - | R — Function reserved. | | | | | | | I/O | SGPI09 — General purpose digital input/output pin. | | | | | | | I | SD_CD — SD/MMC card detect input. | ## 32-bit ARM Cortex-M4/M0 microcontroller Table 3. Pin description ...continued | Symbol | LBGA256 | TFBGA100 | | Reset state | ē | Description | |--------|---------|----------|-----|-------------|------|----------------------------------------------------------------------------| | | LB | Ë | | Res | Type | | | P1_14 | R11 | J8 | [3] | I; PU | I/O | GPIO1[7] — General purpose digital input/output pin. | | | | | | | I | U1_RXD — Receiver input for UART1. | | | | | | | - | R — Function reserved. | | | | | | | I/O | EMC_D7 — External memory data line 7. | | | | | | | 0 | T0_MAT2 — Match output 2 of timer 0. | | | | | | | - | R — Function reserved. | | | | | | | I/O | SGPIO10 — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | P1_15 | T12 | K8 | [3] | I; PU | I/O | GPIO0[2] — General purpose digital input/output pin. | | | | | | | 0 | U2_TXD — Transmitter output for USART2. | | | | | | | I/O | SGPIO2 — General purpose digital input/output pin. | | | | | | | I | ENET_RXD0 — Ethernet receive data 0 (RMII/MII interface). | | | | | | | 0 | T0_MAT1 — Match output 1 of timer 0. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | P1_16 | M7 | Н9 | [3] | I; PU | I/O | GPIO0[3] — General purpose digital input/output pin. | | | | | | | I | <b>U2_RXD</b> — Receiver input for USART2. | | | | | | | I/O | SGPI03 — General purpose digital input/output pin. | | | | | | | I | ENET_CRS — Ethernet Carrier Sense (MII interface). | | | | | | | 0 | T0_MAT0 — Match output 0 of timer 0. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | I | ENET_RX_DV — Ethernet Receive Data Valid (RMII/MII interface). | | P1_17 | M8 | H10 | [4] | I; PU | I/O | GPIO0[12] — General purpose digital input/output pin. | | | | | | | I/O | <b>U2_UCLK</b> — Serial clock input/output for USART2 in synchronous mode. | | | | | | | - | R — Function reserved. | | | | | | | I/O | ENET_MDIO — Ethernet MIIM data input and output. | | | | | | | I | T0_CAP3 — Capture input 3 of timer 0. | | | | | | | 0 | CAN1_TD — CAN1 transmitter output. | | | | | | | I/O | SGPIO11 — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | **Table 3. Pin description** ...continued LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See <u>Table 2</u>. | Symbol | 526 | 1100 | | state | | Description | |--------|---------|----------|-----|-------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | LBGA256 | TFBGA100 | | Reset state | Type | | | P1_18 | N12 | J10 | [3] | I; PU | I/O | GPI00[13] — General purpose digital input/output pin. | | | | | | | I/O | U2_DIR — RS-485/EIA-485 output enable/direction control for USART2. | | | | | | | - | <b>R</b> — Function reserved. | | | | | | | 0 | ENET_TXD0 — Ethernet transmit data 0 (RMII/MII interface). | | | | | | | 0 | T0_MAT3 — Match output 3 of timer 0. | | | | | | | I | CAN1_RD — CAN1 receiver input. | | | | | | | I/O | SGPIO12 — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | P1_19 | M11 | K9 | [3] | I; PU | I | <b>ENET_TX_CLK (ENET_REF_CLK)</b> — Ethernet Transmit Clock (MII interface) or Ethernet Reference Clock (RMII interface). | | | | | | | I/O | SSP1_SCK — Serial clock for SSP1. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | 0 | CLKOUT — Clock output pin. | | | | | | | - | R — Function reserved. | | | | | | | 0 | I2S0_RX_MCLK — I2S receive master clock. | | | | | | | I/O | <b>I2S1_TX_SCK</b> — Transmit Clock. It is driven by the master and received by the slave. Corresponds to the signal SCK in the I <sup>2</sup> S-bus specification. | | P1_20 | M10 | K10 | [3] | I; PU | I/O | GPI00[15] — General purpose digital input/output pin. | | | | | | | I/O | SSP1_SSEL — Slave Select for SSP1. | | | | | | | - | R — Function reserved. | | | | | | | 0 | ENET_TXD1 — Ethernet transmit data 1 (RMII/MII interface). | | | | | | | I | T0_CAP2 — Capture input 2 of timer 0. | | | | | | | - | R — Function reserved. | | | | | | | I/O | SGPI013 — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | P2_0 | T16 | G10 | [3] | I; PU | I/O | SGPI04 — General purpose digital input/output pin. | | | | | | | 0 | U0_TXD — Transmitter output for USART0. | | | | | | | I/O | EMC_A13 — External memory address line 13. | | | | | | | 0 | <b>USB0_PPWR</b> — VBUS drive signal (towards external charge pump or power management unit); indicates that VBUS must be driven (active HIGH) | | | | | | | | Add a pull-down resistor to disable the power switch at reset. This signal has opposite polarity compared to the $\overline{\text{USB\_PPWR}}$ used on other NXP LPC parts. | | | | | | | I/O | GPIO5[0] — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | I | T3_CAP0 — Capture input 0 of timer 3. | | | | | | | 0 | ENET_MDC — Ethernet MIIM clock. | #### 32-bit ARM Cortex-M4/M0 microcontroller Table 3. Pin description ...continued LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See <u>Table 2</u>. | Symbol | 9 | 00 | | ate | | Description | | | |----------|-----------------|----------|------------|-------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|---| | | LBGA256 | TFBGA100 | | Reset state | 4 | | | | | | BG | FB | | }es€ | Туре | | | | | P2_1 | <b>–</b><br>N15 | G7 | [3] | I; PU | | SGPIO5 — General purpose digital input/output pin. | | | | | | | | | ı | U0_RXD — Receiver input for USART0. | | | | | | | | | I/O | EMC_A12 — External memory address line 12. | | | | | | | | | I | <b>USB0_PWR_FAULT</b> — Port power fault signal indicating overcurrent condition; this signal monitors over-current on the USB bus (external circuitry required to detect over-current condition). | | | | | | | | | I/O | GPIO5[1] — General purpose digital input/output pin. | | | | | | | | | - | R — Function reserved. | | | | | | | | | I | T3_CAP1 — Capture input 1 of timer 3. | | | | | | | | | - | R — Function reserved. | | | | P2_2 | M15 | F5 | [3] | I; PU | I/O | SGPI06 — General purpose digital input/output pin. | | | | | | | | | I/O | U0_UCLK — Serial clock input/output for USART0 in synchronous mode. | | | | | | | | | I/O | EMC_A11 — External memory address line 11. | | | | | | | | | 0 | <b>USB0_IND1</b> — USB0 port indicator LED control output 1. | | | | | | | | | I/O | GPIO5[2] — General purpose digital input/output pin. | | | | | | | | | l | CTIN_6 — SCT input 6. Capture input 1 of timer 3. | | | | | | | | | l | T3_CAP2 — Capture input 2 of timer 3. | | | | | | | | | - | R — Function reserved. | | | | P2_3 | J12 | D8 | <u>[4]</u> | l I; PU | I/O | SGPI012 — General purpose digital input/output pin. | | | | | | | | | I/O | <b>I2C1_SDA</b> — I <sup>2</sup> C1 data input/output (this pin does not use a specialized I <sup>2</sup> C pad). | | | | | | | | | 0 | U3_TXD — Transmitter output for USART3. | | | | | | | | | I | <b>CTIN_1</b> — SCT input 1. Capture input 1 of timer 0. Capture input 1 of timer 2. | | | | | | | | | I/O | GPIO5[3] — General purpose digital input/output pin. | | | | | | | | | - | R — Function reserved. | | | | | | | | | 0 | T3_MAT0 — Match output 0 of timer 3. | | | | | | | | | I | <b>USB0_PWR_EN</b> — VBUS drive signal (towards external charge pump or power management unit); indicates that Vbus must be driven (active HIGH). | | | | P2_4 | K11 | D9 | [4] | I; PU | I/O | SGPI013 — General purpose digital input/output pin. | | | | | | | | | I/O | <b>I2C1_SCL</b> — I <sup>2</sup> C1 clock input/output (this pin does not use a specialized I <sup>2</sup> C pad). | | | | | | | | | I | U3_RXD — Receiver input for USART3. | | | | | | | | | I | CTIN_0 — SCT input 0. Capture input 0 of timer 0, 1, 2, 3. | | | | | | | | | I/O | GPIO5[4] — General purpose digital input/output pin. | | | | | | | | | - | R — Function reserved. | | | | | | | | | 0 | T3_MAT1 — Match output 1 of timer 3. | | | | | | | | | | | | I | | LPC43S70 | | | | | All info | ormation provided in this document is subject to legal disclaimers. © NXP B.V. 2016. All rights reserved. | | | #### 32-bit ARM Cortex-M4/M0 microcontroller Table 3. Pin description ...continued | Symbol | LBGA256 | TFBGA100 | | Reset state | Туре | Description | |--------|---------|----------|------------|-------------|------|----------------------------------------------------------------------------------------------------------------------------------------| | P2_5 | K14 | D10 | <u>[4]</u> | I; PU | I/O | SGPIO14 — General purpose digital input/output pin. | | | | | | | I | CTIN_2 — SCT input 2. Capture input 2 of timer 0. | | | | | | | I | USB1_VBUS — Monitors the presence of USB1 bus power. Note: This signal must be HIGH for USB reset to occur. | | | | | | | I | ADCTRIG1 — ADC trigger input 1. | | | | | | | I/O | GPIO5[5] — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | 0 | T3_MAT2 — Match output 2 of timer 3. | | | | | | | 0 | USB0_IND0 — USB0 port indicator LED control output 0. | | P2_6 | K16 | G9 | [3] | I; PU | I/O | SGPI07 — General purpose digital input/output pin. | | | | | | | I/O | U0_DIR — RS-485/EIA-485 output enable/direction control for USART0. | | | | | | | I/O | EMC_A10 — External memory address line 10. | | | | | | | 0 | <b>USB0_IND0</b> — USB0 port indicator LED control output 0. | | | | | | | I/O | GPIO5[6] — General purpose digital input/output pin. | | | | | | | I | CTIN_7 — SCT input 7. | | | | | | | I | T3_CAP3 — Capture input 3 of timer 3. | | | | | | | - | R — Function reserved. | | P2_7 | H14 | C10 | [3] | I; PU | I/O | <b>GPIO0[7]</b> — General purpose digital input/output pin. If this pin is pulled LOW at reset, the part enters ISP mode using USART0. | | | | | | | 0 | CTOUT_1 — SCT output 1. Match output 1 of timer 0. | | | | | | | I/O | <b>U3_UCLK</b> — Serial clock input/output for USART3 in synchronous mode. | | | | | | | I/O | EMC_A9 — External memory address line 9. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | 0 | T3_MAT3 — Match output 3 of timer 3. | | | | | | | - | R — Function reserved. | | P2_8 | J16 | C6 | [3] | I; PU | I/O | <b>SGPIO15</b> — General purpose digital input/output pin. Boot pin (see <u>Table 5</u> ). | | | | | | | 0 | CTOUT_0 — SCT output 0. Match output 0 of timer 0. | | | | | | | I/O | <b>U3_DIR</b> — RS-485/EIA-485 output enable/direction control for USART3. | | | | | | | I/O | EMC_A8 — External memory address line 8. | | | | | | | I/O | GPIO5[7] — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | | - | **Table 3. Pin description** ...continued LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See <u>Table 2</u>. | Symbol | LBGA256 | TFBGA100 | | Reset state | Туре | Description | |--------|------------|----------|-----|-------------|------|----------------------------------------------------------------------------------------------| | P2_9 | H16 | B10 | [3] | I; PU | I/O | <b>GPIO1[10]</b> — General purpose digital input/output pin. Boot pin (see <u>Table 5</u> ). | | | | | | | 0 | CTOUT_3 — SCT output 3. Match output 3 of timer 0. | | | | | | | I/O | U3_BAUD — Baud pin for USART3. | | | | | | | I/O | EMC_A0 — External memory address line 0. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | P2_10 | G16 | E8 | [3] | I; PU | I/O | GPIO0[14] — General purpose digital input/output pin. | | | | | | | 0 | CTOUT_2 — SCT output 2. Match output 2 of timer 0. | | | | | | | 0 | U2_TXD — Transmitter output for USART2. | | | | | | | I/O | EMC_A1 — External memory address line 1. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | [0] | | - | R — Function reserved. | | P2_11 | F16 | A9 | [3] | I; PU | | GPIO1[11] — General purpose digital input/output pin. | | | | | | | 0 | CTOUT_5 — SCT output 5. Match output 1 of timer 1. | | | | | | | <br> | U2_RXD — Receiver input for USART2. | | | | | | | I/O | EMC_A2 — External memory address line 2. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | DO 40 | <b>-</b> 4 | DO | [3] | I. DII | - | R — Function reserved. | | P2_12 | E15 | B9 | [3] | I; PU | | GPIO1[12] — General purpose digital input/output pin. | | | | | | | 0 | CTOUT_4 — SCT output 4. Match output 0 of timer 1. | | | | | | | - | R — Function reserved. | | | | | | | I/O | EMC_A3 — External memory address line 3. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | I/O | <b>U2_UCLK</b> — Serial clock input/output for USART2 in synchronous mode. | LPC43S70 **NXP Semiconductors** Pin description ...continued Table 3. LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See <u>Table 2</u>. | Symbol | 26 | 100 | | Reset state | | Description | |----------|---------|----------|------------|-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | LBGA256 | TFBGA100 | | set s | e | | | | Ē | 뜯 | | <b>№</b> | Туре | | | P2_13 | C16 | A10 | <u>[3]</u> | I; PU | I/O | GPIO1[13] — General purpose digital input/output pin. | | | | | | | I | CTIN_4 — SCT input 4. Capture input 2 of timer 1. | | | | | | | - | R — Function reserved. | | | | | | | I/O | EMC_A4 — External memory address line 4. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | I/O | U2_DIR — RS-485/EIA-485 output enable/direction control for USART2. | | P3_0 | F13 | A8 | [3] | I; PU | I/O | <b>I2S0_RX_SCK</b> — I2S receive clock. It is driven by the master and received by the slave. Corresponds to the signal SCK in the $\ell$ S-bus specification. | | | | | | | 0 | I2S0_RX_MCLK — I2S receive master clock. | | | | | | | I/O | <b>I2S0_TX_SCK</b> — Transmit Clock. It is driven by the master and received by the slave. Corresponds to the signal SCK in the I <sup>2</sup> S-bus specification. | | | | | | | 0 | I2S0_TX_MCLK — I2S transmit master clock. | | | | | | | I/O | SSP0_SCK — Serial clock for SSP0. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | P3_1 | G11 | G11 F7 | [3] | I; PU | I/O | <b>I2S0_TX_WS</b> — Transmit Word Select. It is driven by the master and received by the slave. Corresponds to the signal WS in the <i>PS-bus</i> specification. | | | | | | | I/O | <b>I2S0_RX_WS</b> — Receive Word Select. It is driven by the master and received by the slave. Corresponds to the signal WS in the <i>PS-bus</i> specification. | | | | | | | I | CAN0_RD — CAN receiver input. | | | | | | | 0 | USB1_IND1 — USB1 Port indicator LED control output 1. | | | | | | | I/O | GPIO5[8] — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | 0 | LCD_VD15 — LCD data. | | | | | | | - | R — Function reserved. | | P3_2 | F11 | G6 | [3] | I; PU | I/O | <b>I2S0_TX_SDA</b> — I2S transmit data. It is driven by the transmitter and read by the receiver. Corresponds to the signal SD in the <i>PS-bus specification</i> . | | | | | | | I/O | <b>I2S0_RX_SDA</b> — I2S Receive data. It is driven by the transmitter and read by the receiver. Corresponds to the signal SD in the <i>PS-bus specification</i> . | | | | | | | 0 | CAN0_TD — CAN transmitter output. | | | | | | | 0 | USB1_IND0 — USB1 Port indicator LED control output 0. | | | | | | | I/O | GPIO5[9] — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | 0 | LCD_VD14 — LCD data. | | | | | | | - | R — Function reserved. | | _PC43S70 | | | | | All info | ormation provided in this document is subject to legal disclaimers. © NXP B.V. 2016. All rights reserve | | | | | | | | | **Table 3. Pin description** ...continued LCD. Ethernet, USB0, and USB1 functions are not available on all parts. See <u>Table 2</u>. | Symbol | LBGA256 | TFBGA100 | | Reset state | e C | Description | |--------|---------|----------|------------|-------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | LB | - | | | Type | | | P3_3 | B14 | A7 | <u>[5]</u> | I; PU | - | R — Function reserved. | | | | | | | I/O | SPI_SCK — Serial clock for SPI. | | | | | | | I/O | SSP0_SCK — Serial clock for SSP0. | | | | | | | 0 | SPIFI_SCK — Serial clock for SPIFI. | | | | | | | 0 | CGU_OUT1 — CGU spare clock output 1. | | | | | | | - | R — Function reserved. | | | | | | | 0 | I2S0_TX_MCLK — I2S transmit master clock. | | | | | | | I/O | <b>I2S1_TX_SCK</b> — Transmit Clock. It is driven by the master and received by the slave. Corresponds to the signal SCK in the I <sup>2</sup> S-bus specification. | | P3_4 | A15 | B8 | <u>[3]</u> | ₿ I; PU | I/O | GPIO1[14] — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | I/O | SPIFI_SIO3 — I/O lane 3 for SPIFI. | | | | | | | 0 | U1_TXD — Transmitter output for UART 1. | | | | | | | I/O | <b>I2S0_TX_WS</b> — Transmit Word Select. It is driven by the master and received by the slave. Corresponds to the signal WS in the <i>PS-bus</i> specification. | | | | | | | I/O | <b>I2S1_RX_SDA</b> — I2S1 Receive data. It is driven by the transmitter and read by the receiver. Corresponds to the signal SD in the $\ell$ S-bus specification. | | | | | | | 0 | LCD_VD13 — LCD data. | | P3_5 | C12 | B7 | [3] | I; PU | I/O | GPIO1[15] — General purpose digital input/output pin. | | | | | | | - | <b>R</b> — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | I/O | SPIFI_SIO2 — I/O lane 2 for SPIFI. | | | | | | | I | U1_RXD — Receiver input for UART 1. | | | | | | | I/O | <b>I2S0_TX_SDA</b> — I2S transmit data. It is driven by the transmitter and read by the receiver. Corresponds to the signal SD in the <i>PS-bus specification</i> . | | | | | | | I/O | <b>I2S1_RX_WS</b> — Receive Word Select. It is driven by the master and received by the slave. Corresponds to the signal WS in the <i>PS-bus</i> specification. | | | | | | | 0 | LCD_VD12 — LCD data. | | P3_6 | B13 | C7 | [3] | I; PU | I/O | GPIO0[6] — General purpose digital input/output pin. | | | | | | | I/O | SPI_MISO — Master In Slave Out for SPI. | | | | | | | I/O | SSP0_SSEL — Slave Select for SSP0. | | | | | | | I/O | SPIFI_MISO — Input 1 in SPIFI quad mode; SPIFI output IO1. | | | | | | | - | R — Function reserved. | | | | | | | I/O | SSP0_MISO — Master In Slave Out for SSP0. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | **Table 3. Pin description** ...continued LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See <u>Table 2</u>. | Symbol | LBGA256 | TFBGA100 | | Reset state | Туре | Description | |--------|---------|----------|------|-------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | P3_7 | C11 | D7 | [3] | I; PU | - | R — Function reserved. | | | | | | | I/O | SPI_MOSI — Master Out Slave In for SPI. | | | | | | | I/O | SSP0_MISO — Master In Slave Out for SSP0. | | | | | | | I/O | SPIFI_MOSI — Input I0 in SPIFI quad mode; SPIFI output IO0. | | | | | | | I/O | GPIO5[10] — General purpose digital input/output pin. | | | | | | | I/O | SSP0_MOSI — Master Out Slave in for SSP0. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | P3_8 | C10 | C10 E7 | [3] | I; PU | - | R — Function reserved. | | | | | | | I | <b>SPI_SSEL</b> — Slave Select for SPI. Note that this pin in an input pin only. The SPI in master mode cannot drive the CS input on the slave. Any GPIO pin can be used for SPI chip select in master mode. | | | | | | | I/O | SSP0_MOSI — Master Out Slave in for SSP0. | | | | | | | I/O | SPIFI_CS — SPIFI serial flash chip select. | | | | | | | I/O | GPIO5[11] — General purpose digital input/output pin. | | | | | | | I/O | SSP0_SSEL — Slave Select for SSP0. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | P4_0 | D5 | - | [3] | I; PU | I/O | GPIO2[0] — General purpose digital input/output pin. | | | | | | | 0 | MCOA0 — Motor control PWM channel 0, output A. | | | | | | | I | NMI — External interrupt input to NMI. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | 0 | LCD_VD13 — LCD data. | | | | | | | I/O | <b>U3_UCLK</b> — Serial clock input/output for USART3 in synchronous mode. | | | | | | | - | R — Function reserved. | | P4_1 | A1 | - | [6] | I; PU | I/O | GPIO2[1] — General purpose digital input/output pin. | | | | | [13] | | 0 | CTOUT_1 — SCT output 1. Match output 1 of timer 0. | | | | | | | 0 | LCD_VD0 — LCD data. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | 0 | LCD_VD19 — LCD data. | | | | | | | 0 | U3_TXD — Transmitter output for USART3. | | | | | | | I | ENET_COL — Ethernet Collision detect (MII interface). | | | | | | | Al | <b>ADC0_1</b> — ADC0, input channel 1. Configure the pin as GPIO input and use the ADC function select register in the SCU to select the ADC. | **Table 3. Pin description** ...continued LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See <u>Table 2</u>. | Symbol | 9 | 8 | | ate | | Description | |--------|---------|----------|------------|-------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------| | | A25 | GA1 | | at st | 4 | | | | LBGA256 | TFBGA100 | | Reset state | Туре | | | P4_2 | D3 | - | [3] | I; PU | | GPIO2[2] — General purpose digital input/output pin. | | | | | | | 0 | CTOUT_0 — SCT output 0. Match output 0 of timer 0. | | | | | | | 0 | LCD_VD3 — LCD data. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | 0 | LCD_VD12 — LCD data. | | | | | | | I | U3_RXD — Receiver input for USART3. | | | | | | | I/O | SGPIO8 — General purpose digital input/output pin. | | P4_3 | C2 | - | [6] | I; PU | I/O | GPIO2[3] — General purpose digital input/output pin. | | | | | [13] | <u>3]</u> | 0 | CTOUT_3 — SCT output 3. Match output 3 of timer 0. | | | | | | | 0 | LCD_VD2 — LCD data. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | 0 | LCD_VD21 — LCD data. | | | | | | | I/O | U3_BAUD — Baud pin for USART3. | | | | | | | I/O | SGPI09 — General purpose digital input/output pin. | | | | | | | AI | <b>ADC0_0</b> — ADC0, input channel 0. Configure the pin as GPIO input and use the ADC function select register in the SCU to select the ADC. | | P4_4 | B1 | - | <u>[6]</u> | I; PU | I/O | GPIO2[4] — General purpose digital input/output pin. | | | | | | | 0 | CTOUT_2 — SCT output 2. Match output 2 of timer 0. | | | | | | | 0 | LCD_VD1 — LCD data. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | 0 | LCD_VD20 — LCD data. | | | | | | | I/O | U3_DIR — RS-485/EIA-485 output enable/direction control for USART3. | | | | | | | I/O | SGPIO10 — General purpose digital input/output pin. | | | | | | | 0 | <b>DAC</b> — DAC output. Configure the pin as GPIO input and use the analog function select register in the SCU to select the DAC. | | P4_5 | D2 | - | [3] | I; PU | I/O | GPIO2[5] — General purpose digital input/output pin. | | | | | | , - | 0 | CTOUT_5 — SCT output 5. Match output 1 of timer 1. | | | | | | | 0 | LCD_FP — Frame pulse (STN). Vertical synchronization pulse (TFT). | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | I/O | SGPI011 — General purpose digital input/output pin. | **Table 3. Pin description** ...continued LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See <u>Table 2</u>. | Symbol | LBGA256 | TFBGA100 | | Reset state | Туре | Description | |--------|------------|----------|-----|-------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | P4_6 | <b>C</b> 1 | - | [3] | I; PU | | GPIO2[6] — General purpose digital input/output pin. | | | | | | | 0 | CTOUT_4 — SCT output 4. Match output 0 of timer 1. | | | | | | | 0 | LCD_ENAB/LCDM — STN AC bias drive or TFT data enable input. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | I/O | SGPI012 — General purpose digital input/output pin. | | P4_7 | H4 - | - | [3] | O;<br>PU | 0 | LCD_DCLK — LCD panel clock. | | | | | | | I | <b>GP_CLKIN</b> — General purpose clock input to the CGU. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | I/O | <b>I2S1_TX_SCK</b> — Transmit Clock. It is driven by the master and received by the slave. Corresponds to the signal SCK in the I <sup>2</sup> S-bus specification. | | | | | | | I/O | <b>I2S0_TX_SCK</b> — Transmit Clock. It is driven by the master and received by the slave. Corresponds to the signal SCK in the I <sup>2</sup> S-bus specification. | | P4_8 | E2 | - | [3] | I; PU | - | R — Function reserved. | | | | | | | I | CTIN_5 — SCT input 5. Capture input 2 of timer 2. | | | | | | | 0 | LCD_VD9 — LCD data. | | | | | | | - | R — Function reserved. | | | | | | | I/O | GPIO5[12] — General purpose digital input/output pin. | | | | | | | 0 | LCD_VD22 — LCD data. | | | | | | | 0 | CAN1_TD — CAN1 transmitter output. | | | | | | | I/O | SGPI013 — General purpose digital input/output pin. | | P4_9 | L2 | - | [3] | I; PU | - | R — Function reserved. | | | | | | | I | CTIN_6 — SCT input 6. Capture input 1 of timer 3. | | | | | | | 0 | LCD_VD11 — LCD data. | | | | | | | - | R — Function reserved. | | | | | | | I/O | GPIO5[13] — General purpose digital input/output pin. | | | | | | | 0 | LCD_VD15 — LCD data. | | | | | | | I | CAN1_RD — CAN1 receiver input. | | | | | | | I/O | SGPI014 — General purpose digital input/output pin. | #### 32-bit ARM Cortex-M4/M0 microcontroller Table 3. Pin description ...continued | Symbol | LBGA256 | TFBGA100 | | Reset state | Туре | Description | |--------|----------------|----------|-----|-------------|------|----------------------------------------------------------------------------------------------------------------------------------------| | P4_10 | <b>–</b><br>M3 | - | [3] | I; PU | | R — Function reserved. | | | | | | | I | CTIN_2 — SCT input 2. Capture input 2 of timer 0. | | | | | | | 0 | LCD_VD10 — LCD data. | | | | | | | - | R — Function reserved. | | | | | | | I/O | GPIO5[14] — General purpose digital input/output pin. | | | | | | | 0 | LCD_VD14 — LCD data. | | | | | | | - | R — Function reserved. | | | | | | | I/O | SGPIO15 — General purpose digital input/output pin. | | P5_0 | N3 | - | [3] | , | I/O | GPIO2[9] — General purpose digital input/output pin. | | | | | | | 0 | MCOB2 — Motor control PWM channel 2, output B. | | | | | | | I/O | EMC_D12 — External memory data line 12. | | | | | | | - | R — Function reserved. | | | | | | | I | U1_DSR — Data Set Ready input for UART 1. | | | | | | | I | T1_CAP0 — Capture input 0 of timer 1. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | P5_1 | P3 | - | [3] | I; PU | I/O | GPIO2[10] — General purpose digital input/output pin. | | | | | | | I | MCI2 — Motor control PWM channel 2, input. | | | | | | | I/O | EMC_D13 — External memory data line 13. | | | | | | | - | R — Function reserved. | | | | | | | 0 | <b>U1_DTR</b> — Data Terminal Ready output for UART 1. Can also be configured to be an RS-485/EIA-485 output enable signal for UART 1. | | | | | | | I | T1_CAP1 — Capture input 1 of timer 1. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | P5_2 | R4 | - | [3] | I; PU | I/O | GPIO2[11] — General purpose digital input/output pin. | | | | | | | I | MCI1 — Motor control PWM channel 1, input. | | | | | | | I/O | EMC_D14 — External memory data line 14. | | | | | | | - | R — Function reserved. | | | | | | | 0 | <b>U1_RTS</b> — Request to Send output for UART 1. Can also be configured to be an RS-485/EIA-485 output enable signal for UART 1. | | | | | | | I | T1_CAP2 — Capture input 2 of timer 1. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | #### 32-bit ARM Cortex-M4/M0 microcontroller Table 3. Pin description ...continued | Symbol | LBGA256 | TFBGA100 | | Reset state | Туре | Description | |--------|---------|----------|-----|-------------|------|-------------------------------------------------------| | P5_3 | T8 | - | [3] | I; PU | | GPIO2[12] — General purpose digital input/output pin. | | | | | | | I | MCI0 — Motor control PWM channel 0, input. | | | | | | | I/O | EMC_D15 — External memory data line 15. | | | | | | | - | R — Function reserved. | | | | | | | I | U1_RI — Ring Indicator input for UART 1. | | | | | | | I | T1_CAP3 — Capture input 3 of timer 1. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | P5_4 | _4 P9 | - | [3] | I; PU | I/O | GPIO2[13] — General purpose digital input/output pin. | | | | | | | 0 | MCOB0 — Motor control PWM channel 0, output B. | | | | | | | I/O | EMC_D8 — External memory data line 8. | | | | | | | - | R — Function reserved. | | | | | | | I | U1_CTS — Clear to Send input for UART 1. | | | | | | | 0 | T1_MAT0 — Match output 0 of timer 1. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | P5_5 | P10 | - | [3] | I; PU | I/O | GPIO2[14] — General purpose digital input/output pin. | | | | | | | 0 | MCOA1 — Motor control PWM channel 1, output A. | | | | | | | I/O | EMC_D9 — External memory data line 9. | | | | | | | - | R — Function reserved. | | | | | | | I | <b>U1_DCD</b> — Data Carrier Detect input for UART 1. | | | | | | | 0 | T1_MAT1 — Match output 1 of timer 1. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | P5_6 | T13 | - | [3] | I; PU | I/O | GPIO2[15] — General purpose digital input/output pin. | | | | | | | 0 | MCOB1 — Motor control PWM channel 1, output B. | | | | | | | I/O | EMC_D10 — External memory data line 10. | | | | | | | - | R — Function reserved. | | | | | | | 0 | U1_TXD — Transmitter output for UART 1. | | | | | | | 0 | T1_MAT2 — Match output 2 of timer 1. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | **Table 3. Pin description** ...continued LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See <u>Table 2</u>. | Symbol | LBGA256 | TFBGA100 | | Reset state | Туре | Description | |--------|---------|----------|-----|-------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | P5_7 | R12 | - | [3] | I; PU | I/O | GPIO2[7] — General purpose digital input/output pin. | | | | | | | 0 | MCOA2 — Motor control PWM channel 2, output A. | | | | | | | I/O | EMC_D11 — External memory data line 11. | | | | | | | - | R — Function reserved. | | | | | | | I | U1_RXD — Receiver input for UART 1. | | | | | | | 0 | T1_MAT3 — Match output 3 of timer 1. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | P6_0 | M12 | H7 | [3] | I; PU | - | R — Function reserved. | | | | | | | 0 | I2S0_RX_MCLK — I2S receive master clock. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | I/O | <b>I2S0_RX_SCK</b> — Receive Clock. It is driven by the master and received by the slave. Corresponds to the signal SCK in the $\ell$ S-bus specification. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | P6_1 | R15 | G5 | [3] | I; PU | I/O | GPIO3[0] — General purpose digital input/output pin. | | | | | | | 0 | EMC_DYCS1 — SDRAM chip select 1. | | | | | | | I/O | <b>U0_UCLK</b> — Serial clock input/output for USART0 in synchronous mode. | | | | | | | I/O | <b>I2S0_RX_WS</b> — Receive Word Select. It is driven by the master and received by the slave. Corresponds to the signal WS in the <i>l</i> <sup>2</sup> S-bus specification. | | | | | | | - | R — Function reserved. | | | | | | | I | T2_CAP0 — Capture input 2 of timer 2. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | P6_2 | L13 | J9 | [3] | I; PU | I/O | GPIO3[1] — General purpose digital input/output pin. | | | | | | | 0 | EMC_CKEOUT1 — SDRAM clock enable 1. | | | | | | | I/O | U0_DIR — RS-485/EIA-485 output enable/direction control for USART0. | | | | | | | I/O | <b>I2S0_RX_SDA</b> — I2S Receive data. It is driven by the transmitter and read by the receiver. Corresponds to the signal SD in the <i>I</i> <sup>2</sup> S-bus specification. | | | | | | | - | R — Function reserved. | | | | | | | I | T2_CAP1 — Capture input 1 of timer 2. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | | | #### 32-bit ARM Cortex-M4/M0 microcontroller Table 3. Pin description ...continued | Symbol | LBGA256 | TFBGA100 | | Reset state | Type | Description | |--------|---------|----------|-----|-------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | P6_3 | P15 | - | [3] | I; PU | I/O | GPIO3[2] — General purpose digital input/output pin. | | | | | | | I | <b>USB0_PWR_EN</b> — VBUS drive signal (towards external charge pump or power management unit); indicates that the VBUS signal must be driven (active HIGH). | | | | | | | I/O | SGPIO4 — General purpose digital input/output pin. | | | | | | | 0 | EMC_CS1 — LOW active Chip Select 1 signal. | | | | | | | - | R — Function reserved. | | | | | | | I | T2_CAP2 — Capture input 2 of timer 2. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | P6_4 | R16 | F6 | [3] | I; PU | I/O | GPIO3[3] — General purpose digital input/output pin. | | | | | | | I | CTIN_6 — SCT input 6. Capture input 1 of timer 3. | | | | | | | 0 | U0_TXD — Transmitter output for USART0. | | | | | | | 0 | <b>EMC_CAS</b> — LOW active SDRAM Column Address Strobe. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | P6_5 | P16 | F9 | [3] | I; PU | I/O | GPIO3[4] — General purpose digital input/output pin. | | | | | | | 0 | CTOUT_6 — SCT output 6. Match output 2 of timer 1. | | | | | | | I | <b>U0_RXD</b> — Receiver input for USART0. | | | | | | | 0 | <b>EMC_RAS</b> — LOW active SDRAM Row Address Strobe. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | P6_6 | L14 | - | [3] | I; PU | I/O | GPIO0[5] — General purpose digital input/output pin. | | | | | | | 0 | EMC_BLS1 — LOW active Byte Lane select signal 1. | | | | | | | I/O | SGPIO5 — General purpose digital input/output pin. | | | | | | | I | <b>USB0_PWR_FAULT</b> — Port power fault signal indicating overcurrent condition; this signal monitors over-current on the USB bus (external circuitry required to detect over-current condition). | | | | | | | - | R — Function reserved. | | | | | | | I | T2_CAP3 — Capture input 3 of timer 2. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | **Table 3. Pin description** ...continued LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See <u>Table 2</u>. | Symbol | LBGA256 | TFBGA100 | | Reset state | Type | Description | |--------|---------|----------|-----|-------------|------|----------------------------------------------------------------------| | P6_7 | J13 | - | [3] | I; PU | - | R — Function reserved. | | | | | | | I/O | EMC_A15 — External memory address line 15. | | | | | | | I/O | SGPI06 — General purpose digital input/output pin. | | | | | | | 0 | USB0_IND1 — USB0 port indicator LED control output 1. | | | | | | | I/O | GPIO5[15] — General purpose digital input/output pin. | | | | | | | 0 | T2_MAT0 — Match output 0 of timer 2. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | P6_8 | H13 | - | [3] | | - | R — Function reserved. | | | | | | | I/O | EMC_A14 — External memory address line 14. | | | | | | | I/O | SGPI07 — General purpose digital input/output pin. | | | | | | | 0 | <b>USB0_IND0</b> — USB0 port indicator LED control output 0. | | | | | | | I/O | GPIO5[16] — General purpose digital input/output pin. | | | | | | | 0 | T2_MAT1 — Match output 1 of timer 2. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | P6_9 | J15 | F8 | [3] | I; PU | I/O | GPIO3[5] — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | 0 | EMC_DYCS0 — SDRAM chip select 0. | | | | | | | - | R — Function reserved. | | | | | | | 0 | T2_MAT2 — Match output 2 of timer 2. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | P6_10 | H15 | - | [3] | I; PU | I/O | GPIO3[6] — General purpose digital input/output pin. | | | | | | | 0 | MCABORT — Motor control PWM, LOW-active fast abort. | | | | | | | - | R — Function reserved. | | | | | | | 0 | <b>EMC_DQMOUT1</b> — Data mask 1 used with SDRAM and static devices. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | #### 32-bit ARM Cortex-M4/M0 microcontroller Table 3. Pin description ...continued | Symbol | LBGA256 | TFBGA100 | | Reset state | Type | Description | |--------|---------|----------|-----|-------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | P6_11 | H12 | C9 | [3] | I; PU | - | GPIO3[7] — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | 0 | EMC_CKEOUT0 — SDRAM clock enable 0. | | | | | | | - | R — Function reserved. | | | | | | | 0 | T2_MAT3 — Match output 3 of timer 2. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | P6_12 | G15 | - | [3] | I; PU | I/O | GPIO2[8] — General purpose digital input/output pin. | | | | | | | 0 | CTOUT_7 — SCT output 7. Match output 3 of timer 1. | | | | | | | - | R — Function reserved. | | | | | | | 0 | <b>EMC_DQMOUT0</b> — Data mask 0 used with SDRAM and static devices. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | P7_0 | B16 | - | [3] | I; PU | I/O | GPIO3[8] — General purpose digital input/output pin. | | | | | | | 0 | CTOUT_14 — SCT output 14. Match output 2 of timer 3. | | | | | | | - | R — Function reserved. | | | | | | | 0 | LCD_LE — Line end signal. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | I/O | SGPIO4 — General purpose digital input/output pin. | | P7_1 | C14 | - | [3] | I; PU | I/O | GPIO3[9] — General purpose digital input/output pin. | | | | | | | 0 | CTOUT_15 — SCT output 15. Match output 3 of timer 3. | | | | | | | I/O | <b>I2S0_TX_WS</b> — Transmit Word Select. It is driven by the master and received by the slave. Corresponds to the signal WS in the <i>PS-bus</i> specification. | | | | | | | 0 | LCD_VD19 — LCD data. | | | | | | | 0 | LCD_VD7 — LCD data. | | | | | | | - | R — Function reserved. | | | | | | | 0 | U2_TXD — Transmitter output for USART2. | | | | | | | I/O | SGPIO5 — General purpose digital input/output pin. | #### 32-bit ARM Cortex-M4/M0 microcontroller Table 3. Pin description ...continued | Symbol | ဖွ | 8 | | ate | | Description | |--------|---------|----------|------------|-------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | LBGA256 | TFBGA100 | | Reset state | e | | | | LB | Ë | | <b>R</b> e | Туре | | | P7_2 | A16 | - | [3] | I; PU | I/O | GPIO3[10] — General purpose digital input/output pin. | | | | | | | I | CTIN_4 — SCT input 4. Capture input 2 of timer 1. | | | | | | | I/O | <b>I2S0_TX_SDA</b> — I2S transmit data. It is driven by the transmitter and read by the receiver. Corresponds to the signal SD in the $\ell$ S-bus specification. | | | | | | | 0 | LCD_VD18 — LCD data. | | | | | | | 0 | LCD_VD6 — LCD data. | | | | | | | - | R — Function reserved. | | | | | | | I | U2_RXD — Receiver input for USART2. | | | | | | | I/O | SGPI06 — General purpose digital input/output pin. | | P7_3 | C13 | - | [3] | l I; PU | I/O | GPIO3[11] — General purpose digital input/output pin. | | | | | | | I | CTIN_3 — SCT input 3. Capture input 1 of timer 1. | | | | | | | - | R — Function reserved. | | | | | | | 0 | LCD_VD17 — LCD data. | | | | | | | 0 | LCD_VD5 — LCD data. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | P7_4 | C8 | - | <u>[6]</u> | l I; PU | I/O | GPIO3[12] — General purpose digital input/output pin. | | | | | | | 0 | CTOUT_13 — SCT output 13. Match output 1 of timer 3. | | | | | | | - | R — Function reserved. | | | | | | | 0 | LCD_VD16 — LCD data. | | | | | | | 0 | LCD_VD4 — LCD data. | | | | | | | 0 | TRACEDATA[0] — Trace data, bit 0. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | AI | <b>ADC0_4</b> — ADC0, input channel 4. Configure the pin as GPIO input and use the ADC function select register in the SCU to select the ADC. | | P7_5 | A7 | - | [6] | I; PU | I/O | GPIO3[13] — General purpose digital input/output pin. | | | | | | | 0 | CTOUT_12 — SCT output 12. Match output 0 of timer 3. | | | | | | | - | R — Function reserved. | | | | | | | 0 | LCD_VD8 — LCD data. | | | | | | | 0 | LCD_VD23 — LCD data. | | | | | | | 0 | TRACEDATA[1] — Trace data, bit 1. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | AI | <b>ADC0_3</b> — ADC0, input channel 3. Configure the pin as GPIO input and use the ADC function select register in the SCU to select the ADC. | ## 32-bit ARM Cortex-M4/M0 microcontroller Table 3. Pin description ...continued | Symbol | 9 | 00 | | tate | | Description | |--------|---------|----------|-------------|-------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | LBGA256 | TFBGA100 | | Reset state | (J) | | | | LBG | TFB | | Res | Туре | | | P7_6 | C7 | - | [3] | I; PU | | GPIO3[14] — General purpose digital input/output pin. | | | | | | | 0 | CTOUT_11 — SCT output 1. Match output 3 of timer 2. | | | | | | | - | R — Function reserved. | | | | | | | 0 | <b>LCD_LP</b> — Line synchronization pulse (STN). Horizontal synchronization pulse (TFT). | | | | | | | - | R — Function reserved. | | | | | | | 0 | TRACEDATA[2] — Trace data, bit 2. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | P7_7 | B6 | - | [6]<br>[13] | I; PU | I/O | GPIO3[15] — General purpose digital input/output pin. | | | | | [10] | | 0 | CTOUT_8 — SCT output 8. Match output 0 of timer 2. | | | | | | | - | R — Function reserved. | | | | | | | 0 | LCD_PWR — LCD panel power enable. | | | | | | | - | R — Function reserved. | | | | | | | 0 | TRACEDATA[3] — Trace data, bit 3. | | | | | | | 0 | ENET_MDC — Ethernet MIIM clock. | | | | | | | I/O | SGPI07 — General purpose digital input/output pin. | | | | | | | Al | <b>ADC1_6</b> — ADC1, input channel 6. Configure the pin as GPIO input and use the ADC function select register in the SCU to select the ADC. | | P8_0 | E5 | - | [4] | I; PU | I/O | GPIO4[0] — General purpose digital input/output pin. | | | | | [13] | | I | <b>USB0_PWR_FAULT</b> — Port power fault signal indicating overcurrent condition; this signal monitors over-current on the USB bus (external circuitry required to detect over-current condition). | | | | | | | - | R — Function reserved. | | | | | | | I | MCI2 — Motor control PWM channel 2, input. | | | | | | | I/O | SGPI08 — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | 0 | T0_MAT0 — Match output 0 of timer 0. | | P8_1 | H5 | - | [4] | I; PU | I/O | GPIO4[1] — General purpose digital input/output pin. | | | | | | , | 0 | USB0_IND1 — USB0 port indicator LED control output 1. | | | | | | | - | R — Function reserved. | | | | | | | I | MCI1 — Motor control PWM channel 1, input. | | | | | | | I/O | SGPI09 — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | 0 | T0_MAT1 — Match output 1 of timer 0. | **Table 3. Pin description** ...continued LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See <u>Table 2</u>. | Symbol | LBGA256 | TFBGA100 | | Reset state | Туре | Description | |-------------|---------|----------|------------|-------------|------|---------------------------------------------------------------------------------------------| | P8_2 | K4 | - | <u>[4]</u> | I; PU | I/O | GPIO4[2] — General purpose digital input/output pin. | | | | | | | 0 | USB0_IND0 — USB0 port indicator LED control output 0. | | | | | | | - | R — Function reserved. | | | | | | | I | MCI0 — Motor control PWM channel 0, input. | | | | | | | I/O | SGPI010 — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | 0 | T0_MAT2 — Match output 2 of timer 0. | | P8_3 | J3 | - | [3] | I; PU | I/O | GPIO4[3] — General purpose digital input/output pin. | | | | | | 21 | I/O | <b>USB1_ULPI_D2</b> — ULPI link bidirectional data line 2. | | | | | | | - | R — Function reserved. | | | | | | | 0 | LCD_VD12 — LCD data. | | | | | | | 0 | LCD_VD19 — LCD data. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | [0] | | 0 | T0_MAT3 — Match output 3 of timer 0. | | P8_4 | J2 | - | [3] | I; PU | | GPIO4[4] — General purpose digital input/output pin. | | | | | | | I/O | USB1_ULPI_D1 — ULPI link bidirectional data line 1. | | | | | | | - | R — Function reserved. | | | | | | | 0 | LCD_VD7 — LCD data. | | | | | | | 0 | LCD_VD16 — LCD data. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | D0 <i>E</i> | 14 | | [3] | I. DI I | 1/0 | T0_CAP0 — Capture input 0 of timer 0. GPIO4[5] — General purpose digital input/output pin. | | P8_5 | J1 | - | <u>[3]</u> | I; PU | 1/0 | USB1_ULPI_D0 — ULPI link bidirectional data line 0. | | | | | | | 1/0 | | | | | | | | 0 | R — Function reserved. | | | | | | | 0 | LCD_VD6 — LCD data. LCD_VD8 — LCD data. | | | | | | | - | R — Function reserved. | | | | | | | | R — Function reserved. | | | | | | | - | | | | | | | | I | T0_CAP1 — Capture input 1 of timer 0. | ## 32-bit ARM Cortex-M4/M0 microcontroller Table 3. Pin description ...continued | Symbol | LBGA256 | TFBGA100 | | Reset state | Type | Description | |--------|---------|----------|-----|-------------|------|-------------------------------------------------------------------------------------------------| | P8_6 | K3 | - | [3] | I; PU | I/O | GPIO4[6] — General purpose digital input/output pin. | | | | | | | I | <b>USB1_ULPI_NXT</b> — ULPI link NXT signal. Data flow control signal from the PHY. | | | | | | | - | R — Function reserved. | | | | | | | 0 | LCD_VD5 — LCD data. | | | | | | | 0 | <b>LCD_LP</b> — Line synchronization pulse (STN). Horizontal synchronization pulse (TFT). | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | I | T0_CAP2 — Capture input 2 of timer 0. | | P8_7 | K1 | - | [3] | I; PU | I/O | GPIO4[7] — General purpose digital input/output pin. | | | | | | | 0 | <b>USB1_ULPI_STP</b> — ULPI link STP signal. Asserted to end or interrupt transfers to the PHY. | | | | | | | - | R — Function reserved. | | | | | | | 0 | LCD_VD4 — LCD data. | | | | | | | 0 | LCD_PWR — LCD panel power enable. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | I | T0_CAP3 — Capture input 3 of timer 0. | | P8_8 | L1 | - | [3] | I; PU | - | R — Function reserved. | | | | | | | I | <b>USB1_ULPI_CLK</b> — ULPI link CLK signal. 60 MHz clock generated by the PHY. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | 0 | CGU_OUT0 — CGU spare clock output 0. | | | | | | | 0 | I2S1_TX_MCLK — I2S1 transmit master clock. | | P9_0 | T1 | - | [3] | I; PU | I/O | GPIO4[12] — General purpose digital input/output pin. | | | | | | | 0 | MCABORT — Motor control PWM, LOW-active fast abort. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | I | ENET_CRS — Ethernet Carrier Sense (MII interface). | | | | | | | I/O | SGPIO0 — General purpose digital input/output pin. | | | | | | | I/O | SSP0_SSEL — Slave Select for SSP0. | ## 32-bit ARM Cortex-M4/M0 microcontroller Table 3. Pin description ...continued | Symbol | LBGA256 | TFBGA100 | | Reset state | Type | Description | |--------|---------|----------|------------|-------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------| | P9_1 | N6 | - | [3] | I; PU | I/O | GPIO4[13] — General purpose digital input/output pin. | | | | | | | 0 | MCOA2 — Motor control PWM channel 2, output A. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | I/O | <b>I2S0_TX_WS</b> — Transmit Word Select. It is driven by the master and received by the slave. Corresponds to the signal WS in the $\ell$ S-bus specification. | | | | | | | I | ENET_RX_ER — Ethernet receive error (MII interface). | | | | | | | I/O | SGPI01 — General purpose digital input/output pin. | | | | | | | I/O | SSP0_MISO — Master In Slave Out for SSP0. | | P9_2 | N8 | - | [3] | I; PU | I/O | GPIO4[14] — General purpose digital input/output pin. | | | | | | | 0 | MCOB2 — Motor control PWM channel 2, output B. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | I/O | <b>I2S0_TX_SDA</b> — I2S transmit data. It is driven by the transmitter and read by the receiver. Corresponds to the signal SD in the $PS$ -bus specification. | | | | | | | I | <b>ENET_RXD3</b> — Ethernet receive data 3 (MII interface). | | | | | | | I/O | SGPIO2 — General purpose digital input/output pin. | | | | | | | I/O | SSP0_MOSI — Master Out Slave in for SSP0. | | P9_3 | M6 | - | [3] | I; PU | I/O | GPIO4[15] — General purpose digital input/output pin. | | | | | | | 0 | MCOA0 — Motor control PWM channel 0, output A. | | | | | | | 0 | USB1_IND1 — USB1 Port indicator LED control output 1. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | | <b>ENET_RXD2</b> — Ethernet receive data 2 (MII interface). | | | | | | | I/O | SGPIO9 — General purpose digital input/output pin. | | | | | [2] | | 0 | U3_TXD — Transmitter output for USART3. | | P9_4 | N10 | - | <u>[3]</u> | I; PU | | R — Function reserved. | | | | | | | 0 | MCOB0 — Motor control PWM channel 0, output B. | | | | | | | 0 | USB1_IND0 — USB1 Port indicator LED control output 0. | | | | | | | - | R — Function reserved. | | | | | | | 1/0 | GPIO5[17] — General purpose digital input/output pin. ENET TYP2 — Ethornet transmit data 2 (MII interface) | | | | | | | 0 | ENET_TXD2 — Ethernet transmit data 2 (MII interface). | | | | | | | I/O | SGPI04 — General purpose digital input/output pin. | | | | | | | I | U3_RXD — Receiver input for USART3. | **Table 3. Pin description** ...continued LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See <u>Table 2</u>. | Symbol | 99 | 00 | | Reset state | | Description | | |--------|---------|---------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | A25 | GA1 | | et st | 4 | | | | | LBGA256 | TFBGA100 | | Res( | Type | | | | P9_5 | M9 | - | [3] | I; PU | | R — Function reserved. | | | | | | | | 0 | MCOA1 — Motor control PWM channel 1, output A. | | | | | | | | 0 | USB1_VBUS_EN — USB1 VBUS power enable. | | | | | | | | - | R — Function reserved. | | | | | | | | I/O | GPIO5[18] — General purpose digital input/output pin. | | | | | | | | 0 | ENET_TXD3 — Ethernet transmit data 3 (MII interface). | | | | | | | | I/O | O SGPIO3 — General purpose digital input/output pin. | | | | | | | | 0 | U0_TXD — Transmitter output for USART0. | | | P9_6 | L11 | - | [3] | I; PU | I/O | GPIO4[11] — General purpose digital input/output pin. | | | | | | | | 0 | MCOB1 — Motor control PWM channel 1, output B. | | | | | | | | I | <b>USB1_PWR_FAULT</b> — USB1 Port power fault signal indicating over-current condition; this signal monitors over-current on the USB1 bus (external circuitry required to detect over-current condition). | | | | | | | | - | R — Function reserved. | | | | | | | | - | R — Function reserved. | | | | | | | | I | ENET_COL — Ethernet Collision detect (MII interface). | | | | | | | | I/O | SGPIO8 — General purpose digital input/output pin. | | | | | | | | I | U0_RXD — Receiver input for USART0. | | | PA_0 | L12 | - | [3] | I; PU | - | R — Function reserved. | | | | | | | | - | R — Function reserved. | | | | | | | | - | R — Function reserved. | | | | | | | | - | R — Function reserved. | | | | | <ul> <li>R — Function reserved.</li> <li>I2S1_RX_MCLK — I2S1 receive master clock.</li> <li>CGU_OUT1 — CGU spare clock output 1.</li> </ul> | R — Function reserved. | | | | | | | | | | | 0 | I2S1_RX_MCLK — I2S1 receive master clock. | | | | | | | | 0 | CGU_OUT1 — CGU spare clock output 1. | | | | | | | | - | R — Function reserved. | | | PA_1 | J14 | - | <u>[4]</u> | I; PU | I/O | GPIO4[8] — General purpose digital input/output pin. | | | | | | | | I | <b>QEI_IDX</b> — Quadrature Encoder Interface INDEX input. | | | | | | | | - | R — Function reserved. | | | | | | | | 0 | U2_TXD — Transmitter output for USART2. | | | | | | | | - | R — Function reserved. | | | | | | | | - | R — Function reserved. | | | | | | | | - | R — Function reserved. | | | | | | | | - | R — Function reserved. | | #### 32-bit ARM Cortex-M4/M0 microcontroller Table 3. Pin description ...continued | Symbol | LBGA256 | TFBGA100 | | Reset state | Туре | Description | |--------|---------|----------|-----|-------------|------|----------------------------------------------------------| | PA_2 | K15 | - | [4] | I; PU | I/O | GPIO4[9] — General purpose digital input/output pin. | | | | | | | I | QEI_PHB — Quadrature Encoder Interface PHB input. | | | | | | | - | R — Function reserved. | | | | | | | I | <b>U2_RXD</b> — Receiver input for USART2. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | PA_3 | H11 | - | [4] | I; PU | I/O | GPIO4[10] — General purpose digital input/output pin. | | | | | | | I | <b>QEI_PHA</b> — Quadrature Encoder Interface PHA input. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | PA_4 | G13 | - | [3] | I; PU | - | R — Function reserved. | | | | | | | 0 | CTOUT_9 — SCT output 9. Match output 1 of timer 2. | | | | | | | - | R — Function reserved. | | | | | | | I/O | EMC_A23 — External memory address line 23. | | | | | | | I/O | GPIO5[19] — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | PB_0 | B15 | - | [3] | I; PU | - | R — Function reserved. | | | | | | | 0 | CTOUT_10 — SCT output 10. Match output 2 of timer 2. | | | | | | | 0 | LCD_VD23 — LCD data. | | | | | | | - | R — Function reserved. | | | | | | | I/O | GPIO5[20] — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | ## 32-bit ARM Cortex-M4/M0 microcontroller Table 3. Pin description ...continued | Symbol | LBGA256 | TFBGA100 | | Reset state | Туре | Description | |--------|---------|----------|------------------------|-------------|----------|------------------------------------------------------------------------------------| | PB_1 | A14 | | R — Function reserved. | | | | | | | | | | I | <b>USB1_ULPI_DIR</b> — ULPI link DIR signal. Controls the ULP data line direction. | | | | | | | 0 | LCD_VD22 — LCD data. | | | | | | | - | R — Function reserved. | | | | | | | I/O | GPIO5[21] — General purpose digital input/output pin. | | | | | | | 0 | CTOUT_6 — SCT output 6. Match output 2 of timer 1. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | PB_2 | B12 | - | [3] | I; PU | - | R — Function reserved. | | | | | | | I/O | <b>USB1_ULPI_D7</b> — ULPI link bidirectional data line 7. | | | | | | | 0 | LCD_VD21 — LCD data. | | | | | | | - | R — Function reserved. | | | | | | | I/O | GPIO5[22] — General purpose digital input/output pin. | | | | | | | 0 | CTOUT_7 — SCT output 7. Match output 3 of timer 1. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | PB_3 | A13 | - | <u>[3]</u> | I; PU | - | R — Function reserved. | | | | | | | I/O | USB1_ULPI_D6 — ULPI link bidirectional data line 6. | | | | | | | 0 | LCD_VD20 — LCD data. | | | | | | | - | R — Function reserved. | | | | | | | I/O | GPIO5[23] — General purpose digital input/output pin. | | | | | | | 0 | CTOUT_8 — SCT output 8. Match output 0 of timer 2. | | | | | | | - | R — Function reserved. | | | | | ro1 | | - | R — Function reserved. | | PB_4 | B11 | - | 3 | I; PU | | R — Function reserved. | | | | | | | 1/0 | USB1_ULPI_D5 — ULPI link bidirectional data line 5. | | | | | | | 0 | LCD_VD15 — LCD data. | | | | | | | - | R — Function reserved. | | | | | | | I/O | GPIO5[24] — General purpose digital input/output pin. | | | | | | | <u> </u> | CTIN_5 — SCT input 5. Capture input 2 of timer 2. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | #### 32-bit ARM Cortex-M4/M0 microcontroller Table 3. Pin description ...continued | Symbol | 256 | ۸100 | | state | | Description | | | | |--------|-----------------|----------|------|-------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | | LBGA256 | TFBGA100 | | Reset state | Type | | | | | | PB_5 | <b>–</b><br>A12 | - | [3] | I; PU | - | R — Function reserved. | | | | | | | | | | I/O | USB1_ULPI_D4 — ULPI link bidirectional data line 4. | | | | | | | | | | 0 | LCD_VD14 — LCD data. | | | | | | | | | | - | R — Function reserved. | | | | | | | | | | I/O | GPIO5[25] — General purpose digital input/output pin. | | | | | | | | | | I | CTIN_7 — SCT input 7. | | | | | | | | | | 0 | LCD_PWR — LCD panel power enable. | | | | | | | | | | - | R — Function reserved. | | | | | PB_6 | A6 | - | [6] | I; PU | - | R — Function reserved. | | | | | | | | [13] | , - | I/O | USB1_ULPI_D3 — ULPI link bidirectional data line 3. | | | | | | | | | | 0 | LCD_VD13 — LCD data. | | | | | | | | | | - | R — Function reserved. | | | | | | | | | | I/O | GPIO5[26] — General purpose digital input/output pin. | | | | | | | | | | I | CTIN_6 — SCT input 6. Capture input 1 of timer 3. | | | | | | | | | | 0 | LCD_VD19 — LCD data. | | | | | | | | | | - | R — Function reserved. | | | | | | | | | | AI | <b>ADC0_6</b> — ADC0, input channel 6. Configure the pin as GPIO input and use the ADC function select register in the SCU to select the ADC. | | | | | PC_0 | D4 | - | [6] | , | - | R — Function reserved. | | | | | | | | [13] | | I | <b>USB1_ULPI_CLK</b> — ULPI link CLK signal. 60 MHz clock generated by the PHY. | | | | | | | | | | - | R — Function reserved. | | | | | | | | | | I/O | ENET_RX_CLK — Ethernet Receive Clock (MII interface). | | | | | | | | | | 0 | LCD_DCLK — LCD panel clock. | | | | | | | | | | - | R — Function reserved. | | | | | | | | | | - | R — Function reserved. | | | | | | | | | | I/O | SD_CLK — SD/MMC card clock. | | | | | | | | | | Al | <b>ADC1_1</b> — ADC1 and ADC0, input channel 1. Configure the pin as input (USB_ULPI_CLK) and use the ADC function select register in the SCU to select the ADC. | | | | | PC_1 | E4 | - | [3] | I; PU | I/O | USB1_ULPI_D7 — ULPI link bidirectional data line 7. | | | | | | | | | | - | R — Function reserved. | | | | | | | | | | I | U1_RI — Ring Indicator input for UART 1. | | | | | | | | | | 0 | ENET_MDC — Ethernet MIIM clock. | | | | | | | | | | I/O | GPIO6[0] — General purpose digital input/output pin. | | | | | | | | | | - | R — Function reserved. | | | | | | | | | | I | T3_CAP0 — Capture input 0 of timer 3. | | | | | | | | | | 0 | SD_VOLT0 — SD/MMC bus voltage select output 0. | | | | LPC43S70 **NXP Semiconductors** **Description** ### 32-bit ARM Cortex-M4/M0 microcontroller Table 3. Pin description ...continued LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See <u>Table 2</u>. 100 tate Symbol | | LBGA2 | TFBGA | | Reset si | Туре | | |------|-------|-------|-----|----------|------|------------------------------------------------------------------------------------------------------------------------------------| | PC_2 | F6 | - | [3] | I; PU | I/O | USB1_ULPI_D6 — ULPI link bidirectional data line 6. | | | | | | | - | R — Function reserved. | | | | | | | I | U1_CTS — Clear to Send input for UART 1. | | | | | | | 0 | ENET_TXD2 — Ethernet transmit data 2 (MII interface). | | | | | | | I/O | GPIO6[1] — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | 0 | SD_RST — SD/MMC reset signal for MMC4.4 card. | | PC_3 | F5 | - | [6] | l I; PU | I/O | USB1_ULPI_D5 — ULPI link bidirectional data line 5. | | | | | | | - | R — Function reserved. | | | | | | | 0 | <b>U1_RTS</b> — Request to Send output for UART 1. Can also be configured to be an RS-485/EIA-485 output enable signal for UART 1. | | | | | | | 0 | ENET_TXD3 — Ethernet transmit data 3 (MII interface). | | | | | | | I/O | GPIO6[2] — General purpose digital input/output pin. | | | | | | U | ENET_TAD2 — Ethernet transmit data 2 (will interface). | |------|------|-----|-------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------| | | | | | I/O | GPIO6[1] — General purpose digital input/output pin. | | | | | | - | R — Function reserved. | | | | | | - | R — Function reserved. | | | | | | 0 | SD_RST — SD/MMC reset signal for MMC4.4 card. | | PC_3 | F5 - | [6] | I; PU | I/O | USB1_ULPI_D5 — ULPI link bidirectional data line 5. | | | | | | - | R — Function reserved. | | | | | | 0 | <b>U1_RTS</b> — Request to Send output for UART 1. Can also be configured to be an RS-485/EIA-485 output enable signal for UART 1. | | | | | | 0 | ENET_TXD3 — Ethernet transmit data 3 (MII interface). | | | | | | I/O | GPIO6[2] — General purpose digital input/output pin. | | | | | | - | R — Function reserved. | | | | | | - | R — Function reserved. | | | | | | 0 | SD_VOLT1 — SD/MMC bus voltage select output 1. | | | | | | AI | <b>ADC1_0</b> — ADC1, input channel 0. Configure the pin as GPIO input and use the ADC function select register in the SCU to select the ADC. | | PC_4 | F4 - | [3] | I; PU | - | R — Function reserved. | | | | | | I/O | USB1_ULPI_D4 — ULPI link bidirectional data line 4. | | | | | | - | R — Function reserved. | | | | | | | ENET_TX_EN — Ethernet transmit enable (RMII/MII interface). | | | | | | I/O | GPIO6[3] — General purpose digital input/output pin. | | | | | | - | R — Function reserved. | | | | | | I | T3_CAP1 — Capture input 1 of timer 3. | | | | | | I/O | SD_DAT0 — SD/MMC data bus line 0. | | PC_5 | G4 - | [3] | I; PU | - | R — Function reserved. | | | | | | I/O | <b>USB1_ULPI_D3</b> — ULPI link bidirectional data line 3. | | | | | | - | R — Function reserved. | | | | | | 0 | ENET_TX_ER — Ethernet Transmit Error (MII interface). | | | | | | I/O | GPIO6[4] — General purpose digital input/output pin. | | | | | | - | R — Function reserved. | | | | | | I | T3_CAP2 — Capture input 2 of timer 3. | | | | | | | | I/O **SD\_DAT1** — SD/MMC data bus line 1. ## 32-bit ARM Cortex-M4/M0 microcontroller Table 3. Pin description ...continued | Symbol | LBGA256 | TFBGA100 | | Reset state | Туре | Description | |--------|----------------|----------|-----|-------------|------|-------------------------------------------------------------------------------------| | PC_6 | <b>⊐</b><br>H6 | F<br>- | [3] | i; PU | | R — Function reserved. | | 1 0_0 | 110 | | | 1, 1 0 | I/O | USB1_ULPI_D2 — ULPI link bidirectional data line 2. | | | | | | | - | R — Function reserved. | | | | | | | | ENET_RXD2 — Ethernet receive data 2 (MII interface). | | | | | | | I/O | GPIO6[5] — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | ī | T3_CAP3 — Capture input 3 of timer 3. | | | | | | | I/O | SD_DAT2 — SD/MMC data bus line 2. | | PC_7 | G5 | 5 - | [3] | I; PU | - | R — Function reserved. | | | | | | ŕ | I/O | USB1_ULPI_D1 — ULPI link bidirectional data line 1. | | | | | | | - | R — Function reserved. | | | | | | | I | ENET_RXD3 — Ethernet receive data 3 (MII interface). | | | | | | | I/O | GPIO6[6] — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | 0 | T3_MAT0 — Match output 0 of timer 3. | | | | | | | I/O | SD_DAT3 — SD/MMC data bus line 3. | | PC_8 | N4 | - | [3] | I; PU | - | R — Function reserved. | | | | | | | I/O | <b>USB1_ULPI_D0</b> — ULPI link bidirectional data line 0. | | | | | | | - | R — Function reserved. | | | | | | | I | <b>ENET_RX_DV</b> — Ethernet Receive Data Valid (RMII/MII interface). | | | | | | | I/O | GPIO6[7] — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | 0 | T3_MAT1 — Match output 1 of timer 3. | | | | | | | I | SD_CD — SD/MMC card detect input. | | PC_9 | K2 | - | [3] | I; PU | - | R — Function reserved. | | | | | | | ı | <b>USB1_ULPI_NXT</b> — ULPI link NXT signal. Data flow control signal from the PHY. | | | | | | | - | R — Function reserved. | | | | | | | I | ENET_RX_ER — Ethernet receive error (MII interface). | | | | | | | I/O | GPIO6[8] — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | 0 | T3_MAT2 — Match output 2 of timer 3. | | | | | | | 0 | <b>SD_POW</b> — SD/MMC power monitor output. | **Table 3. Pin description** ...continued LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See <u>Table 2</u>. | Symbol | 26 | 100 | | tate | | Description | |--------|---------|----------|-----|-------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | LBGA256 | TFBGA100 | | Reset state | ø | | | | LB( | 벁 | | Res | Туре | | | PC_10 | C_10 M5 | - | [3] | I; PU | - | R — Function reserved. | | | | | | | 0 | <b>USB1_ULPI_STP</b> — ULPI link STP signal. Asserted to end or interrupt transfers to the PHY. | | | | | | | I | U1_DSR — Data Set Ready input for UART 1. | | | | | | | - | R — Function reserved. | | | | | | | I/O | GPIO6[9] — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | 0 | T3_MAT3 — Match output 3 of timer 3. | | | | | | | I/O | SD_CMD — SD/MMC command signal. | | PC_11 | L5 | - | [3] | I; PU | - | R — Function reserved. | | | | | | | I | ${\bf USB1\_ULPI\_DIR}$ — ULPI link DIR signal. Controls the ULPI data line direction. | | | | | | | I | U1_DCD — Data Carrier Detect input for UART 1. | | | | | | | - | R — Function reserved. | | | | | | | I/O | GPIO6[10] — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | I/O | SD_DAT4 — SD/MMC data bus line 4. | | PC_12 | L6 | - | [3] | I; PU | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | 0 | <b>U1_DTR</b> — Data Terminal Ready output for UART 1. Can also be configured to be an RS-485/EIA-485 output enable signal for UART 1. | | | | | | | - | R — Function reserved. | | | | | | | I/O | GPIO6[11] — General purpose digital input/output pin. | | | | | | | I/O | SGPIO11 — General purpose digital input/output pin. | | | | | | | I/O | <b>I2S0_TX_SDA</b> — I2S transmit data. It is driven by the transmitter and read by the receiver. Corresponds to the signal SD in the <i>I</i> <sup>2</sup> <i>S-bus specification</i> . | | | | | | | I/O | SD_DAT5 — SD/MMC data bus line 5. | | PC_13 | M1 | - | [3] | I; PU | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | 0 | U1_TXD — Transmitter output for UART 1. | | | | | | | - | R — Function reserved. | | | | | | | I/O | GPIO6[12] — General purpose digital input/output pin. | | | | | | | I/O | SGPIO12 — General purpose digital input/output pin. | | | | | | | I/O | <b>I2S0_TX_WS</b> — Transmit Word Select. It is driven by the master and received by the slave. Corresponds to the signal WS in the <i>l</i> <sup>2</sup> S-bus specification. | | | | | | | | SD_DAT6 — SD/MMC data bus line 6. | ## 32-bit ARM Cortex-M4/M0 microcontroller Table 3. Pin description ...continued | Symbol | LBGA256 | TFBGA100 | | Reset state | Туре | Description | |--------|---------|----------|-----|-------------|------|----------------------------------------------------------------------| | PC_14 | N1 | - | [3] | I; PU | | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | I | U1_RXD — Receiver input for UART 1. | | | | | | | - | R — Function reserved. | | | | | | | I/O | GPI06[13] — General purpose digital input/output pin. | | | | | | | I/O | SGPI013 — General purpose digital input/output pin. | | | | | | | 0 | <b>ENET_TX_ER</b> — Ethernet Transmit Error (MII interface). | | | | | | | I/O | SD_DAT7 — SD/MMC data bus line 7. | | PD_0 | N2 | - | [3] | | - | R — Function reserved. | | | | | | | 0 | CTOUT_15 — SCT output 15. Match output 3 of timer 3. | | | | | | | 0 | <b>EMC_DQMOUT2</b> — Data mask 2 used with SDRAM and static devices. | | | | | | | - | R — Function reserved. | | | | | | | I/O | GPI06[14] — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | I/O | SGPIO4 — General purpose digital input/output pin. | | D_1 | P1 | - | [3] | I; PU | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | 0 | EMC_CKEOUT2 — SDRAM clock enable 2. | | | | | | | - | R — Function reserved. | | | | | | | I/O | GPI06[15] — General purpose digital input/output pin. | | | | | | | 0 | SD_POW — SD/MMC power monitor output. | | | | | | | - | R — Function reserved. | | | | | | | I/O | SGPIO5 — General purpose digital input/output pin. | | PD_2 | R1 | - | [3] | I; PU | - | R — Function reserved. | | | | | | | 0 | CTOUT_7 — SCT output 7. Match output 3 of timer 1. | | | | | | | I/O | EMC_D16 — External memory data line 16. | | | | | | | - | R — Function reserved. | | | | | | | I/O | GPI06[16] — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | I/O | SGPI06 — General purpose digital input/output pin. | ## 32-bit ARM Cortex-M4/M0 microcontroller Table 3. Pin description ...continued | Symbol | LBGA256 | TFBGA100 | | Reset state | Туре | Description | |--------|---------|----------|-----|-------------|----------|--------------------------------------------------------------| | DD 0 | | - | [3] | | - | P. Forestian recognised | | PD_3 | P4 | - | [3] | I; PU | | R — Function reserved. | | | | | | | 0 | CTOUT_6 — SCT output 7. Match output 2 of timer 1. | | | | | | | I/O | EMC_D17 — External memory data line 17. | | | | | | | - | R — Function reserved. | | | | | | | I/O | GPIO6[17] — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | I/O | SGPIO7 — General purpose digital input/output pin. | | PD_4 | T2 | - | [3] | I; PU | - | R — Function reserved. | | | | | | | 0 | CTOUT_8 — SCT output 8. Match output 0 of timer 2. | | | | | | | I/O | EMC_D18 — External memory data line 18. | | | | | | | - | R — Function reserved. | | | | | | | I/O | <b>GPIO6[18]</b> — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | I/O | SGPI08 — General purpose digital input/output pin. | | PD_5 | P6 | - | [3] | I; PU | - | R — Function reserved. | | | | | | | 0 | CTOUT_9 — SCT output 9. Match output 1 of timer 2. | | | | | | | I/O | EMC_D19 — External memory data line 19. | | | | | | | - | R — Function reserved. | | | | | | | I/O | GPIO6[19] — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | I/O | SGPI09 — General purpose digital input/output pin. | | PD_6 | R6 | _ | [3] | I; PU | - | R — Function reserved. | | | | | | 1,10 | 0 | CTOUT_10 — SCT output 10. Match output 2 of timer 2. | | | | | | | I/O | EMC_D20 — External memory data line 20. | | | | | | | - | R — Function reserved. | | | | | | | I/O | GPI06[20] — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | _ | R — Function reserved. | | | | | | | -<br>I/O | SGPIO10 — General purpose digital input/output pin. | ## 32-bit ARM Cortex-M4/M0 microcontroller Table 3. Pin description ...continued | Symbol | LBGA256 | TFBGA100 | | Reset state | Туре | Description | |--------|---------|----------|------------|-------------|------|-------------------------------------------------------------------------------| | | | Ľ | 101 | | - | | | PD_7 | T6 | - | [3] | I; PU | | R — Function reserved. | | | | | | | | CTIN_5 — SCT input 5. Capture input 2 of timer 2. | | | | | | | I/O | EMC_D21 — External memory data line 21. | | | | | | | - | R — Function reserved. | | | | | | | I/O | GPI06[21] — General purpose digital input/output pin. | | | | | | | | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | [0] | | | SGPIO11 — General purpose digital input/output pin. | | PD_8 | P8 | - | [3] | I; PU | | R — Function reserved. | | | | | [2] | | | CTIN_6 — SCT input 6. Capture input 1 of timer 3. | | | | | | | I/O | EMC_D22 — External memory data line 22. | | | | | | | - | R — Function reserved. | | | | | | | I/O | GPI06[22] — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | | SGPI012 — General purpose digital input/output pin. | | PD_9 | T11 | - | <u>[3]</u> | I; PU | | R — Function reserved. | | | | | | | 0 | CTOUT_13 — SCT output 13. Match output 1 of timer 3. | | | | | | | I/O | EMC_D23 — External memory data line 23. | | | | | | | - | R — Function reserved. | | | | | | | I/O | GPIO6[23] — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | ro1 | | | SGPI013 — General purpose digital input/output pin. | | PD_10 | P11 | - | [3] | I; PU | | R — Function reserved. | | | | | | | I | CTIN_1 — SCT input 1. Capture input 1 of timer 0. Capture input 1 of timer 2. | | | | | | | 0 | EMC_BLS3 — LOW active Byte Lane select signal 3. | | | | | | | - | R — Function reserved. | | | | | | | I/O | GPIO6[24] — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | ## 32-bit ARM Cortex-M4/M0 microcontroller Table 3. Pin description ...continued | Symbol | LBGA256 | TFBGA100 | | Reset state | Туре | Description | |--------|---------|----------|-----|-------------|------|------------------------------------------------------------| | PD_11 | N9 | - | [3] | I; PU | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | 0 | EMC_CS3 — LOW active Chip Select 3 signal. | | | | | | | - | R — Function reserved. | | | | | | | I/O | GPIO6[25] — General purpose digital input/output pin. | | | | | | | I/O | <b>USB1_ULPI_D0</b> — ULPI link bidirectional data line 0. | | | | | | | 0 | CTOUT_14 — SCT output 14. Match output 2 of timer 3. | | | | | | | - | R — Function reserved. | | PD_12 | N11 | - | | I; PU | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | 0 | EMC_CS2 — LOW active Chip Select 2 signal. | | | | | | | - | R — Function reserved. | | | | | | | I/O | GPIO6[26] — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | 0 | CTOUT_10 — SCT output 10. Match output 2 of timer 2. | | | | | | | - | R — Function reserved. | | PD_13 | T14 | - | [3] | I; PU | - | R — Function reserved. | | | | | | | I | CTIN_0 — SCT input 0. Capture input 0 of timer 0, 1, 2, 3. | | | | | | | 0 | EMC_BLS2 — LOW active Byte Lane select signal 2. | | | | | | | - | R — Function reserved. | | | | | | | I/O | GPIO6[27] — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | 0 | CTOUT_13 — SCT output 13. Match output 1 of timer 3. | | | | | | | - | R — Function reserved. | | PD_14 | R13 | - | [3] | I; PU | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | 0 | EMC_DYCS2 — SDRAM chip select 2. | | | | | | | - | R — Function reserved. | | | | | | | I/O | GPIO6[28] — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | 0 | CTOUT_11 — SCT output 11. Match output 3 of timer 2. | | | | | | | - | R — Function reserved. | **Table 3. Pin description** ...continued LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See <u>Table 2</u>. | Symbol | LBGA256 | TFBGA100 | | Reset state | Туре | Description | |--------|---------|----------|------------|-------------|----------|-------------------------------------------------------| | PD_15 | T15 | - | [3] | I; PU | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | I/O | EMC_A17 — External memory address line 17. | | | | | | | - | R — Function reserved. | | | | | | | I/O | GPIO6[29] — General purpose digital input/output pin. | | | | | | | I | SD_WP — SD/MMC card write protect input. | | | | | | | 0 | CTOUT_8 — SCT output 8. Match output 0 of timer 2. | | | | | | | - | R — Function reserved. | | PD_16 | R14 | - | [3] | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | I/O | EMC_A16 — External memory address line 16. | | | | | | | - | R — Function reserved. | | | | | | | I/O | GPIO6[30] — General purpose digital input/output pin. | | | | | | | 0 | SD_VOLT2 — SD/MMC bus voltage select output 2. | | | | | | | 0 | CTOUT_12 — SCT output 12. Match output 0 of timer 3. | | | | | | | - | R — Function reserved. | | PE_0 | P14 | - | <u>[3]</u> | I; PU | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | I/O | EMC_A18 — External memory address line 18. | | | | | | | I/O | GPIO7[0] — General purpose digital input/output pin. | | | | | | | 0 | CAN1_TD — CAN1 transmitter output. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | PE_1 | N14 | - | [3] | I; PU | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | 1/0 | EMC_A19 — External memory address line 19. | | | | | | | I/O | GPIO7[1] — General purpose digital input/output pin. | | | | | | | <u> </u> | CAN1_RD — CAN1 receiver input. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | ## 32-bit ARM Cortex-M4/M0 microcontroller Table 3. Pin description ...continued | Symbol | LBGA256 | TFBGA100 | | Reset state | Туре | Description | |--------|---------|----------|-----|-------------|------|------------------------------------------------------------------------------------------------------------------------------------| | PE_2 | M14 | - | [3] | I; PU | | ADCTRIG0 — ADC trigger input 0. | | | | | | | I | CAN0_RD — CAN receiver input. | | | | | | | - | R — Function reserved. | | | | | | | I/O | EMC_A20 — External memory address line 20. | | | | | | | I/O | GPIO7[2] — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | PE_3 | K12 | - | [3] | I; PU | - | R — Function reserved. | | | | | 101 | | 0 | CAN0_TD — CAN transmitter output. | | | | | | | I | ADCTRIG1 — ADC trigger input 1. | | | | | | | I/O | EMC_A21 — External memory address line 21. | | | | | | | I/O | GPIO7[3] — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | PE_4 | K13 | - | [3] | I; PU | - | R — Function reserved. | | | | | | | I | NMI — External interrupt input to NMI. | | | | | | | - | R — Function reserved. | | | | | | | I/O | EMC_A22 — External memory address line 22. | | | | | | | I/O | GPIO7[4] — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | PE_5 | N16 | - | [3] | I; PU | - | R — Function reserved. | | | | | | | 0 | CTOUT_3 — SCT output 3. Match output 3 of timer 0. | | | | | | | 0 | <b>U1_RTS</b> — Request to Send output for UART 1. Can also be configured to be an RS-485/EIA-485 output enable signal for UART 1. | | | | | | | I/O | EMC_D24 — External memory data line 24. | | | | | | | I/O | GPIO7[5] — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | **Table 3. Pin description** ...continued LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See <u>Table 2</u>. | Symbol | LBGA256 | TFBGA100 | | Reset state | Туре | Description | |--------|---------|----------|-----|-------------|------|------------------------------------------------------| | PE_6 | M16 | - | [3] | I; PU | - | R — Function reserved. | | | | | | | 0 | CTOUT_2 — SCT output 2. Match output 2 of timer 0. | | | | | | | I | U1_RI — Ring Indicator input for UART 1. | | | | | | | I/O | EMC_D25 — External memory data line 25. | | | | | | | I/O | GPIO7[6] — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | PE_7 | F15 | - | [3] | | - | R — Function reserved. | | | | | | | 0 | CTOUT_5 — SCT output 5. Match output 1 of timer 1. | | | | | | | 1 | U1_CTS — Clear to Send input for UART1. | | | | | | | I/O | EMC_D26 — External memory data line 26. | | | | | | | I/O | GPIO7[7] — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | PE_8 | F14 | - | [3] | I; PU | - | R — Function reserved. | | | | | | | 0 | CTOUT_4 — SCT output 4. Match output 0 of timer 0. | | | | | | | I | U1_DSR — Data Set Ready input for UART 1. | | | | | | | I/O | EMC_D27 — External memory data line 27. | | | | | | | I/O | GPIO7[8] — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | PE_9 | E16 | - | [3] | I; PU | - | R — Function reserved. | | | | | | | I | CTIN_4 — SCT input 4. Capture input 2 of timer 1. | | | | | | | 1 | U1_DCD — Data Carrier Detect input for UART 1. | | | | | | | I/O | EMC_D28 — External memory data line 28. | | | | | | | I/O | GPIO7[9] — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | **Table 3. Pin description** ...continued LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See <u>Table 2</u>. | Symbol | LBGA256 | TFBGA100 | | Reset state | Туре | Description | |--------|---------|----------|-----|-------------|------|----------------------------------------------------------------------------------------------------------------------------------------| | PE_10 | E14 | - | [3] | I; PU | - | R — Function reserved. | | | | | | | I | CTIN_3 — SCT input 3. Capture input 1 of timer 1. | | | | | | | 0 | <b>U1_DTR</b> — Data Terminal Ready output for UART 1. Can also be configured to be an RS-485/EIA-485 output enable signal for UART 1. | | | | | | | I/O | EMC_D29 — External memory data line 29. | | | | | | | I/O | GPI07[10] — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | PE_11 | D16 | - | [3] | ,,., | - | R — Function reserved. | | | | | | | 0 | CTOUT_12 — SCT output 12. Match output 0 of timer 3. | | | | | | | 0 | U1_TXD — Transmitter output for UART 1. | | | | | | | I/O | EMC_D30 — External memory data line 30. | | | | | | | I/O | GPIO7[11] — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | PE_12 | D15 | - | [3] | I; PU | - | R — Function reserved. | | | | | | | 0 | CTOUT_11 — SCT output 11. Match output 3 of timer 2. | | | | | | | I | U1_RXD — Receiver input for UART 1. | | | | | | | I/O | EMC_D31 — External memory data line 31. | | | | | | | I/O | GPIO7[12] — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | PE_13 | G14 | - | [3] | I; PU | - | R — Function reserved. | | | | | | | 0 | CTOUT_14 — SCT output 14. Match output 2 of timer 3. | | | | | | | I/O | <b>I2C1_SDA</b> — I <sup>2</sup> C1 data input/output (this pin does not use a specialized I <sup>2</sup> C pad). | | | | | | | 0 | <b>EMC_DQMOUT3</b> — Data mask 3 used with SDRAM and static devices. | | | | | | | I/O | GPI07[13] — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | ## 32-bit ARM Cortex-M4/M0 microcontroller Table 3. Pin description ...continued | Symbol | LBGA256 | TFBGA100 | | Reset state | Туре | Description | | |--------|---------|----------|-----|-------------|------|--------------------------------------------------------------------------------------------------------------------|--| | PE_14 | C15 | | [3] | I; PU | - | R — Function reserved. | | | | | | | | - | R — Function reserved. | | | | | | | | - | R — Function reserved. | | | | | | | | 0 | EMC_DYCS3 — SDRAM chip select 3. | | | | | | | | I/O | GPI07[14] — General purpose digital input/output pin. | | | | | | | | - | R — Function reserved. | | | | | | | | - | R — Function reserved. | | | | | | | | - | R — Function reserved. | | | PE_15 | E13 | - | [3] | I; PU | - | R — Function reserved. | | | | | | | | 0 | CTOUT_0 — SCT output 0. Match output 0 of timer 0. | | | | | | | | I/O | <b>I2C1_SCL</b> — I <sup>2</sup> C1 clock input/output (this pin does not use a specialized I <sup>2</sup> C pad). | | | | | | | | 0 | EMC_CKEOUT3 — SDRAM clock enable 3. | | | | | | | | I/O | GPIO7[15] — General purpose digital input/output pin. | | | | | | | | - | R — Function reserved. | | | | | | | | - | R — Function reserved. | | | | | | | | - | R — Function reserved. | | | PF_0 | D12 | - | [3] | O;<br>PU | I/O | SSP0_SCK — Serial clock for SSP0. | | | | | | | | I | <b>GP_CLKIN</b> — General purpose clock input to the CGU. | | | | | | | | - | R — Function reserved. | | | | | | | | - | R — Function reserved. | | | | | | | | - | R — Function reserved. | | | | | | | | - | R — Function reserved. | | | | | | | | - | R — Function reserved. | | | | | | | | 0 | I2S1_TX_MCLK — I2S1 transmit master clock. | | | PF_1 | E11 | - | [3] | I; PU | - | R — Function reserved. | | | | | | | | - | R — Function reserved. | | | | | | | | I/O | SSP0_SSEL — Slave Select for SSP0. | | | | | | | | - | R — Function reserved. | | | | | | | | I/O | GPIO7[16] — General purpose digital input/output pin. | | | | | | | | - | R — Function reserved. | | | | | | | | I/O | SGPI00 — General purpose digital input/output pin. | | | | | | | | - | R — Function reserved. | | **Table 3. Pin description** ...continued LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See <u>Table 2</u>. | Symbol | LBGA256 | TFBGA100 | | Reset state | Type | Description | | | |--------|---------|----------|-----|-------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | PF_2 | D11 | - | [3] | I; PU | - | R — Function reserved. | | | | | | | | | 0 | U3_TXD — Transmitter output for USART3. | | | | | | | | | I/O | SSP0_MISO — Master In Slave Out for SSP0. | | | | | | | | | - | R — Function reserved. | | | | | | | | | I/O | GPIO7[17] — General purpose digital input/output pin. | | | | | | | | | - | R — Function reserved. | | | | | | | | | I/O | SGPIO1 — General purpose digital input/output pin. | | | | | | | | | - | R — Function reserved. | | | | PF_3 | E10 | - | [3] | I; PU | - | R — Function reserved. | | | | | | | | | I | U3_RXD — Receiver input for USART3. | | | | | | | | | I/O | SSP0_MOSI — Master Out Slave in for SSP0. | | | | | | | | | - | R — Function reserved. | | | | | | | | | I/O | GPIO7[18] — General purpose digital input/output pin. | | | | | | | | | - | R — Function reserved. | | | | | | | | | I/O | SGPI02 — General purpose digital input/output pin. | | | | | | | | | - | R — Function reserved. | | | | PF_4 | D10 | H4 | [3] | 3 O;<br>PU | I/O | SSP1_SCK — Serial clock for SSP1. | | | | | | | | | I | <b>GP_CLKIN</b> — General purpose clock input to the CGU. | | | | | | | | | 0 | TRACECLK — Trace clock. | | | | | | | | | - | R — Function reserved. | | | | | | | | | - | R — Function reserved. | | | | | | | | | - | R — Function reserved. | | | | | | | | | 0 | I2S0_TX_MCLK — I2S transmit master clock. | | | | | | | | | I/O | <b>I2S0_RX_SCK</b> — I2S receive clock. It is driven by the master and received by the slave. Corresponds to the signal SCK in the $PS$ -bus specification. | | | | PF_5 | E9 | - | [6] | I; PU | - | R — Function reserved. | | | | | | | | | I/O | <b>U3_UCLK</b> — Serial clock input/output for USART3 in synchronous mode. | | | | | | | | | I/O | SSP1_SSEL — Slave Select for SSP1. | | | | | | | | | 0 | TRACEDATA[0] — Trace data, bit 0. | | | | | | | | | I/O | GPIO7[19] — General purpose digital input/output pin. | | | | | | | | | - | R — Function reserved. | | | | | | | | | I/O | SGPIO4 — General purpose digital input/output pin. | | | | | | | | | - | R — Function reserved. | | | | | | | | | AI | <b>ADC1_4</b> — ADC1, input channel 4. Configure the pin as GPIO input and use the ADC function select register in the SCU to select the ADC. | | | ## 32-bit ARM Cortex-M4/M0 microcontroller Table 3. Pin description ...continued | Symbol | LBGA256 | TFBGA100 | | Reset state | Туре | Description | |--------|---------|----------|------|-------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PF_6 | E7 | - | [6] | I; PU | - | R — Function reserved. | | | | | | | I/O | U3_DIR — RS-485/EIA-485 output enable/direction control for USART3. | | | | | | | I/O | SSP1_MISO — Master In Slave Out for SSP1. | | | | | | | 0 | TRACEDATA[1] — Trace data, bit 1. | | | | | | | I/O | GPIO7[20] — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | I/O | SGPI05 — General purpose digital input/output pin. | | | | | | | I/O | <b>I2S1_TX_SDA</b> — I2S1 transmit data. It is driven by the transmitter and read by the receiver. Corresponds to the signal SD in the $\ell$ S-bus specification. | | | | | | | AI | <b>ADC1_3</b> — ADC1, input channel 3. Configure the pin as GPIO input and use the ADC function select register in the SCU to select the ADC. | | PF_7 | _7 B7 - | | [6] | I; PU | - | R — Function reserved. | | | | | | | I/O | U3_BAUD — Baud pin for USART3. | | | | | | | I/O | SSP1_MOSI — Master Out Slave in for SSP1. | | | | | | | 0 | TRACEDATA[2] — Trace data, bit 2. | | | | | | | I/O | GPIO7[21] — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | I/O | SGPI06 — General purpose digital input/output pin. | | | | | | | I/O | <b>I2S1_TX_WS</b> — Transmit Word Select. It is driven by the master and received by the slave. Corresponds to the signal WS in the <i>PS-bus</i> specification. | | | | | | | AI/<br>O | <b>ADC1_7</b> — ADC1, input channel 7 or band gap output. Configure the pin as GPIO input and use the ADC function select register in the SCU to select the ADC. | | PF_8 | E6 | - | [6] | I; PU | - | R — Function reserved. | | | | | [13] | | I/O | <b>U0_UCLK</b> — Serial clock input/output for USART0 in synchronous mode. | | | | | | | I | CTIN_2 — SCT input 2. Capture input 2 of timer 0. | | | | | | | 0 | TRACEDATA[3] — Trace data, bit 3. | | | | | | | I/O | GPIO7[22] — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | I/O | SGPIO7 — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | ΑI | <b>ADC0_2</b> — ADC0, input channel 2. Configure the pin as GPIO input and use the ADC function select register in the SCU to select the ADC. | ### 32-bit ARM Cortex-M4/M0 microcontroller Table 3. Pin description ...continued | Symbol | LBGA256 | TFBGA100 | | Reset state 22 Type | | Description | |--------|---------|----------|------|---------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------| | PF_9 | D6 | - | | I; PU | | R — Function reserved. | | | | | [13] | | I/O | Uo_DIR — RS-485/EIA-485 output enable/direction control for USART0. | | | | | | | 0 | CTOUT_1 — SCT output 1. Match output 1 of timer 0. | | | | | | | - | R — Function reserved. | | | | | | | I/O | GPIO7[23] — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | I/O | SGPIO3 — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | AI | <b>ADC1_2</b> — ADC1, input channel 2. Configure the pin as GPIO input and use the ADC function select register in the SCU to select the ADC. | | PF_10 | А3 | - | | I; PU | - | R — Function reserved. | | | | | [13] | | 0 | U0_TXD — Transmitter output for USART0. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | I/O | GPIO7[24] — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | I | SD_WP — SD/MMC card write protect input. | | | | | | | - | R — Function reserved. | | | | | | | AI | <b>ADC0_5</b> — ADC0, input channel 5. Configure the pin as GPIO input and use the ADC function select register in the SCU to select the ADC. | | PF_11 | A2 - | | | I; PU | - | R — Function reserved. | | | | | [13] | | I | U0_RXD — Receiver input for USART0. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | I/O | GPIO7[25] — General purpose digital input/output pin. | | | | | | | - | R — Function reserved. | | | | | | | 0 | SD_VOLT2 — SD/MMC bus voltage select output 2. | | | | | | | - | R — Function reserved. | | | | | | | AI | <b>ADC1_5</b> — ADC1, input channel 5. Configure the pin as GPIO input and use the ADC function select register in the SCU to select the ADC. | ## 32-bit ARM Cortex-M4/M0 microcontroller **Table 3. Pin description** ...continued LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See <u>Table 2</u>. | Symbol | 9 | 8 | | ate | | Description | |------------|---------|----------|-----|-------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | A25( | 3A1 | | st st | _ | | | | LBGA256 | TFBGA100 | | Reset state | Type | | | Clock pins | _ | | | | | | | CLK0 | N5 | K3 | [5] | О; | 0 | EMC_CLKO — SDRAM clock 0. | | | | | | PU | 0 | CLKOUT — Clock output pin. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | I/O | SD_CLK — SD/MMC card clock. | | | | | | | 0 | EMC_CLK01 — SDRAM clock 0 and clock 1 combined. | | | | | | | I/O | SSP1_SCK — Serial clock for SSP1. | | | | | | | I | <b>ENET_TX_CLK (ENET_REF_CLK)</b> — Ethernet Transmit Clock (MII interface) or Ethernet Reference Clock (RMII interface). | | CLK1 | T10 | - | [5] | O; | 0 | EMC_CLK1 — SDRAM clock 1. | | | | | | PU | 0 | CLKOUT — Clock output pin. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | 0 | CGU_OUT0 — CGU spare clock output 0. | | | | | | | - | R — Function reserved. | | | | | | | 0 | I2S1_TX_MCLK — I2S1 transmit master clock. | | CLK2 | D14 K6 | K6 | [5] | O;<br>PU | 0 | EMC_CLK3 — SDRAM clock 3. | | | | | | | 0 | CLKOUT — Clock output pin. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | I/O | SD_CLK — SD/MMC card clock. | | | | | | | 0 | EMC_CLK23 — SDRAM clock 2 and clock 3 combined. | | | | | | | 0 | I2S0_TX_MCLK — I2S transmit master clock. | | | | | | | I/O | <b>I2S1_RX_SCK</b> — Receive Clock. It is driven by the master and received by the slave. Corresponds to the signal SCK in the I <sup>2</sup> S-bus specification. | | CLK3 | P12 | - | [5] | О; | 0 | EMC_CLK2 — SDRAM clock 2. | | | | | | PU | 0 | CLKOUT — Clock output pin. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | - | R — Function reserved. | | | | | | | 0 | CGU_OUT1 — CGU spare clock output 1. | | | | | | | - | R — Function reserved. | | | | | | | I/O | <b>I2S1_RX_SCK</b> — Receive Clock. It is driven by the master and received by the slave. Corresponds to the signal SCK in the I <sup>2</sup> S-bus specification. | | Debug pins | | | | | | | ## **Debug pins** **Table 3. Pin description** ...continued LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See <u>Table 2</u>. | Symbol 9 9 pr | | | Description | | | | |---------------------------|------------|----------|-------------|-------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | LBGA256 | TFBGA100 | | Reset state | Type | | | DBGEN | <b>L</b> 4 | A6 | [3] | I | Ī | JTAG interface control signal. Also used for boundary scan. To use the part in functional mode, connect this pin in one of the following ways: | | | | | | | | <ul> <li>Leave DBGEN open. The DBGEN pin is pulled up internally by a 50 kΩ resistor.</li> <li>Tie DBGEN to VDDIO.</li> </ul> | | | | | | | | <ul> <li>Pull DBGEN up to VDDIO with an external pull-up resistor.</li> </ul> | | TCK/SWDCLK | J5 | H2 | [3] | I; F | I | Test Clock for JTAG interface (default) or Serial Wire (SW) clock. | | TRST | M4 | B4 | [3] | I; PU | | Test Reset for JTAG interface. | | TMS/SWDIO | K6 | C4 | [3] | I; PU | | Test Mode Select for JTAG interface (default) or SW debug data input/out- | | 1103/300010 | NO | 04 | <u></u> | 1, 1 0 | ' | put. | | TDO/SWO | K5 | НЗ | [3] | 0 | 0 | Test Data Out for JTAG interface (default) or SW trace output. | | TDI | J4 | G3 | [3] | I; PU | I | Test Data In for JTAG interface. | | USB0 pins | | | | | | | | USB0_DP | F2 | E1 | [7] | - | I/O | USB0 bidirectional D+ line. | | USB0_DM | G2 | E2 | [7] | - | I/O | USB0 bidirectional D- line. | | USB0_VBUS | F1 | E3 | [7]<br>[8] | - | I/O | VBUS pin (power on USB cable). This pin includes an internal pull-down resistor of 64 k $\Omega$ (typical) $\pm$ 16 k $\Omega$ . | | USB0_ID | H2 | F1 | <u>[9]</u> | - | I | Indicates to the transceiver whether connected as an A-device (USB0_ID LOW) or B-device (USB0_ID HIGH). For OTG this pin has an internal pull-up resistor. | | USB0_RREF | H1 | F3 | [9] | - | | 12.0 k $\Omega$ (accuracy 1 %) on-board resistor to ground for current reference. | | USB1 pins | | | | | | | | USB1_DP | F12 | E9 | [10] | - | I/O | USB1 bidirectional D+ line. | | USB1_DM | G12 | E10 | [10] | - | I/O | USB1 bidirectional D- line. | | I <sup>2</sup> C-bus pins | | | | | | | | I2C0_SCL | L15 | D6 | [11] | l; F | I/O | I <sup>2</sup> C clock input/output. Open-drain output (for I <sup>2</sup> C-bus compliance). | | I2C0_SDA | L16 | E6 | [11] | I; F | I/O | I <sup>2</sup> C data input/output. Open-drain output (for I <sup>2</sup> C-bus compliance). | | Reset and wake | e-up pi | ins | | | | | | RESET | D9 | B6 | [12] | I; IA | I | External reset input: A LOW-going pulse as short as 50 ns on this pin resets the device, causing I/O ports and peripherals to take on their default states, and processor execution to begin at address 0. This pin does not have an internal pull-up. | | WAKEUP0 | A9 | A4 | [12] | I; IA | I | External wake-up input; can raise an interrupt and can cause wake-up from any of the low power modes. A pulse with a duration > 45 ns wakes up the part. This pin does not have an internal pull-up. | | WAKEUP1 | A10 | - | [12] | I; IA | I | External wake-up input; can raise an interrupt and can cause wake-up from any of the low power modes. A pulse with a duration > 45 ns wakes up the part. This pin does not have an internal pull-up. | | WAKEUP2 | C9 | - | [12] | I; IA | I | External wake-up input; can raise an interrupt and can cause wake-up from any of the low power modes. A pulse with a duration > 45 ns wakes up the part. This pin does not have an internal pull-up. | **Table 3. Pin description** ...continued LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See <u>Table 2</u>. | Symbol | LBGA256 | TFBGA100 | | Reset state | Type | Description | |-------------------------|--------------------------|------------------|------------|-------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | WAKEUP3 | D8 | - | [12] | | I | External wake-up input; can raise an interrupt and can cause wake-up from any of the low power modes. A pulse with a duration > 45 ns wakes up the part. This pin does not have an internal pull-up. | | ADC pins | | | | | | | | ADCHS_0 | E3 | A2 | [9] | I; IA | I | 12-bit high-speed ADC input channel 0. | | ADCHS_1 | C3 | A1 | [9] | I; IA | I | 12-bit high-speed ADC input channel 1. | | ADCHS_2 | A4 | ВЗ | <u>[9]</u> | I; IA | I | 12-bit high-speed ADC input channel 2. | | ADCHS_3 | A5 | - | [9] | I; IA | I | 12-bit high-speed ADC input channel 3. | | ADCHS_4 | C6 | - | [9] | I; IA | I | 12-bit high-speed ADC input channel 4. | | ADCHS_5 | В3 | - | [9] | I; IA | I | 12-bit high-speed ADC input channel 5. | | ADCHS_NEG | B5 | А3 | [9] | I; IA | I/O | 12-bit high-speed ADC reference voltage output or negative differential input. | | ADC0_7 | C5 | - | [9] | I; IA | I | 10-bit ADC0 input channel 7. | | RTC_ALARM | A11 | C3 | [12] | - | 0 | RTC controlled output. This pin has an internal pull-up. The reset state of this pin is LOW after POR. For all other types of reset, the reset state depends on the state of the RTC alarm interrupt. | | RTCX1 | A8 | A5 | [9] | - | I | Input to the RTC 32 kHz ultra-low power oscillator circuit. | | RTCX2 | B8 | B5 | [9] | - | 0 | Output from the RTC 32 kHz ultra-low power oscillator circuit. | | Crystal oscillat | or pins | 6 | | | | | | XTAL1 | D1 | B1 | [9] | - | I | Input to the oscillator circuit and internal clock generator circuits. | | XTAL2 | E1 | C1 | [9] | - | 0 | Output from the oscillator amplifier. | | Power and gro | und pii | าร | | | | | | USB0_VDDA<br>3V3_DRIVER | F3 | D1 | | - | - | Separate analog 3.3 V power supply for driver. | | USB0<br>_VDDA3V3 | G3 | D2 | | - | - | USB 3.3 V separate power supply voltage. | | USB0_VSSA<br>_TERM | НЗ | D3 | | - | - | Dedicated analog ground for clean reference for termination resistors. | | USB0_VSSA<br>_REF | G1 | F2 | | - | - | Dedicated clean analog ground for generation of reference currents and voltages. | | VDDA | B4 | B2 | | - | - | Analog power supply and 10-bit ADC reference voltage. | | VBAT | B10 | C5 | | - | - | RTC power supply: 3.3 V on this pin supplies power to the RTC. | | VDDREG | F10,<br>F9,<br>L8,<br>L7 | E4,<br>E5,<br>F4 | | | - | Main regulator power supply. Tie the VDDREG and VDDIO pins to a common power supply to ensure the same ramp-up time for both supply voltages. | | | | | | | | | ### 32-bit ARM Cortex-M4/M0 microcontroller Table 3. Pin description ...continued | Symbol | LBGA256 | TFBGA100 | Reset state | Туре | Description | |---------------|---------------------------------------------------------------------------------------------------|---------------------------------------|-------------|------|------------------------------------------------------------------------------------------------------------------------------------| | VDDIO | D7,<br>E12,<br>F7,<br>F8,<br>G10,<br>H10,<br>J6,<br>J7,<br>K7,<br>L9,<br>L10,<br>N7,<br>N13 | F10,<br>K5 | - | - | I/O power supply. Tie the VDDREG and VDDIO pins to a common power supply to ensure the same ramp-up time for both supply voltages. | | VDD | - | - | | | Power supply for main regulator, I/O, and OTP. | | VSS | G9,<br>H7,<br>J10,<br>J11,<br>K8 | - | - | - | Ground. | | VSSIO | C4,<br>D13,<br>G6,<br>G7,<br>G8,<br>H8,<br>H9,<br>J8,<br>J9,<br>K9,<br>K10,<br>M13,<br>P7,<br>P13 | C8,<br>D4,<br>D5,<br>G8,<br>J3,<br>J6 | - | - | Ground. | | VSSA | B2 | C2 | - | - | Analog ground. | | Not connected | | | | | | | - | В9 | - | - | - | n.c. | <sup>[1] -=</sup> not pinned out. <sup>[2]</sup> I = input, O = output, Al/O analog input/output, IA = inactive; PU = pull-up enabled (weak pull-up resistor pulls up pin to V<sub>DD(IO)</sub>); F = floating. Reset state reflects the pin state at reset without boot code operation. <sup>[3] 5</sup> V tolerant pad with 15 ns glitch filter (5 V tolerant if V<sub>DD(IO)</sub> present; if V<sub>DD(IO)</sub> not present, do not exceed 3.3 V); provides digital I/O functions with TTL levels and hysteresis; normal drive strength. <sup>[4] 5</sup> V tolerant pad with 15 ns glitch filter (5 V tolerant if V<sub>DD(IO)</sub> present; if V<sub>DD(IO)</sub> not present, do not exceed 3.3 V) providing digital I/O functions with TTL levels, and hysteresis; high drive strength. <sup>[5] 5</sup> V tolerant pad with 15 ns glitch filter (5 V tolerant if V<sub>DD(IO)</sub> present; if V<sub>DD(IO)</sub> not present, do not exceed 3.3 V) providing high-speed digital I/O functions with TTL levels and hysteresis. - [6] 5 V tolerant pad providing digital I/O functions (with TTL levels and hysteresis) and analog input or output (5 V tolerant if V<sub>DD(IO)</sub> present; if V<sub>DD(IO)</sub> not present, do not exceed 3.3 V). When configured as a ADC input or DAC output, the pin is not 5 V tolerant and the digital section of the pad must be disabled by setting the pin to an input function and disabling the pull-up resistor through the pin's SFSP register. - [7] 5 V tolerant transparent analog pad. - [8] For maximum load $C_L = 6.5 \,\mu\text{F}$ and maximum resistance $R_{pd} = 80 \,k\Omega$ , the VBUS signal takes about 2 s to fall from VBUS = 5 V to VBUS = 0.2 V when it is no longer driven. - [9] Transparent analog pad. Not 5 V tolerant. - [10] Pad provides USB functions (5 V tolerant if V<sub>DD(IO)</sub> present; if V<sub>DD(IO)</sub> not present, do not exceed 3.3 V). It is designed in accordance with the USB specification, revision 2.0 (Full-speed and Low-speed mode only). - [11] Open-drain 5 V tolerant digital I/O pad, compatible with I<sup>2</sup>C-bus Fast Mode Plus specification. This pad requires an external pull-up to provide output functionality. When power is switched off, this pin connected to the I<sup>2</sup>C-bus is floating and does not disturb the I<sup>2</sup>C lines. - [12] 5 V tolerant pad with 20 ns glitch filter; provides digital I/O functions with open-drain output with weak pull-up resistor and hysteresis. - [13] To minimize interference on the 12-bit ADC signal lines, do not configure the digital signal as output when using the 12-bit ADC. See <u>Table 45</u>. ### 32-bit ARM Cortex-M4/M0 microcontroller # 7. Functional description ### 7.1 Architectural overview The ARM Cortex-M4 includes three AHB-Lite buses: the system bus, the I-code bus, and the D-code bus. The I-code and D-code core buses allow for concurrent code and data accesses from different slave ports. The LPC43S70 use a multi-layer AHB matrix to connect the ARM Cortex-M4 buses and other bus masters to peripherals in a flexible manner that optimizes performance by allowing peripherals that are on different slaves ports of the matrix to be accessed simultaneously by different bus masters. An ARM Cortex-M0 coprocessor is included in the LPC43S70, capable of off-loading the main ARM Cortex-M4 application processor. Most peripheral interrupts are connected to both processors. The processors communicate with each other via an interprocessor communication protocol. # 7.2 ARM Cortex-M4 processor The ARM Cortex-M4 CPU incorporates a 3-stage pipeline, uses a Harvard architecture with separate local instruction and data buses as well as a third bus for peripherals, and includes an internal prefetch unit that supports speculative branching. The ARM Cortex-M4 supports single-cycle digital signal processing and SIMD instructions. A hardware floating-point processor is integrated in the core. The processor includes a NVIC with up to 53 interrupts. ## 7.3 ARM Cortex-M0 processors The ARM Cortex-M0 processors are general purpose, 32-bit microprocessors, which offer high performance and very low power consumption. The ARM Cortex-M0 processor uses a 3-stage pipeline von Neumann architecture and a small but powerful instruction set providing high-end processing hardware. The processors each incorporate an NVIC with 32 interrupts. ### 7.3.1 ARM Cortex-M0 coprocessor The M0 coprocessor resides on the same AHB multi-layer matrix as the main Cortex-M0 core. The coprocessor can be used to off-load multiple tasks from the main Cortex-M4 processor. #### 7.3.2 ARM Cortex-M0 subsytem The Cortex-M0 subsystem can be used to manage the SGPIO and SPI peripherals on the M0 subsystem multilayer matrix but any other peripheral as well. The M0 subsystem is separated by a bridge from the main AHB matrix. The M0 subsystem AHB matrix has two SRAM blocks which allows to run the Cortex-M0 subsystem at full speed independently from the main matrix. One application of using the subsystem is to reduce power, for example when the main matrix runs at a very low speed and the M0 subsystem monitors activity and increases the main matrix speed when needed. ### 32-bit ARM Cortex-M4/M0 microcontroller One of the two SRAM blocks connected to the subsystem AHB matrix is typically used for code running on the M0 subsystem and the other SRAM block for data. This allows other bus masters to access the data SRAM without interrupting the M0 processor instruction fetches and thereby stalling the M0 subsystem. The M0 subsystem matrix runs at an asynchronous speed from the main matrix. This allows to operate the SGPIO at any desired frequency. The M0 subsystem can control the SGPIO in a deterministic way, without incurring latency that occurs when the M4 controls the SGPIO through a bridge. # 7.4 Interprocessor communication The ARM Cortex-M4 and ARM Cortex-M0 interprocessor communication is based on using shared SRAM as mailbox and one processor raising an interrupt on the other processor's NVIC, for example after it has delivered a new message in the mailbox. The receiving processor can reply by raising an interrupt on the sending processor's NVIC to acknowledge the message. ### 32-bit ARM Cortex-M4/M0 microcontroller # 7.5 AHB multilayer matrix # 7.6 Nested Vectored Interrupt Controller (NVIC) The NVIC is an integral part of the Cortex-M4. The tight coupling to the CPU allows for low interrupt latency and efficient processing of late arriving interrupts. #### 32-bit ARM Cortex-M4/M0 microcontroller Each ARM Cortex-M0 coprocessor has its own NVIC with 32 vectored interrupts. Most peripheral interrupts are shared between the two Cortex-M0cores and the Cortex-M4 NVICs. #### 7.6.1 Features - ARM Cortex-M4 NVIC: - Controls system exceptions and peripheral interrupts. - Up to 53 vectored interrupts. - Eight programmable interrupt priority levels with hardware priority level masking. - Relocatable vector table. - Non-Maskable Interrupt (NMI). - Software interrupt generation. - ARM Cortex-M0 and ARM Cortex-M0 subsystem NVIC: - Control system exceptions and peripheral interrupts. - Up to 32 vectored interrupts. - Four programmable priority levels with hardware priority level masking. ### 7.6.2 Interrupt sources Each peripheral device has one interrupt line connected to the NVIC but may have several interrupt flags. Individual interrupt flags may also represent more than one interrupt source. ## 7.7 System Tick timer (SysTick) The ARM Cortex-M4 includes a system tick timer (SysTick) that is intended to generate a dedicated SYSTICK exception, typically at 10 ms interval. Remark: The SysTick is not included in the ARM Cortex-M0 core. #### 7.8 Event router The event router combines various internal signals, interrupts, and the external interrupt pins (WAKEUP[3:0]) to create an interrupt in the NVIC if enabled and to create a wake-up signal to the ARM core and the CCU for waking up from Sleep, Deep-sleep, Power-down, and Deep power-down modes. Individual events can be configured as edge or level sensitive and can be enabled or disabled in the event router. The event router can be battery powered. The following events if enabled in the event router can create a wake-up signal and/or an interrupt: - External pins WAKEUP0/1/2/3 and RESET - · Alarm timer, RTC, WWDT, BOD interrupts - C\_CAN and QEI interrupts - Ethernet, USB0, USB1 signals - Selected outputs of combined timers (SCT and timer0/1/3) ### 32-bit ARM Cortex-M4/M0 microcontroller ## 7.9 Global Input Multiplexer Array (GIMA) The GIMA allows to route signals to event-driven peripheral targets like the SCT, timers, event router, or the ADCs. ### 7.9.1 Features - Single selection of a source. - Signal inversion. - Can capture a pulse if the input event source is faster than the target clock. - Synchronization of input event and target clock. - Single-cycle pulse generation for target. # 7.10 On-chip static RAM The LPC43S70 support 200 kB local SRAM and an additional 64 kB AHB SRAM with separate bus master access for higher throughput and individual power control for low power operation. See <u>Section 7.22.9.1 "Memory retention in Power-down modes"</u>. # 7.11 In-System Programming (ISP) In-System programming (ISP) is programming or reprogramming the on-chip SRAM memory, using the boot loader software and the USART0 serial port. This can be done when the part resides in the end-user board. ISP allows to load data into on-chip SRAM and execute code from on-chip SRAM. ### 7.12 Boot ROM The internal ROM memory is used to store the boot code of the LPC43S70. After a reset, the ARM processor will start its code execution from this memory. The boot ROM memory includes the following features: - ROM memory size is 64 kB. - Supports booting from UART interfaces and external static memory such as NOR flash, SPI flash, quad SPI flash. - Includes APIs for OTP and AES programming. - Includes a flexible USB device stack that supports Human Interface Device (HID), Mass Storage Class (MSC), and Device Firmware Upgrade (DFU) drivers. Several boot modes are available depending on the values of the OTP bits BOOT\_SRC. If the OTP memory is not programmed or the BOOT\_SRC bits are all zero, the boot mode is determined by the states of the boot pins P2\_9, P2\_8, P1\_2, and P1\_1. ### 32-bit ARM Cortex-M4/M0 microcontroller Table 4. Boot mode when OTP BOOT\_SRC bits are programmed | Boot mode | BOOT_SRC<br>bit 3 | BOOT_SRC<br>bit 2 | BOOT_SRC<br>bit 1 | BOOT_SRC<br>bit 0 | Description | |------------|-------------------|-------------------|-------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin state | 0 | 0 | 0 | 0 | Boot source is defined by the reset state of P1_1, P1_2, P2_8 pins, and P2_9. See <u>Table 5</u> . | | USART0 | 0 | 0 | 0 | 1 | Boot from device connected to USART0 using pins P2_0 and P2_1. | | SPIFI | 0 | 0 | 1 | 0 | Boot from Quad SPI flash connected to the SPIFI interface using pins P3_3 to P3_8. | | EMC 8-bit | 0 | 0 | 1 | 1 | Boot from external static memory (such as NOR flash) using CS0 and an 8-bit data bus. | | EMC 16-bit | 0 | 1 | 0 | 0 | Boot from external static memory (such as NOR flash) using CS0 and a 16-bit data bus. | | EMC 32-bit | 0 | 1 | 0 | 1 | Boot from external static memory (such as NOR flash) using CS0 and a 32-bit data bus. | | USB0 | 0 | 1 | 1 | 0 | Boot from USB0. | | USB1 | 0 | 1 | 1 | 1 | Boot from USB1. | | SPI (SSP) | 1 | 0 | 0 | 0 | Boot from SPI flash connected to the SSP0 interface on P3_3 (function SSP0_SCK), P3_6 (function SSP0_SSEL), P3_7 (function SSP0_MISO), and P3_8 (function SSP0_MOSI)[1]. | | USART3 | 1 | 0 | 0 | 1 | Boot from device connected to USART3 using pins P2_3 and P2_4. | <sup>[1]</sup> The boot loader programs the appropriate pin function at reset to boot using either SSP0 or SPIFI. Remark: Pin functions for SPIFI and SSP0 boot are different. Table 5. Boot mode when OPT BOOT\_SRC bits are zero | Boot mode | Pins | | | | Description | |------------|------|------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | P2_9 | P2_8 | P1_2 | P1_1 | | | USART0 | LOW | LOW | LOW | LOW | Boot from device connected to USART0 using pins P2_0 and P2_1. | | SPIFI | LOW | LOW | LOW | HIGH | Boot from Quad SPI flash connected to the SPIFI interface on P3_3 to P3_8[1]. | | EMC 8-bit | LOW | LOW | HIGH | LOW | Boot from external static memory (such as NOR flash) using CS0 and an 8-bit data bus. | | EMC 16-bit | LOW | LOW | HIGH | HIGH | Boot from external static memory (such as NOR flash) using CS0 and a 16-bit data bus. | | EMC 32-bit | LOW | HIGH | LOW | LOW | Boot from external static memory (such as NOR flash) using CS0 and a 32-bit data bus. | | USB0 | LOW | HIGH | LOW | HIGH | Boot from USB0 | | USB1 | LOW | HIGH | HIGH | LOW | Boot from USB1. | | SPI (SSP) | LOW | HIGH | HIGH | HIGH | Boot from SPI flash connected to the SSP0 interface on P3_3 (function SSP0_SCK), P3_6 (function SSP0_SSEL), P3_7 (function SSP0_MISO), and P3_8 (function SSP0_MOSI)[1]. | | USART3 | HIGH | LOW | LOW | LOW | Boot from device connected to USART3 using pins P2_3 and P2_4. | <sup>[1]</sup> The boot loader programs the appropriate pin function at reset to boot using either SSP0 or SPIFI. C43S70 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2016. All rights reserved. LPC43S70 **NXP Semiconductors** ### 32-bit ARM Cortex-M4/M0 microcontroller Remark: Pin functions for SPIFI and SSP0 boot are different. # 7.13 Memory mapping The memory map shown in Figure 5 and Figure 6 is global to both the Cortex-M4 and the Cortex-M0 processors and all SRAM is shared between both processors. Each processor uses its own ARM private bus memory map for the NVIC and other system functions. 32-bit ARM Cortex-M4/M0 microcontroller #### 32-bit ARM Cortex-M4/M0 microcontroller ## 7.14 One-Time Programmable (OTP) memory The OTP provides 64 bit of memory for general-purpose use. 256 bit of OTP memory are available to store two AES keys in two memory banks. One bank is encrypted. ## 7.15 General Purpose I/O (GPIO) The LPC43S70 provide 8 GPIO ports with up to 31 GPIO pins each. Device pins that are not connected to a specific peripheral function are controlled by the GPIO registers. Pins may be dynamically configured as inputs or outputs. Separate registers allow setting or clearing any number of outputs simultaneously. The value of the output register may be read back as well as the current state of the port pins. All GPIO pins default to inputs with pull-up resistors enabled on reset. #### 7.15.1 Features - Accelerated GPIO functions: - GPIO registers are located on the AHB so that the fastest possible I/O timing can be achieved. - Mask registers allow treating sets of port bits as a group, leaving other bits unchanged. - All GPIO registers are byte and half-word addressable. - Entire port value can be written in one instruction. - Bit-level set and clear registers allow a single instruction set or clear of any number of bits in one port. - Direction control of individual bits. - All I/O default to inputs after reset. - Up to eight GPIO pins can be selected from all GPIO pins to create an edge- or level-sensitive GPIO interrupt request (GPIO interrupts). - Two GPIO group interrupts can be triggered by any pin or pins in each port (GPIO group0 and group1 interrupts). ## 7.16 Configurable digital peripherals ## 7.16.1 State Configurable Timer (SCT) subsystem The SCT allows a wide variety of timing, counting, output modulation, and input capture operations. The inputs and outputs of the SCT are shared with the capture and match inputs/outputs of the 32-bit general purpose counter/timers. The SCT can be configured as two 16-bit counters or a unified 32-bit counter. In the two-counter case, in addition to the counter value the following operational elements are independent for each half: - State variable - Limit, halt, stop, and start conditions - Values of Match/Capture registers, plus reload or capture control values ### 32-bit ARM Cortex-M4/M0 microcontroller In the two-counter case, the following operational elements are global to the SCT, but the last three can use match conditions from either counter: - Clock selection - Inputs - Events - Outputs - Interrupts #### **7.16.1.1 Features** - Two 16-bit counters or one 32-bit counter. - Counter(s) clocked by bus clock or selected input. - Up counter(s) or up-down counter(s). - State variable allows sequencing across multiple counter cycles. - Event combines input or output condition and/or counter match in a specified state. - Events control outputs and interrupts. - Selected event(s) can limit, halt, start, or stop a counter. - Supports: - 8 inputs (one input connected internally) - 16 outputs - 16 match/capture registers - 16 events - 32 states #### 7.16.2 Serial GPIO (SGPIO) The Serial GPIOs offer standard GPIO functionality enhanced with features to accelerate serial stream processing. #### 7.16.2.1 Features - Each SGPIO input/output slice can be used to perform a serial to parallel or parallel to serial data conversion. - 16 SGPIO input/output slices each with a 32-bit FIFO that can shift the input value from a pin or an output value to a pin with every cycle of a shift clock. - Each slice is double-buffered. - Interrupt is generated on a full FIFO, shift clock, or pattern match. - Slices can be concatenated to increase buffer size. - Each slice has a 32-bit pattern match filter. ## 7.17 AHB peripherals ## 7.17.1 AES decryption/encryption The hardware AES engine can decode and encode data using the AES algorithm in conjunction with a 128-bit key. ### 32-bit ARM Cortex-M4/M0 microcontroller The AES encryption and decryption features are accessible through the ROM-based AES API. #### 7.17.1.1 Features - On-chip API support for AES encryption and decryption. - Two 128-bit OTP memories for AES key storage and customer use. One OTP memory bank is encrypted. - Random number generator (RNG) accessible through AES API. - Unique ID for each device. - Decoding of external flash data connected to the quad SPI Flash Interface (SPIFI). - Secure storage of encryption and decryption keys. - Support for CMAC hash calculation to authenticate encrypted data. - AES engine supports the following modes: - Electronic Code Block (ECB) mode (encryption and decryption) with 128-bit key. - Cypher Block Chaining (CBC) mode (encryption and decryption) with 128-bit key. - The AES engine is compliant with the FIPS (Federal Information Processing Standard) Publication 197, Advanced Encryption Standard (AES). - Random Number Generator (RNG) is supported by the AES API and passes the following tests: - diehard - FIPS\_140-1 - NIST - Data is processed in little endian mode. This means that the first byte read from flash is integrated into the AES codeword as least significant byte. The 16th byte read from flash is the most significant byte of the first AES codeword. - AES peak engine performance of 0.5 byte/clock cycle. - DMA transfers supported through the GPDMA. # 7.17.2 General Purpose DMA (GPDMA) The DMA controller allows peripheral-to memory, memory-to-peripheral, peripheral-to-peripheral, and memory-to-memory transactions. Each DMA stream provides unidirectional serial DMA transfers for a single source and destination. For example, a bidirectional port requires one stream for transmit and one for receives. The source and destination areas can each be either a memory region or a peripheral for master 1, but only memory for master 0. #### **7.17.2.1 Features** - Eight DMA channels. Each channel can support an unidirectional transfer. - 16 DMA request lines. - Single DMA and burst DMA request signals. Each peripheral connected to the DMA Controller can assert either a burst DMA request or a single DMA request. The DMA burst size is set by programming the DMA Controller. - Memory-to-memory, memory-to-peripheral, peripheral-to-memory, and peripheral-to-peripheral transfers are supported. ### 32-bit ARM Cortex-M4/M0 microcontroller - Scatter or gather DMA is supported through the use of linked lists. This means that the source and destination areas do not have to occupy contiguous areas of memory. - Hardware DMA channel priority. - AHB slave DMA programming interface. The DMA Controller is programmed by writing to the DMA control registers over the AHB slave interface. - Two AHB bus masters for transferring data. These interfaces transfer data when a DMA request goes active. Master 1 can access memories and peripherals (except SGPIO and SPI). Master 0 can access memories on the main AHB matrix and peripherals and memories on the M0SUB bus. - 32-bit AHB master bus width. - Incrementing or non-incrementing addressing for source and destination. - Programmable DMA burst size. The DMA burst size can be programmed to more efficiently transfer data. - Internal four-word FIFO per channel. - Supports 8, 16, and 32-bit wide transactions. - Big-endian and little-endian support. The DMA Controller defaults to little-endian mode on reset. - An interrupt to the processor can be generated on a DMA completion or when a DMA error has occurred. - Raw interrupt status. The DMA error and DMA count raw interrupt status can be read prior to masking. ### 7.17.3 SPI Flash Interface (SPIFI) The SPI Flash Interface allows low-cost serial flash memories to be connected to the ARM Cortex-M4 processor with little performance penalty compared to parallel flash devices with higher pin count. After a few commands configure the interface at startup, the entire flash content is accessible as normal memory using byte, halfword, and word accesses by the processor and/or DMA channels. Erasure and programming are handled by simple sequences of commands. Many serial flash devices use a half-duplex command-driven SPI protocol for device setup and initialization and then move to a half-duplex, command-driven 4-bit protocol for normal operation. Different serial flash vendors and devices accept or require different commands and command formats. SPIFI provides sufficient flexibility to be compatible with common flash devices and includes extensions to help insure compatibility with future devices. #### 7.17.3.1 Features - Interfaces to serial flash memory in the main memory map. - Supports classic and 4-bit bidirectional serial protocols. - Half-duplex protocol compatible with various vendors and devices. - Data rates of up to 52 MB per second. - Supports DMA access. ### 32-bit ARM Cortex-M4/M0 microcontroller ### 7.17.4 SD/MMC card interface The SD/MMC card interface supports the following modes to control: - Secure Digital memory (SD version 3.0) - Secure Digital I/O (SDIO version 2.0) - Consumer Electronics Advanced Transport Architecture (CE-ATA version 1.1) - MultiMedia Cards (MMC version 4.4) ### 7.17.5 External Memory Controller (EMC) The LPC43S70 EMC is a Memory Controller peripheral offering support for asynchronous static memory devices such as RAM, ROM, and flash. In addition, it can be used as an interface with off-chip memory-mapped devices and peripherals. #### 7.17.5.1 Features - Dynamic memory interface support including single data rate SDRAM. - Asynchronous static memory device support including RAM, ROM, and flash, with or without asynchronous page mode. - Low transaction latency. - Read and write buffers to reduce latency and to improve performance. - 8/16/32 data and 24 address lines wide static memory support. - 16 bit and 32 bit wide chip select SDRAM memory support. - Static memory features include: - Asynchronous page mode read - Programmable Wait States - Bus turnaround delay - Output enable and write enable delays - Extended wait - Four chip selects for synchronous memory and four chip selects for static memory devices - Power-saving modes dynamically control EMC\_CKEOUT and EMC\_CLK signals to SDRAMs. - Dynamic memory self-refresh mode controlled by software. - Controller supports 2048 (A0 to A10), 4096 (A0 to A11), and 8192 (A0 to A12) row address synchronous memory parts. That is typical 512 MB, 256 MB, and 128 MB parts, with 4, 8, 16, or 32 data bits per device. - Separate reset domains allow the for auto-refresh through a chip reset if desired. - SDRAM clock can run at full or half the Cortex-M4 core frequency. Note: Synchronous static memory devices (synchronous burst mode) are not supported. ## 7.17.6 High-speed USB Host/Device/OTG interface (USB0) The USB OTG module allows the LPC43S70 to connect directly to a USB Host such as a PC (in device mode) or to a USB Device in host mode. ### 32-bit ARM Cortex-M4/M0 microcontroller #### 7.17.6.1 Features - Contains UTMI+ compliant transceiver (PHY). - Complies with Universal Serial Bus specification 2.0. - Complies with USB On-The-Go supplement. - Complies with Enhanced Host Controller Interface Specification. - Supports auto USB 2.0 mode discovery. - Supports all high-speed USB-compliant peripherals. - Supports all full-speed USB-compliant peripherals. - Supports software Host Negotiation Protocol (HNP) and Session Request Protocol (SRP) for OTG peripherals. - Supports interrupts. - This module has its own, integrated DMA engine. - USB interface electrical test software included in ROM USB stack. ### 7.17.7 High-speed USB Host/Device interface with ULPI (USB1) The USB1 interface can operate as a full-speed USB Host/Device interface or can connect to an external ULPI PHY for High-speed operation. #### 7.17.7.1 Features - Complies with Universal Serial Bus specification 2.0. - Complies with Enhanced Host Controller Interface Specification. - Supports auto USB 2.0 mode discovery. - Supports all high-speed USB-compliant peripherals if connected to external ULPI PHY. - Supports all full-speed USB-compliant peripherals. - Supports interrupts. - This module has its own, integrated DMA engine. - USB interface electrical test software included in ROM USB stack. ### 7.17.8 LCD controller Remark: The LCD controller is available on the LPC4370FET256 parts. See Table 2. The LCD controller provides all of the necessary control signals to interface directly to a variety of color and monochrome LCD panels. Both STN (single and dual panel) and TFT panels can be operated. The display resolution is selectable and can be up to $1024 \times 768$ pixels. Several color modes are provided, up to a 24-bit true-color non-palettized mode. An on-chip 512-byte color palette allows reducing bus utilization (i.e. memory size of the displayed data) while still supporting a large number of colors. The LCD interface includes its own DMA controller to allow it to operate independently of the CPU and other system functions. A built-in FIFO acts as a buffer for display data, providing flexibility for system timing. Hardware cursor support can further reduce the amount of CPU time needed to operate the display. ### 32-bit ARM Cortex-M4/M0 microcontroller #### 7.17.8.1 Features - AHB master interface to access frame buffer. - Setup and control via a separate AHB slave interface. - Dual 16-deep programmable 64-bit wide FIFOs for buffering incoming display data. - Supports single and dual-panel monochrome Super Twisted Nematic (STN) displays with 4-bit or 8-bit interfaces. - Supports single and dual-panel color STN displays. - Supports Thin Film Transistor (TFT) color displays. - Programmable display resolution including, but not limited to: $320 \times 200$ , $320 \times 240$ , $640 \times 200$ , $640 \times 240$ , $640 \times 480$ , $800 \times 600$ , and $1024 \times 768$ . - Hardware cursor support for single-panel displays. - 15 gray-level monochrome, 3375 color STN, and 32 K color palettized TFT support. - 1, 2, or 4 bits-per-pixel (bpp) palettized displays for monochrome STN. - 1, 2, 4, or 8 bpp palettized color displays for color STN and TFT. - 16 bpp true-color non-palettized for color STN and TFT. - 24 bpp true-color non-palettized for color TFT. - Programmable timing for different display panels. - 256 entry, 16-bit palette RAM, arranged as a 128 × 32-bit RAM. - Frame, line, and pixel clock signals. - AC bias signal for STN, data enable signal for TFT panels. - Supports little and big-endian, and Windows CE data formats. - LCD panel clock may be generated from the peripheral clock, or from a clock input pin. #### **7.17.9 Ethernet** #### 7.17.9.1 Features - 10/100 Mbit/s - DMA support - Power management remote wake-up frame and magic packet detection - Supports both full-duplex and half-duplex operation - Supports CSMA/CD Protocol for half-duplex operation. - Supports IEEE 802.3x flow control for full-duplex operation. - Optional forwarding of received pause control frames to the user application in full-duplex operation. - Back-pressure support for half-duplex operation. - Automatic transmission of zero-quanta pause frame on deassertion of flow control input in full-duplex operation. - Supports IEEE1588 time stamping and IEEE 1588 advanced time stamping (IEEE 1588-2008 v2). # 32-bit ARM Cortex-M4/M0 microcontroller # 7.18 Digital serial peripherals # 7.18.1 UART1 The LPC43S70 contain one UART with standard transmit and receive data lines, UART1 also provides a full modem control handshake interface and support for RS-485/9-bit mode allowing both software address detection and automatic address detection using 9-bit mode. UART1 includes a fractional baud rate generator. Standard baud rates such as 115200 Bd can be achieved with any crystal frequency above 2 MHz. #### 7.18.1.1 Features - Maximum UART data bit rate of 8 MBit/s. - 16 B Receive and Transmit FIFOs. - Register locations conform to 16C550 industry standard. - Receiver FIFO trigger points at 1 B, 4 B, 8 B, and 14 B. - Built-in fractional baud rate generator covering wide range of baud rates without a need for external crystals of particular values. - Auto baud capabilities and FIFO control mechanism that enables software flow control implementation. - Equipped with standard modem interface signals. This module also provides full support for hardware flow control. - Support for RS-485/9-bit/EIA-485 mode (UART1). - DMA support. # 7.18.2 USART0/2/3 The LPC43S70 contain three USARTs. In addition to standard transmit and receive data lines, the USARTs support a synchronous mode. The USARTs include a fractional baud rate generator. Standard baud rates such as 115200 Bd can be achieved with any crystal frequency above 2 MHz. #### **7.18.2.1 Features** - Maximum UART data bit rate of 8 MBit/s. - 16 B Receive and Transmit FIFOs. - Register locations conform to 16C550 industry standard. - Receiver FIFO trigger points at 1 B, 4 B, 8 B, and 14 B. - Built-in fractional baud rate generator covering wide range of baud rates without a need for external crystals of particular values. - Auto baud capabilities and FIFO control mechanism that enables software flow control implementation. - Support for RS-485/9-bit/EIA-485 mode. - USART3 includes an IrDA mode to support infrared communication. - All USARTs have DMA support. - Support for synchronous mode at a data bit rate of up to 8 Mbit/s. LPC43S70 ### 32-bit ARM Cortex-M4/M0 microcontroller Smart card mode conforming to ISO7816 specification #### 7.18.3 SPI serial I/O controller The LPC43S70 contain one SPI controller. SPI is a full duplex serial interface designed to handle multiple masters and slaves connected to a given bus. Only a single master and a single slave can communicate on the interface during a given data transfer. During a data transfer the master always sends 8 bits to 16 bits of data to the slave, and the slave always sends 8 bits to 16 bits of data to the master. ### 7.18.3.1 Features - Maximum SPI data bit rate 25 MHz in master and slave modes. - · Compliant with SPI specification - Synchronous, serial, full duplex communication - · Combined SPI master and slave - Maximum data bit rate of one eighth of the input clock rate - 8 bits to 16 bits per transfer # 7.18.4 SSP serial I/O controller Remark: The LPC43S70 contain two SSP controllers. The SSP controller is capable of operation on a SPI, 4-wire SSI, or Microwire bus. It can interact with multiple masters and slaves on the bus. Only a single master and a single slave can communicate on the bus during a given data transfer. The SSP supports full duplex transfers, with frames of 4 bits to 16 bits of data flowing from the master to the slave and from the slave to the master. In practice, often only one of these data flows carries meaningful data. #### 7.18.4.1 Features - Maximum SSP speed in full-duplex mode of 25 Mbit/s; for transmit only 50 Mbit/s (master) and 15 Mbit/s (slave). - Compatible with Motorola SPI, 4-wire Texas Instruments SSI, and National Semiconductor Microwire buses - Synchronous serial communication - Master or slave operation - 8-frame FIFOs for both transmit and receive - 4-bit to 16-bit frame - DMA transfers supported by GPDMA # 7.18.5 I<sup>2</sup>C-bus interface Remark: The LPC43S70 each contain two I<sup>2</sup>C-bus interfaces. The I<sup>2</sup>C-bus is bidirectional for inter-IC control using only two wires: a Serial Clock line (SCL) and a Serial Data line (SDA). Each device is recognized by a unique address and can operate as either a receiver-only device (e.g., an LCD driver) or a transmitter with the capability to both receive and send information (such as memory). Transmitters and/or #### 32-bit ARM Cortex-M4/M0 microcontroller receivers can operate in either master or slave mode, depending on whether the chip has to initiate a data transfer or is only addressed. The I<sup>2</sup>C is a multi-master bus and can be controlled by more than one bus master connected to it. #### 7.18.5.1 Features - I<sup>2</sup>C0 is a standard I<sup>2</sup>C compliant bus interface with open-drain pins. I<sup>2</sup>C0 also supports Fast mode plus with bit rates up to 1 Mbit/s. - I<sup>2</sup>C1 uses standard I/O pins with bit rates of up to 400 kbit/s (Fast I<sup>2</sup>C-bus). - Easy to configure as master, slave, or master/slave. - Programmable clocks allow versatile rate control. - Bidirectional data transfer between masters and slaves. - Multi-master bus (no central master). - Arbitration between simultaneously transmitting masters without corruption of serial data on the bus. - Serial clock synchronization allows devices with different bit rates to communicate via one serial bus. - Serial clock synchronization can be used as a handshake mechanism to suspend and resume serial transfer. - The I<sup>2</sup>C-bus can be used for test and diagnostic purposes. - All I<sup>2</sup>C-bus controllers support multiple address recognition and a bus monitor mode. ### 7.18.6 I<sup>2</sup>S interface **Remark:** The LPC43S70 each contain two I<sup>2</sup>S-bus interfaces. The I<sup>2</sup>S-bus provides a standard communication interface for digital audio applications. The $I^2S$ -bus specification defines a 3-wire serial bus using one data line, one clock line, and one word select signal. The basic $I^2S$ -bus connection has one master, which is always the master, and one slave. The $I^2S$ -bus interface provides a separate transmit and receive channel, each of which can operate as either a master or a slave. #### 7.18.6.1 Features - Both I<sup>2</sup>S interfaces have separate input/output channels, each of which can operate in master or slave mode. - Capable of handling 8-bit, 16-bit, and 32-bit word sizes. - Mono and stereo audio data supported. - The sampling frequency can range from 16 kHz to 192 kHz (16, 22.05, 32, 44.1, 48, 96, 192) kHz. - Support for an audio master clock. - Configurable word select period in master mode (separately for I<sup>2</sup>S-bus input and output). - Two 8-word FIFO data buffers are provided, one for transmit and one for receive. - Generates interrupt requests when buffer levels cross a programmable boundary. - Two DMA requests for each I<sup>2</sup>S interface, controlled by programmable buffer levels. These are connected to the GPDMA block. LPC43S70 #### 32-bit ARM Cortex-M4/M0 microcontroller Controls include reset, stop and mute options separately for I<sup>2</sup>S-bus input and I<sup>2</sup>S-bus output. ### 7.18.7 C CAN **Remark:** The LPC43S70 each contain two C\_CAN controllers. Use of C\_CAN controller excludes operation of all other peripherals connected to the same bus bridge. See Figure 1. Controller Area Network (CAN) is the definition of a high performance communication protocol for serial data communication. The C\_CAN controller is designed to provide a full implementation of the CAN protocol according to the CAN Specification Version 2.0B. The C\_CAN controller allows to build powerful local networks with low-cost multiplex wiring by supporting distributed real-time control with a very high level of reliability. #### 7.18.7.1 Features - Conforms to protocol version 2.0 parts A and B. - Supports bit rate of up to 1 Mbit/s. - Supports 32 Message Objects. - Each Message Object has its own identifier mask. - Provides programmable FIFO mode (concatenation of Message Objects). - Provides maskable interrupts. - Supports Disabled Automatic Retransmission (DAR) mode for time-triggered CAN applications. - Provides programmable loop-back mode for self-test operation. ### 7.19 Counter/timers and motor control # 7.19.1 General purpose 32-bit timers/external event counters The LPC43S70 include four 32-bit timer/counters. The timer/counter is designed to count cycles of the system derived clock or an externally-supplied clock. It can optionally generate interrupts, generate timed DMA requests, or perform other actions at specified timer values, based on four match registers. Each timer/counter also includes two capture inputs to trap the timer value when an input signal transitions, optionally generating an interrupt. #### 7.19.1.1 Features - A 32-bit timer/counter with a programmable 32-bit prescaler. - Counter or timer operation. - Two 32-bit capture channels per timer, that can take a snapshot of the timer value when an input signal transitions. A capture event may also generate an interrupt. - Four 32-bit match registers that allow: - Continuous operation with optional interrupt generation on match. - Stop timer on match with optional interrupt generation. - Reset timer on match with optional interrupt generation. ### 32-bit ARM Cortex-M4/M0 microcontroller - Up to four external outputs corresponding to match registers, with the following capabilities: - Set LOW on match. - Set HIGH on match. - Toggle on match. - Do nothing on match. - Up to two match registers can be used to generate timed DMA requests. #### 7.19.2 Motor control PWM The motor control PWM is a specialized PWM supporting 3-phase motors and other combinations. Feedback inputs are provided to automatically sense rotor position and use that information to ramp speed up or down. An abort input is also provided that causes the PWM to immediately release all motor drive outputs. At the same time, the motor control PWM is highly configurable for other generalized timing, counting, capture, and compare applications. # 7.19.3 Quadrature Encoder Interface (QEI) A quadrature encoder, also known as a 2-channel incremental encoder, converts angular displacement into two pulse signals. By monitoring both the number of pulses and the relative phase of the two signals, the user can track the position, direction of rotation, and velocity. In addition, a third channel, or index signal, can be used to reset the position counter. The quadrature encoder interface decodes the digital pulses from a quadrature encoder wheel to integrate position over time and determine direction of rotation. In addition, the QEI can capture the velocity of the encoder wheel. #### **7.19.3.1 Features** - Tracks encoder position. - Increments/decrements depending on direction. - Programmable for 2× or 4× position counting. - · Velocity capture using built-in timer. - Velocity compare function with "less than" interrupt. - Uses 32-bit registers for position and velocity. - Three position compare registers with interrupts. - Index counter for revolution counting. - Index compare register with interrupts. - Can combine index and position interrupts to produce an interrupt for whole and partial revolution displacement. - Digital filter with programmable delays for encoder input signals. - Can accept decoded signal inputs (clk and direction). #### 32-bit ARM Cortex-M4/M0 microcontroller # 7.19.4 Repetitive Interrupt (RI) timer The repetitive interrupt timer provides a free-running 32-bit counter which is compared to a selectable value, generating an interrupt when a match occurs. Any bits of the timer/compare can be masked such that they do not contribute to the match detection. The repetitive interrupt timer can be used to create an interrupt that repeats at predetermined intervals. ### 7.19.4.1 Features - 32-bit counter. Counter can be free-running or be reset by a generated interrupt. - 32-bit compare value. - 32-bit compare mask. An interrupt is generated when the counter value equals the compare value, after masking. This allows for combinations not possible with a simple compare. ## 7.19.5 Windowed WatchDog Timer (WWDT) The purpose of the watchdog is to reset the controller if software fails to periodically service it within a programmable time window. #### 7.19.5.1 Features - Internally resets chip if not periodically reloaded during the programmable time-out period. - Optional windowed operation requires reload to occur between a minimum and maximum time period, both programmable. - Optional warning interrupt can be generated at a programmable time prior to watchdog time-out. - Enabled by software but requires a hardware reset or a watchdog reset/interrupt to be disabled. - Incorrect feed sequence causes reset or interrupt if enabled. - Flag to indicate watchdog reset. - Programmable 24-bit timer with internal prescaler. - Selectable time period from ( $T_{cy(WDCLK)} \times 256 \times 4$ ) to ( $T_{cy(WDCLK)} \times 2^{24} \times 4$ ) in multiples of $T_{cy(WDCLK)} \times 4$ . # 7.20 Analog peripherals # 7.20.1 12-bit high-speed Analog-to-Digital Converter (ADCHS) #### 7.20.1.1 Features - 12-bit high-speed ADC. - Six single-sided input channels or one differential input channel. - Descriptor based conversion sequence for single or multiple inputs. - Integrated 14-bit timer. - Automatic high/low threshold detection. - Power-down mode. LPC43S70 ### 32-bit ARM Cortex-M4/M0 microcontroller - Measurement range of 0 V to 1.2 V. - 12-bit conversion rate of 80 MSamples/s. - Conversion on transition on input pin or various internal signals. - Output FIFO with DMA support. ## 7.20.2 10-bit Analog-to-Digital Converter (ADC0/1) #### **7.20.2.1** Features - 10-bit successive approximation analog to digital converter. - Input multiplexing among 8 pins per ADC for a total of 16 individual channels. - Power-down mode. - Measurement range 0 to VDDA. - Sampling frequency up to 400 kSamples/s. - Burst conversion mode for single or multiple inputs. - Optional conversion on transition on ADCTRIG0 or ADCTRIG1 pins, combined timer outputs 8 or 15, or the PWM output MCOA2. - Individual result registers for each A/D channel to reduce interrupt overhead. - DMA support. # 7.20.3 Digital-to-Analog Converter (DAC) ### **7.20.3.1 Features** - 10-bit resolution - Monotonic by design (resistor string architecture) - Controllable conversion speed - Low power consumption # 7.21 Peripherals in the RTC power domain ### 7.21.1 RTC The Real Time Clock (RTC) is a set of counters for measuring time when system power is on, and optionally when it is off. It uses very little power when its registers are not being accessed by the CPU, especially reduced power modes. The RTC is clocked by a separate 32 kHz oscillator that produces a 1 Hz internal time reference. The RTC is powered by its own power supply pin, VBAT. # **7.21.1.1 Features** - Measures the passage of time to maintain a calendar and clock. Provides seconds, minutes, hours, day of month, month, year, day of week, and day of year. - Ultra-low power design to support battery powered systems. Uses power from the CPU power supply when it is present. - Dedicated battery power supply pin. - RTC power supply is isolated from the rest of the chip. - Calibration counter allows adjustment to better than ±1 sec/day with 1 sec resolution. LPC43S70 #### 32-bit ARM Cortex-M4/M0 microcontroller - Periodic interrupts can be generated from increments of any field of the time registers. - Alarm interrupt can be generated for a specific date/time. #### 7.21.2 Alarm timer The alarm timer is a 16-bit timer and counts down at 1 kHz from a preset value generating alarms in intervals of up to 1 min. The counter triggers a status bit when it reaches 0x00 and asserts an interrupt if enabled. The alarm timer is part of the RTC power domain and can be battery powered. # 7.22 System control # 7.22.1 Configuration registers (CREG) The following settings are controlled in the configuration register block: - BOD trip settings - Oscillator output - DMA-to-peripheral muxing - Ethernet mode - Memory mapping - Timer/USART inputs - Enabling the USB controllers In addition, the CREG block contains the part identification and part configuration information. # 7.22.2 System Control Unit (SCU) The system control unit determines the function and electrical mode of the digital pins. By default function 0 is selected for all pins with pull-up enabled. For pins that support a digital and analog function, the ADC function select registers in the SCU enable the analog function. A separate set of analog I/Os for the ADCs and the DAC as well as most USB pins are located on separate pads and are not controlled through the SCU. In addition, the clock delay register for the SDRAM EMC\_CLK pins and the registers that select the pin interrupts are located in the SCU. ### 7.22.3 Clock Generation Unit (CGU) The Clock Generator Unit (CGU) generates several base clocks. The CGU outputs are unrelated in frequency and phase and can have different clock sources within the CGU. One CGU output is routed to the CLKOUT pins. Within each clock area there may be multiple branch clocks, which offers very flexible control for power-management purposes. All branch clocks are outputs of one of two Clock Control Units (CCUs) and can be controlled independently. Branch clocks derived from the same base clock are synchronous in frequency and phase. #### 32-bit ARM Cortex-M4/M0 microcontroller # 7.22.4 Internal RC oscillator (IRC) The IRC is used as the clock source for the WWDT and/or as the clock that drives the PLLs and subsequently the CPU. The nominal IRC frequency is 12 MHz. The IRC is trimmed to 1 % accuracy over the entire voltage and temperature range. Upon power-up or any chip reset, the LPC43S70 use the IRC as the clock source. Software may later switch to one of the other available clock sources. # 7.22.5 PLL0USB (for USB0) PLL0 is a dedicated PLL for the USB0 High-speed controller. PLL0 accepts an input clock frequency from an external oscillator in the range of 14 kHz to 25 MHz. The input frequency is multiplied up to a high frequency with a Current Controlled Oscillator (CCO). The CCO operates in the range of 4.3 MHz to 550 MHz. # 7.22.6 PLL0AUDIO (for audio) The audio PLL PLL0AUDIO is a general purpose PLL with a very small step size. This PLL accepts an input clock frequency derived from an external oscillator or internal IRC. The input frequency is multiplied up to a high frequency with a Current Controlled Oscillator (CCO). A sigma-delta converter modulates the PLL divider ratios to obtain the desired output frequency. The output frequency can be set as a multiple of the sampling frequency $f_s$ to $32\times f_s,\,64\times f_s,\,128\times f_s,\,256\times f_s,\,384\times f_s,\,512\times f_s$ and the sampling frequency $f_s$ can range from 16 kHz to 192 kHz (16, 22.05, 32, 44.1, 48, 96,192) kHz. Many other frequencies are possible as well. ### 7.22.7 System PLL1 The PLL1 accepts an input clock frequency from an external oscillator in the range of 1 MHz to 25 MHz. The input frequency is multiplied up to a high frequency with a Current Controlled Oscillator (CCO). The multiplier can be an integer value from 1 to 32. The CCO operates in the range of 156 MHz to 320 MHz, so there is an additional divider in the loop to keep the CCO within its frequency range while the PLL is providing the desired output frequency. The output divider may be set to divide by 2, 4, 8, or 16 to produce the output clock. Since the minimum output divider value is 2, it is insured that the PLL output has a 50 % duty cycle. The PLL is turned off and bypassed following a chip reset and may be enabled by software. The program must configure and activate the PLL, wait for the PLL to lock, and then connect to the PLL as a clock source. The PLL settling time is 100 $\mu s$ . ### 7.22.8 Reset Generation Unit (RGU) The RGU allows generation of independent reset signals for individual blocks and peripherals on the LPC43S70. # 7.22.9 Power control The LPC43S70 feature several independent power domains to control power to the core and the peripherals (see <a href="Figure 7">Figure 7</a>). The RTC and its associated peripherals (the alarm timer, the CREG block, the OTP controller, the back-up registers, and the event router) are located in the RTC power-domain which can be powered by a battery supply or the main regulator. A power selector switch ensures that the RTC block is always powered on. #### 32-bit ARM Cortex-M4/M0 microcontroller # 7.22.9.1 Memory retention in Power-down modes <u>Table 6</u> shows which parts of the SRAM memory are preserved in Sleep mode and the various power-down modes. In addition, all FIFO memory contained in the peripheral blocks (USB0/1, LCD, CAN, Ethernet, USART0/2/3, UART) is retained in Sleep mode and Deep-sleep mode but not in Power-down mode and Deep-power-down mode. #### 32-bit ARM Cortex-M4/M0 microcontroller Table 6. Memory retention | Mode | 128 kB local<br>SRAM<br>starting at<br>0x1000 0000 | 64 kB Local<br>SRAM starting<br>at<br>0x1008 0000 | 8 kB local SRAM<br>starting at<br>0x1009 0000 | 16 + 2 kB M0<br>subsystem<br>SRAM starting at<br>location<br>0x1800 0000 | 64 kB AHB<br>SRAM<br>starting at<br>0x2000 0000 | 256 byte<br>backup<br>registers at<br>0x4004 1000<br>(RTC power<br>domain) | |--------------------------------------------------|----------------------------------------------------|---------------------------------------------------|-----------------------------------------------|--------------------------------------------------------------------------|-------------------------------------------------|----------------------------------------------------------------------------| | Sleep mode | yes | yes | yes | yes | yes | yes | | Deep-sleep mode | yes | yes | yes | yes | yes | yes | | Power-down mode | no | no | yes | no | no | yes | | Power-down mode<br>with M0SUB<br>SRAM maintained | no | no | yes | yes | no | yes | | Deep power-down mode | no | no | no | no | no | yes | # 7.22.9.2 Power Management Controller (PMC) The PMC controls the power to the cores, peripherals, and memories. The LPC43S70 support the following power modes in order from highest to lowest power consumption: - 1. Active mode - 2. Sleep mode - 3. Power-down modes: - a. Deep-sleep mode - b. Power-down mode - c. Deep power-down mode Active mode and sleep mode apply to the state of the core. In a multi-core system, any core can be in active or sleep mode independently of the other core. If the core is in Active mode, it is fully operational and can access peripherals and memories as configured by software. If the core is in Sleep mode, it receives no clocks, but peripherals and memories can remain running. Any core can enter sleep mode from active mode independently of the other cores and while the other cores remain in active mode or are in sleep mode. Power-down modes apply to the entire system. In the Power-down modes, all cores and all peripherals except for peripherals in the always-on power domain are shut down. Memories can remain powered for retaining memory contents as defined by the individual power-down mode. Any core in active mode can put the part into one of the three power down modes if the core is enabled to do so. If both the M4 core and the two M0 cores are enabled for power-down, then the system enters power-down only once all three cores have received a WFI or WFE instruction. Wake-up from sleep mode is caused by an interrupt or event in the core's NVIC. An interrupt is captured in the NVIC and an event is captured in the Event router. Both cores can wake up from sleep mode independently of each other. ### 32-bit ARM Cortex-M4/M0 microcontroller Wake-up from the Power-down modes, Deep-sleep, Power-down, and Deep power-down, is caused by an event on the WAKEUP pins or an event from the RTC or alarm timer. When waking up from Deep power-down mode, the part resets and attempts to boot. After booting, the M4 core is in active mode and both M0 cores remain in the reset state until the reset is released by software. # 7.23 Serial Wire Debug/JTAG Debug and trace functions are integrated into the ARM Cortex-M4. Serial wire debug and trace functions are supported in addition to a standard JTAG debug and parallel trace functions. The ARM Cortex-M4 is configured to support up to eight breakpoints and four watch points. The ARM Cortex-M0 coprocessors support JTAG boundary scan only. ### 32-bit ARM Cortex-M4/M0 microcontroller # 8. Limiting values Table 7. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134).[1] | | | , , | | | | |------------------------|---------------------------------------|---------------------------------------------------------------------|------------|-----------------------|------| | Symbol | Parameter | Conditions | Min | Max | Unit | | $V_{DD(REG)(3V3)}$ | regulator supply voltage (3.3 V) | on pin VDDREG | -0.5 | 3.6 | V | | $V_{DD(IO)}$ | input/output supply voltage | on pin VDDIO | -0.5 | 3.6 | V | | V <sub>DDA(3V3)</sub> | analog supply voltage (3.3 V) | on pin VDDA | -0.5 | 3.6 | V | | $V_{BAT}$ | battery supply voltage | on pin VBAT | -0.5 | 3.6 | V | | $V_{prog(pf)}$ | polyfuse programming voltage | on pin VPP | -0.5 | 3.6 | V | | $V_{I}$ | input voltage | only valid when the $V_{DD(IO)} \geq 2.2 \ V$ | [2] | | | | | | 5 V tolerant I/O pins | -0.5 | 5.5 | V | | | | ADC/DAC pins and digital I/O pins configured for an analog function | -0.5 | V <sub>DDA(3V3)</sub> | V | | | | USB0 pins USB0_DP;<br>USB0_DM;USB0_VBUS | -0.3 | 5.25 | V | | | | USB0 pins USB0_ID;<br>USB0_RREF | -0.3 | 3.6 | V | | | | USB1 pins USB1_DP and USB1_DM | -0.3 | 5.25 | V | | I <sub>DD</sub> | supply current | per supply pin | [3] _ | 100 | mA | | I <sub>SS</sub> | ground current | per ground pin | [3] _ | 100 | mA | | I <sub>latch</sub> | I/O latch-up current | $-(0.5V_{DD(IO)}) < V_I < (1.5V_{DD(IO)});$<br>$T_j < 125 °C$ | - | 100 | mA | | T <sub>stg</sub> | storage temperature | | [4] -65 | +150 | °C | | P <sub>tot(pack)</sub> | total power dissipation (per package) | based on package heat transfer, not device power consumption | - | 1.5 | W | | V <sub>ESD</sub> | electrostatic discharge voltage | human body model; all pins | <u>[5]</u> | +2000 | V | | | | | | | | <sup>[1]</sup> The following applies to the limiting values: - a) This product includes circuitry designed for the protection of its internal devices from the damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated maximum. - b) Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to V<sub>SS</sub> unless otherwise noted. - c) The limiting values are stress ratings only and operating the part at these values is not recommended and proper operation is not guaranteed. The conditions for functional operation are specified in <u>Table 10</u>. - [2] Including voltage on outputs in 3-state mode. - [3] The peak current is limited to 25 times the corresponding maximum current. - [4] Dependent on package type. - [5] Human body model: equivalent to discharging a 100 pF capacitor through a 1.5 k $\Omega$ series resistor. ### 32-bit ARM Cortex-M4/M0 microcontroller # 9. Thermal characteristics The average chip junction temperature, $T_j$ (°C), can be calculated using the following equation: $$T_j = T_{amb} + (P_D \times R_{th(j-a)}) \tag{1}$$ - T<sub>amb</sub> = ambient temperature (°C), - R<sub>th(j-a)</sub> = the package junction-to-ambient thermal resistance (°C/W) - P<sub>D</sub> = sum of internal and I/O power dissipation The internal power dissipation is the product of $I_{DD}$ and $V_{DD}$ . The I/O power dissipation of the I/O pins is often small and many times can be negligible. However it can be significant in some applications. Table 8. Thermal characteristics $V_{DD}$ = 2.2 V to 3.6 V; $T_{amb}$ = -40 °C to +85 °C unless otherwise specified; | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------|------------------------------|------------|-----|-----|-----|------| | $T_{j(max)}$ | maximum junction temperature | | - | - | 125 | °C | #### Table 9. Thermal resistance value (BGA package) | Symbol | Parameter | Conditions | Thermal resistance in °C/W ±15 % | | | |----------------------|---------------------------------------------|-------------------------------------------|----------------------------------|----------|--| | | | | LBGA256 | TFBGA100 | | | $R_{th(j-a)}$ | thermal resistance from junction to ambient | JEDEC (4.5 in $\times$ 4 in); still air | 29 | 46 | | | | | 8-layer (4.5 in $\times$ 3 in); still air | 24 | 37 | | | R <sub>th(j-c)</sub> | thermal resistance from junction to case | | 14 | 11 | | # 32-bit ARM Cortex-M4/M0 microcontroller # 10. Static characteristics Table 10. Static characteristics $T_{amb} = -40$ °C to +85 °C, unless otherwise specified. | Symbol | Parameter | Conditions | | Min | Typ[1] | Max | Unit | |---------------------------|----------------------------------|--------------------------------------------------------------------------------------------------|------------|-----|--------|-----|------| | Supply pins | | | | | | | | | $V_{DD(IO)}$ | input/output supply voltage | | | 2.2 | - | 3.6 | V | | V <sub>DD(REG)(3V3)</sub> | regulator supply voltage (3.3 V) | | [2] | 2.2 | - | 3.6 | V | | V <sub>DDA(3V3)</sub> | analog supply voltage | on pin VDDA | | 2.2 | - | 3.6 | V | | | (3.3 V) | on pins USB0_VDDA3V3_ DRIVER and USB0_VDDA3V3 | | 3.0 | 3.3 | 3.6 | V | | $V_{BAT}$ | battery supply voltage | | [2] | 2.2 | - | 3.6 | V | | $V_{prog(pf)}$ | polyfuse programming voltage | on pin VPP (for OTP) | [3] | 2.7 | - | 3.6 | V | | I <sub>prog(pf)</sub> | polyfuse programming<br>current | on pin VPP; OTP<br>programming time ≤<br>1.6 ms | | - | - | 30 | mA | | I <sub>DD(REG)(3V3)</sub> | regulator supply current (3.3 V) | Active mode; M0 cores in reset; code | | | | | | | | | while(1){} | | | | | | | | | executed from RAM; all peripherals disabled; PLL1 enabled | | | | | | | | | CCLK = 12 MHz | [4] | - | 6.6 | - | mA | | | | CCLK = 60 MHz | [4] | | 25.3 | - | mA | | | | CCLK = 120 MHz | [4] | - | 48.4 | - | mA | | | | CCLK = 180 MHz | [4] | - | 72.0 | - | mA | | | | CCLK = 204 MHz | [4] | - | 81.5 | - | mA | | I <sub>DD(REG)(3V3)</sub> | regulator supply current (3.3 V) | after WFE/WFI instruction<br>executed from RAM; all<br>peripherals disabled;M0<br>cores in reset | | | | | | | | | sleep mode | [4][5] | - | 5.0 | - | mA | | | | deep-sleep mode | [4] | - | 30 | - | μΑ | | | | power-down mode | [4] | - | 15 | - | μΑ | | | | power-down mode with M0SUB SRAM retained | [4] | - | 20 | - | μΑ | | | | deep power-down<br>mode | [4][6] | - | 0.03 | - | μΑ | | | | deep power-down mode; VBAT floating | [4] | - | 2 | - | μΑ | | I <sub>BAT</sub> | battery supply current | active mode; $V_{BAT} = 3.2 \text{ V}$ ; $V_{DD(REG)(3V3)} = 3.6 \text{ V}$ . | <u>[7]</u> | - | 0 | - | nA | LPC43S70 # 32-bit ARM Cortex-M4/M0 microcontroller Table 10. Static characteristics ...continued | Symbol | Parameter | Conditions | | Min | Typ[1] | Max | Unit | |---------------------|------------------------------|----------------------------------------------------------------------------------------------------------------|------------|------------------------------------------------------------|-----------------------|-----------------------------|------| | I <sub>BAT</sub> | battery supply current | $V_{DD(REG)(3V3)} = 3.3 \text{ V};$<br>$V_{BAT} = 3.6 \text{ V}$ | <u>[8]</u> | | | | | | | | deep-sleep mode | | - | 2 | - | μΑ | | | | power-down mode | [8] | - | 2 | - | μΑ | | | | deep power-down<br>mode | [8] | - | 2 | - | μΑ | | I <sub>DD(IO)</sub> | I/O supply current | deep sleep mode | | - | 1 | - | μΑ | | , | | power-down mode | | - | 1 | - | μΑ | | | | deep power-down mode | [9] | - | 0.05 | - | μΑ | | DDA | Analog supply current | on pin VDDA; | [11] | - | 0.4 | - | | | | | deep sleep mode | | | | | μΑ | | | | power-down mode | [11] | - | 0.4 | - | μΑ | | | | deep power-down<br>mode | [11] | - | 0.007 | - | μΑ | | RESET,RTC | _ALARM, WAKEUPn pins | | | | | | | | V <sub>IH</sub> | HIGH-level input voltage | | [10] | $0.8 \times (V_{ps} - 0.35)$ | - | 5.5 | V | | V <sub>IL</sub> | LOW-level input voltage | | [10] | 0 | - | $0.3 \times (V_{ps} - 0.1)$ | V | | $V_{hys}$ | hysteresis voltage | | [10] | $\begin{array}{l} 0.05\times (V_{ps}\\ -0.35) \end{array}$ | - | - | V | | Vo | output voltage | | [10] | - | V <sub>ps</sub> - 0.2 | - | V | | Standard I/0 | D pins - normal drive streng | th | | | | | | | Cı | input capacitance | | | - | - | 5.2 | pF | | I <sub>LL</sub> | LOW-level leakage current | V <sub>I</sub> = 0 V; on-chip pull-up resistor disabled | | - | 3 | - | nA | | I <sub>LH</sub> | HIGH-level leakage current | $V_I = V_{DD(IO)}$ ; on-chip<br>pull-down resistor<br>disabled | | - | 3 | - | nA | | | | V <sub>I</sub> = 5 V | | - | - | 20 | nΑ | | loz | OFF-state output current | V <sub>O</sub> = 0 V to V <sub>DD(IO)</sub> ;<br>on-chip pull-up/down<br>resistors disabled;<br>absolute value | | - | 3 | - | nA | | V <sub>I</sub> | input voltage | pin configured to provide a digital function; | | 0 | - | 5.5 | V | | | | $V_{DD(IO)} \geq 2.2 \ V$ | | | | | | | | | $V_{DD(IO)} = 0 V$ | | 0 | - | 3.6 | V | | Vo | output voltage | output active | | 0 | - | $V_{\text{DD(IO)}}$ | V | | V <sub>IH</sub> | HIGH-level input voltage | | | $0.7 \times V_{DD(IO)}$ | - | 5.5 | V | | V <sub>IL</sub> | LOW-level input voltage | | | 0 | - | $0.3 \times V_{DD(IO)}$ | V | | V <sub>hys</sub> | hysteresis voltage | | | 0.1 ×<br>V <sub>DD(IO)</sub> | - | - | V | | | | | | | | | | # 32-bit ARM Cortex-M4/M0 microcontroller Table 10. Static characteristics ... continued | Symbol | Parameter | Conditions | | Min | Typ[1] | Max | Unit | |-----------------|-----------------------------------------|------------------------------------------------------------------------------------------------------|----------------------|------------------------------|--------|----------------------------|------| | V <sub>OH</sub> | HIGH-level output voltage | $I_{OH} = -6 \text{ mA}$ | | V <sub>DD(IO)</sub> – 0.4 | - | - | V | | V <sub>OL</sub> | LOW-level output voltage | I <sub>OL</sub> = 6 mA | | - | - | 0.4 | V | | Гон | HIGH-level output current | $V_{OH} = V_{DD(IO)} - 0.4 \text{ V}$ | | -6 | - | - | mA | | l <sub>OL</sub> | LOW-level output current | $V_{OL} = 0.4 \text{ V}$ | | 6 | - | - | mA | | онѕ | HIGH-level short-circuit output current | drive HIGH; connected to ground | [12] | - | - | 86.5 | mA | | ols | LOW-level short-circuit output current | drive LOW; connected to $V_{\text{DD(IO)}}$ | [12] | - | - | 76.5 | mA | | pd | pull-down current | V <sub>I</sub> = 5 V | [14]<br>[15]<br>[16] | - | 93 | - | μА | | I <sub>pu</sub> | pull-up current | V <sub>I</sub> = 0 V | [14]<br>[15]<br>[16] | - | -62 | - | μΑ | | | | $V_{DD(IO)} < V_I \le 5 \text{ V}$ | | - | 10 | - | μΑ | | R <sub>s</sub> | series resistance | on I/O pins with analog<br>function; analog function<br>enabled | | | 200 | | Ω | | I/O pins - hi | gh drive strength | | | | | | | | Cı | input capacitance | | | - | - | 2 | pF | | I <sub>LL</sub> | LOW-level leakage current | V <sub>I</sub> = 0 V; on-chip pull-up resistor disabled | | - | 3 | - | nA | | I <sub>LH</sub> | HIGH-level leakage current | $V_I = V_{DD(IO)}$ ; on-chip<br>pull-down resistor<br>disabled | | - | 3 | - | nA | | | | V <sub>I</sub> = 5 V | | - | - | 20 | nA | | l <sub>OZ</sub> | OFF-state output current | $V_O = 0 \text{ V to } V_{DD(IO)};$<br>on-chip pull-up/down<br>resistors disabled;<br>absolute value | | - | 3 | - | nA | | V <sub>I</sub> | input voltage | pin configured to provide a digital function; | | | | | | | | | $V_{DD(IO)} \geq 2.2 \ V$ | | 0 | - | 5.5 | V | | | | $V_{DD(IO)} = 0 V$ | | 0 | - | 3.6 | V | | Vo | output voltage | output active | | 0 | - | $V_{DD(IO)}$ | V | | V <sub>IH</sub> | HIGH-level input voltage | | | $0.7 \times V_{DD(IO)}$ | - | 5.5 | V | | V <sub>IL</sub> | LOW-level input voltage | | | 0 | - | $0.3 \times \\ V_{DD(IO)}$ | V | | $V_{hys}$ | hysteresis voltage | | | 0.1 ×<br>V <sub>DD(IO)</sub> | - | - | V | # 32-bit ARM Cortex-M4/M0 microcontroller Table 10. Static characteristics ...continued | Symbol | Parameter | Conditions | Min | Typ[1] | Max | Unit | |------------------|-----------------------------------------|---------------------------------------------|------------------------|--------|-----|------| | $I_{pd}$ | pull-down current | $V_{I} = V_{DD(IO)}$ | [14] -<br>[15]<br>[16] | 62 | - | μΑ | | I <sub>pu</sub> | pull-up current | V <sub>I</sub> = 0 V | [14] -<br>[15]<br>[16] | -62 | - | μΑ | | | | $V_{DD(IO)} < V_I \le 5 V$ | - | 10 | - | μΑ | | I/O pins - hig | h drive strength: standard dri | ve mode | | | | | | I <sub>ОН</sub> | HIGH-level output current | $V_{OH} = V_{DD(IO)} - 0.4 \text{ V}$ | -4 | - | - | mA | | l <sub>OL</sub> | LOW-level output<br>current | V <sub>OL</sub> = 0.4 V | 4 | - | - | mA | | I <sub>OHS</sub> | HIGH-level short-circuit output current | drive HIGH; connected to ground | [12] _ | - | 32 | mA | | l <sub>OLS</sub> | LOW-level short-circuit output current | drive LOW; connected to $V_{\text{DD(IO)}}$ | [12] _ | - | 32 | mA | | I/O pins - hig | h drive strength: medium driv | re mode | | | | | | I <sub>OH</sub> | HIGH-level output current | $V_{OH} = V_{DD(IO)} - 0.4 \text{ V}$ | -8 | - | - | mA | | l <sub>OL</sub> | LOW-level output current | $V_{OL} = 0.4 \text{ V}$ | 8 | - | - | mA | | I <sub>OHS</sub> | HIGH-level short-circuit output current | drive HIGH; connected to ground | [12] _ | - | 65 | mA | | I <sub>OLS</sub> | LOW-level short-circuit output current | drive LOW; connected to $V_{DD(IO)}$ | [12] _ | - | 63 | mA | | I/O pins - hig | h drive strength: high drive m | ode | | | | | | I <sub>OH</sub> | HIGH-level output current | $V_{OH} = V_{DD(IO)} - 0.4 \text{ V}$ | -14 | - | - | mA | | l <sub>OL</sub> | LOW-level output current | V <sub>OL</sub> = 0.4 V | 14 | - | - | mA | | l <sub>ohs</sub> | HIGH-level short-circuit output current | drive HIGH; connected to ground | [12] _ | - | 113 | mA | | l <sub>OLS</sub> | LOW-level short-circuit output current | drive LOW; connected to $V_{\text{DD(IO)}}$ | [12] _ | - | 110 | mA | | I/O pins - hig | h drive strength: ultra-high dr | ive mode | | | | | | Іон | HIGH-level output current | $V_{OH} = V_{DD(IO)} - 0.4 \text{ V}$ | -20 | - | - | mA | | I <sub>OL</sub> | LOW-level output current | V <sub>OL</sub> = 0.4 V | 20 | - | - | mA | | loнs | HIGH-level short-circuit output current | drive HIGH; connected to ground | [12] | - | 165 | mA | | I <sub>OLS</sub> | LOW-level short-circuit output current | drive LOW; connected to $V_{\text{DD(IO)}}$ | [12] _ | - | 156 | mA | | I/O pins - hiç | gh-speed | | | | | | | Cı | input capacitance | | - | - | 2 | pF | # 32-bit ARM Cortex-M4/M0 microcontroller Table 10. Static characteristics ...continued | Symbol | Parameter | Conditions | | Min | Typ[1] | Max | Uni | |-----------------|-----------------------------------------|------------------------------------------------------------------------------------------------------|----------------------|---------------------------|--------|----------------------------|-----| | I <sub>LL</sub> | LOW-level leakage current | V <sub>I</sub> = 0 V; on-chip pull-up resistor disabled | | - | 3 | - | nA | | I <sub>LH</sub> | HIGH-level leakage current | $V_I = V_{DD(IO)}$ ; on-chip<br>pull-down resistor<br>disabled | | - | 3 | - | nA | | | | V <sub>I</sub> = 5 V | | - | - | 20 | nA | | l <sub>oz</sub> | OFF-state output current | $V_O = 0 \text{ V to } V_{DD(IO)};$<br>on-chip pull-up/down<br>resistors disabled;<br>absolute value | | - | 3 | - | nA | | V <sub>I</sub> | input voltage | pin configured to provide a digital function; | | | | | | | | | $V_{DD(IO)} \geq 2.2 \; V$ | | 0 | - | 5.5 | V | | | | $V_{DD(IO)} = 0 V$ | | 0 | - | 3.6 | V | | Vo | output voltage | output active | | 0 | - | $V_{DD(IO)}$ | V | | V <sub>IH</sub> | HIGH-level input voltage | | | $0.7 \times V_{DD(IO)}$ | - | 5.5 | V | | V <sub>IL</sub> | LOW-level input voltage | | | 0 | - | $0.3 \times \\ V_{DD(IO)}$ | V | | $V_{hys}$ | hysteresis voltage | | | $0.1 \times V_{DD(IO)}$ | - | - | V | | V <sub>OH</sub> | HIGH-level output voltage | $I_{OH} = -8 \text{ mA}$ | | V <sub>DD(IO)</sub> – 0.4 | - | - | V | | V <sub>OL</sub> | LOW-level output voltage | I <sub>OL</sub> = 8 mA | | - | - | 0.4 | V | | ОН | HIGH-level output current | $V_{OH} = V_{DD(IO)} - 0.4 \text{ V}$ | | -8 | - | - | mA | | OL | LOW-level output current | $V_{OL} = 0.4 \text{ V}$ | | 8 | - | - | mA | | онѕ | HIGH-level short-circuit output current | drive HIGH; connected to ground | [12] | - | - | 86 | mA | | OLS | LOW-level short-circuit output current | drive LOW; connected to $V_{\text{DD(IO)}}$ | [12] | | - | 76 | mA | | pd | pull-down current | $V_{I} = V_{DD(IO)}$ | [14]<br>[15]<br>[16] | - | 62 | - | μА | | pu | pull-up current | $V_I = 0 V$ | [14]<br>[15]<br>[16] | - | -62 | - | μА | | | | $V_{DD(IO)} < V_I \le 5 \text{ V}$ | | - | 0 | - | μΑ | | Open-drain | I <sup>2</sup> C0-bus pins | | | | | | | | V <sub>IH</sub> | HIGH-level input voltage | | | $0.7 \times V_{DD(IO)}$ | - | - | V | | V <sub>IL</sub> | LOW-level input voltage | | | 0 | 0.14 | $0.3 \times V_{DD(IO)}$ | V | # 32-bit ARM Cortex-M4/M0 microcontroller Table 10. Static characteristics ...continued | Symbol | Parameter | Conditions | | Min | Typ <mark>[1]</mark> | Max | Unit | |-----------------------|---------------------------------------------------------|----------------------------------------|------|-------------------------|----------------------|------|-----------| | $V_{hys}$ | hysteresis voltage | | | $0.1 \times V_{DD(IO)}$ | - | - | V | | $V_{OL}$ | LOW-level output voltage | I <sub>OLS</sub> = 3 mA | | - | - | 0.4 | V | | ILI | input leakage current | $V_I = V_{DD(IO)}$ | [13] | - | 4.5 | - | μΑ | | | | $V_I = 5 V$ | | - | - | 10 | μΑ | | Oscillator pi | ns | | | | | | | | $V_{i(XTAL1)}$ | input voltage on pin<br>XTAL1 | | | -0.5 | - | 1.2 | V | | $V_{o(XTAL2)}$ | output voltage on pin<br>XTAL2 | | | -0.5 | - | 1.2 | V | | C <sub>io</sub> | input/output<br>capacitance | | [17] | - | - | 0.8 | pF | | USB0 pins[18 | <u>B]</u> | | | | | | | | VI | input voltage | on pins USB0_DP;<br>USB0_DM; USB0_VBUS | | | | | | | | | $V_{DD(IO)} \geq 2.2 \ V$ | | 0 | - | 5.25 | V | | | | $V_{DD(IO)} = 0 V$ | | 0 | - | 3.6 | V | | $R_{pd}$ | pull-down resistance | on pin USB0_VBUS | | 48 | 64 | 80 | $k\Omega$ | | $V_{IC}$ | common-mode input | high-speed mode | | -50 | 200 | 500 | mV | | | voltage | full-speed/low-speed mode | | 800 | - | 2500 | mV | | | | chirp mode | | -50 | - | 600 | mV | | $V_{i(dif)} \\$ | differential input voltage | ) | | 100 | 400 | 1100 | mV | | USB1 pins (l | JSB1_DP/USB1_DM)[18] | | | | | | | | $I_{OZ}$ | OFF-state output current | 0 V < V <sub>I</sub> < 3.3 V | [18] | - | - | ±10 | μΑ | | $V_{BUS}$ | bus supply voltage | | [19] | - | - | 5.25 | V | | $V_{DI}$ | differential input sensitivity voltage | (D+) - (D-) | | 0.2 | - | - | V | | $V_{CM}$ | differential common mode voltage range | includes V <sub>DI</sub> range | | 0.8 | - | 2.5 | V | | V <sub>th(rs)se</sub> | single-ended receiver<br>switching threshold<br>voltage | | | 0.8 | - | 2.0 | V | | V <sub>OL</sub> | LOW-level output<br>voltage for<br>low-/full-speed | $R_L$ of 1.5 $k\Omega$ to 3.6 V | | - | - | 0.18 | V | #### 32-bit ARM Cortex-M4/M0 microcontroller Table 10. Static characteristics ... continued $T_{amb} = -40 \, ^{\circ}\text{C}$ to +85 $^{\circ}\text{C}$ , unless otherwise specified. | Symbol | Parameter | Conditions | | Min | Typ[1] | Max | Unit | |--------------------|--------------------------------------------------------------------|------------------------------------------------------|------|-----|--------|------|------| | V <sub>OH</sub> | HIGH-level output voltage (driven) for low-/full-speed | $R_L$ of 15 $k\Omega$ to GND | | 2.8 | - | 3.5 | V | | C <sub>trans</sub> | transceiver capacitance | pin to GND | | - | - | 20 | pF | | $Z_{DRV}$ | driver output impedance for driver which is not high-speed capable | with 33 $\Omega$ series resistor; steady state drive | [20] | 36 | - | 44.1 | Ω | - [1] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages. - [2] The recommended operating condition for the battery supply is V<sub>DD(REG)(3V3)</sub> > V<sub>BAT</sub> + 0.2 V. See Figure 15. - [3] Pin VPP should either be not connected (when OTP does not need to be programmed) or tied to pins VDDIO and VDDREG to ensure the same ramp-up time for both supply voltages. - [4] $V_{DD(REG)(3V3)} = 3.3 \text{ V}; V_{DD(IO)} = 3.3 \text{ V}; T_{amb} = 25 \text{ °C}.$ - [5] PLL1 disabled; IRC running; CCLK = 12 MHz. - [6] $V_{BAT} = 3.6 \text{ V}.$ - [7] $V_{DD(IO)} = V_{DDA} = 3.6 \text{ V}$ ; over entire frequency range CCLK = 12 MHz to 180 MHz. - [8] On pin VBAT; $T_{amb} = 25 \, ^{\circ}C$ . - [9] V<sub>DD(REG)(3V3)</sub> = 3.3 V; V<sub>DD(IO)</sub> = 3.3 V. Input leakage increases when V<sub>DD(IO)</sub> is floating or grounded. It is recommended to keep V<sub>DD(REG)(3V3)</sub> and V<sub>DD(IO)</sub> powered in deep power-down mode. - [10] V<sub>ps</sub> corresponds to the output of the power switch (see Figure 7) which is determined by the greater of V<sub>BAT</sub> and V<sub>DD(Reg)(3V3)</sub>. - [11] $V_{DDA(3V3)} = 3.3 \text{ V}$ ; $T_{amb} = 25 ^{\circ}\text{C}$ . - [12] Allowed as long as the current limit does not exceed the maximum current allowed by the device. - [13] To V<sub>SS</sub>. - [14] The values specified are simulated and absolute values. - [15] The weak pull-up resistor is connected to the $V_{DD(IO)}$ rail and pulls up the I/O pin to the $V_{DD(IO)}$ level. - [16] The input cell disables the weak pull-up resistor when the applied input voltage exceeds V<sub>DD(IO)</sub>. - [17] The parameter value specified is a simulated value excluding bond capacitance. - [18] For USB operation 3.0 V $\leq$ V<sub>DD((IO)</sub> $\leq$ 3.6 V. Guaranteed by design. - [19] V<sub>DD(IO)</sub> present. - [20] Includes external resistors of 33 $\Omega\pm$ 1 % on D+ and D–. ### 32-bit ARM Cortex-M4/M0 microcontroller # 10.1 Power consumption Conditions: $T_{amb} = 25$ °C; active mode entered executing code while(1){} from SRAM; M0 cores in reset; internal pull-up resistors disabled; PLL1 enabled; IRC enabled; all peripherals disabled; all peripheral clocks disabled. Fig 8. Typical supply current versus regulator supply voltage V<sub>DD(REG)(3V3)</sub> in active mode Conditions: $V_{DD(REG)(3V3)} = 3.3 \text{ V}$ , Active mode entered executing code while(1){} from SRAM;M0 cores in reset; internal pull-up resistors disabled; PLL1 enabled; IRC enabled; all peripherals disabled; all peripheral clocks disabled. Fig 9. Typical supply current versus temperature in Active mode ### 32-bit ARM Cortex-M4/M0 microcontroller cores in reset; internal pull-up resistors disabled; PLL1 enabled; IRC enabled; all peripherals disabled; all peripheral clocks disabled. Fig 10. Typical supply current versus frequency in Active mode Conditions: $V_{DD(REG)(3V3)} = 3.3 \text{ V}$ ; M0 cores in reset; internal pull-up resistors disabled; PLL1 enabled; IRC enabled; all peripherals disabled; all peripheral clocks disabled; core clock CCLK = 12 MHz. Fig 11. Typical supply current versus temperature in Sleep mode ### 32-bit ARM Cortex-M4/M0 microcontroller ### 32-bit ARM Cortex-M4/M0 microcontroller ### 32-bit ARM Cortex-M4/M0 microcontroller # 10.2 Peripheral power consumption The typical power consumption at $T = 25 \,^{\circ}\text{C}$ for each individual peripheral is measured as follows: - 1. Enable all branch clocks and measure the current I<sub>DD(REG)(3V3)</sub>. - 2. Disable the branch clock to the peripheral to be measured and keep all other branch clocks enabled. - 3. Calculate the difference between measurement 1 and 2. The result is the peripheral power consumption. Table 11. Peripheral power consumption | Peripheral | Branch clock | I <sub>DD(REG)(3V3)</sub> in mA<br>Branch clock<br>frequency = 48 MHz | Branch clock<br>frequency = 96 MHz | |-------------------|----------------------------|-----------------------------------------------------------------------|------------------------------------| | M0 subsystem core | CLK_PERIPH_CORE | 2.4 | 4.8 | | M0 coprocessor | CLK_M4_M0APP | 3.3 | 6.6 | | I2C1 | CLK_APB3_I2C1 | 0.01 | 0.02 | | I2C0 | CLK_APB1_I2C0 | 0.02 | 0.01 | | DAC | CLK_APB3_DAC | 0.01 | 0.02 | | ADC0 (10-bit) | CLK_APB3_ADC0 | 0.05 | 0.05 | | ADC1 (10-bit) | CLK_APB3_ADC1 | 0.04 | 0.04 | | CAN0 | CLK_APB3_CAN0 | 0.17 | 0.17 | | CAN1 | CLK_APB1_CAN1 | 0.17 | 0.17 | | MOTOCON | CLK_APB1_MOTOCON | 0.05 | 0.05 | | I2S | CLK_APB1_I2S | 0.11 | 0.11 | | SPIFI | CLK_SPIFI,<br>CLK_M4_SPIFI | 0.95 | 1.85 | # 32-bit ARM Cortex-M4/M0 microcontroller Table 11. Peripheral power consumption | GPIO CLK_M4_GPIO 0.66 1.31 LCD CLK_M4_LCD 0.85 1.72 ETHERNET CLK_M4_ETHERNET 1.05 2.09 UARTO CLK_M4_UARTO, CLK_APBO_UARTO 0.3 0.38 UART1 CLK_M4_UART1, CLK_APBO_UART1 0.27 0.48 UART2 CLK_M4_UART2, CLK_APBO_UART2 0.27 0.47 CLK_APBO_UART3 0.29 0.49 UART3 CLK_M4_USART3, CLK_APBO_UART3 0.07 0.14 TIMER0 CLK_M4_TIMER0 0.07 0.14 TIMER1 CLK_M4_TIMER1 0.07 0.14 TIMER2 CLK_M4_TIMER3 0.06 0.11 SDIO CLK_M4_SDIO, CLK_SDIO 0.79 1.37 SCT CLK_M4_SDIO, CLK_APBO_SSPO 0.12 0.21 SSP0 CLK_M4_SSP1, CLK_APBO_SSSPO 0.15 0.28 SSP1 CLK_M4_SSP1, CLK_APBO_SSSPO 0.08 0.08 QEI CLK_M4_USB0, CLK_USB0 1.46 3.32 QUSB0 CLK_M4_USB0, CLK_USB1 0 | Peripheral | Branch clock | I <sub>DD(REG)(3V3)</sub> in mA | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------------|---------------------------------|------| | LCD CLK_M4_LCD 0.85 1.72 ETHERNET CLK_M4_ETHERNET 1.05 2.09 UARTO CLK_M4_UARTO, CLK_APBO_UARTO 0.3 0.38 UART1 CLK_M4_UART1, CLK_APBO_UART1 0.27 0.48 UART2 CLK_M4_UART2, CLK_APBO_UART3 0.27 0.47 UART3 CLK_M4_USART3, CLK_APBO_UART3 0.29 0.49 TIMER0 CLK_M4_TIMER0 0.07 0.14 TIMER1 CLK_M4_TIMER1 0.07 0.14 TIMER2 CLK_M4_TIMER2 0.07 0.15 TIMER3 CLK_M4_TIMER3 0.06 0.11 SDIO CLK_M4_SDIO, CLK_SDIO 0.79 1.37 SCT CLK_M4_SCT 0.52 1.05 SSP0 CLK_M4_SSP0, CLK_APBO_SSP0 0.12 0.21 SSP1 CLK_M4_DMA 1.88 3.71 WWDT CLK_M4_DMA 1.88 3.71 WWDT CLK_M4_USB0, CLK_USB0 0.08 USB0 CLK_M4_USB1, CLK_USB1 3.32 | | | | | | ETHERNET CLK_M4_ETHERNET 1.05 2.09 UARTO CLK_M4_UARTO, CLK_APBO_UARTO UART1 CLK_M4_UART1, 0.27 0.48 CLK_MBO_UART1 UART2 CLK_M4_UART2, CLK_APBO_UART3 CLK_M4_USART3, 0.29 0.49 CLK_M4_ETIMERO 0.07 0.14 TIMERO CLK_M4_TIMERO 0.07 0.14 TIMER1 CLK_M4_TIMER2 0.07 0.15 TIMER2 CLK_M4_TIMER3 0.06 0.11 SDIO CLK_M4_SDIO, 0.79 1.37 SSPO CLK_M4_SSPO, CLK_APBO_SSPO CLK_M4_SSPO, CLK_APBO_SSPO CLK_M4_SDIO, CLK_APBO_SSPO DMA CLK_M4_DMA 1.88 3.71 WWDT CLK_M4_DMA 1.88 3.71 WWDT CLK_M4_DMA 1.88 3.71 WWDT CLK_M4_DMA 1.88 3.71 WWDT CLK_M4_DMA 1.88 3.71 WWDT CLK_M4_USBO, CLK_USBO CLK_USBO CLK_M4_USBO, 1.46 3.32 CLK_USBO USBO CLK_M4_USBO, CLK_USBO CLK_USBO CLK_USBO CLK_M4_USBO, CLK_USBO CLK_M4_USBO, CLK_USBO CLK_USBO CLK_M4_USBO, CLK_USBO CLK_USBO CLK_M4_USBO, CLK_USBO CLK_USBO CLK_M4_USBO, CLK_USBO CLK_USBO CLK_USBO CLK_M4_EMC, CLK_USBO CLK_M4_EMC, CLK_M4_EMC, CLK_M4_EMC, CLK_M4_EMC_DIV SCU CLK_M4_ECC CLK_M4_CREG 0.37 0.72 SGPIO CLK_PERIPH_SGPIO 0.1 | GPIO | CLK_M4_GPIO | 0.66 | 1.31 | | UARTO CLK_M4_UARTO, CLK_APB0_UARTO 0.3 0.38 UART1 CLK_M4_UART1, CLK_APB0_UART1 0.27 0.48 UART2 CLK_M4_UART2, CLK_APB0_UART2 0.27 0.47 CLR3 CLK_M4_USART3, CLK_APB2_UART3 0.29 0.49 CLMA_TIMERO 0.07 0.14 TIMERO CLK_M4_TIMERO 0.07 0.14 TIMER1 CLK_M4_TIMER1 0.07 0.15 TIMER3 CLK_M4_TIMER3 0.06 0.11 SDIO CLK_M4_SDIO, CLK_SDIO 0.79 1.37 SCT CLK_M4_SDT 0.52 1.05 SSP0 CLK_M4_SSP0, CLK_APB0_SSP0 0.12 0.21 SSP1 CLK_M4_SSP1, CLK_APB2_SSP1 0.15 0.28 DMA CLK_M4_DMA 1.88 3.71 WWDT CLK_M4_UWDT 0.05 0.08 QEI CLK_M4_USB1, CLK_USB0 0.68 USB0 CLK_M4_USB1, CLK_USB1 2.83 5.03 RITIMER CLK_M4_RITIMER 0.04 0.08 <t< td=""><td>LCD</td><td>CLK_M4_LCD</td><td>0.85</td><td>1.72</td></t<> | LCD | CLK_M4_LCD | 0.85 | 1.72 | | CLK_APB0_UART0 UART1 CLK_M4_UART1, CLK_APB0_UART2, CLK_APB2_UART2 0.27 0.47 UART2 CLK_M4_USART3, CLK_APB2_UART3 0.29 0.49 UART3 CLK_M4_USART3, CLK_APB2_UART3 0.07 0.14 TIMER0 CLK_M4_TIMER0 0.07 0.14 TIMER1 CLK_M4_TIMER1 0.07 0.15 TIMER2 CLK_M4_TIMER2 0.07 0.15 TIMER3 CLK_M4_SDIO, CLK_SDIO 0.79 1.37 SDIO CLK_M4_SDIO, CLK_SDIO 0.79 1.37 SSP0 CLK_M4_SSP0, CLK_APB0_SSP0 0.12 0.21 SSP1 CLK_M4_SSP1, CLK_APB2_SSP1 0.15 0.28 SSP1 CLK_M4_SDIMA 1.88 3.71 WWDT CLK_M4_WWDT 0.05 0.08 QEI CLK_M4_USB0, CLK_USB0 1.46 3.32 USB1 CLK_M4_USB1, CLK_USB1 2.83 5.03 CLK_USB1 CLK_USB1 6.97 RITIMER CLK_M4_EMC, CLK_M4_EMC, CLK_M4_EMC, CLK_M4_EMC, CLK_M4_EMC_DIV 3.6 | ETHERNET | CLK_M4_ETHERNET | 1.05 | 2.09 | | CLK_APB0_UART1 UART2 CLK_M4_UART2, CLK_APB2_UART3 0.27 0.47 UART3 CLK_M4_UART3, CLK_APB2_UART3 0.29 0.49 TIMER0 CLK_M4_TIMER0 0.07 0.14 TIMER1 CLK_M4_TIMER1 0.07 0.15 TIMER2 CLK_M4_TIMER2 0.07 0.15 TIMER3 CLK_M4_TIMER3 0.06 0.11 SDIO CLK_M4_SDIO, CLK_SDIO 0.79 1.37 SCT CLK_M4_SCT 0.52 1.05 SSP0 CLK_M4_SSP0, CLK_APB0_SSP0 0.12 0.21 SSP1 CLK_M4_SSP1, CLK_APB2_SSP1 0.15 0.28 DMA CLK_M4_DMA 1.88 3.71 WWDT CLK_M4_WWDT 0.05 0.08 QEI CLK_M4_QEI 0.33 0.68 USB0 CLK_M4_USB1, CLK_USB0 2.83 5.03 CLK_USB1 CLK_USB1 5.03 RITIMER CLK_M4_RITIMER 0.04 0.08 EMC CLK_M4_EMC_DIV 3. | UART0 | | 0.3 | 0.38 | | CLK_APB2_UART2 UART3 CLK_M4_USART3, CLK_APB2_UART3 0.29 0.49 TIMER0 CLK_M4_TIMER0 0.07 0.14 TIMER1 CLK_M4_TIMER1 0.07 0.15 TIMER2 CLK_M4_TIMER2 0.07 0.15 TIMER3 CLK_M4_TIMER3 0.06 0.11 SDIO CLK_M4_SDIO, CLK_SDIO 0.79 1.37 SCT CLK_M4_SCT 0.52 1.05 SSP0 CLK_M4_SSP0, CLK_APB0_SSP0 0.12 0.21 SSP1 CLK_M4_SSP1, CLK_APB2_SSP1 0.15 0.28 DMA CLK_M4_DMA 1.88 3.71 WWDT CLK_M4_WWDT 0.05 0.08 QEI CLK_M4_USB0, CLK_USB0 1.46 3.32 USB0 CLK_M4_USB0, CLK_USB0 1.46 3.32 USB1 CLK_M4_EMC_DIV 2.83 5.03 RITIMER CLK_M4_EMC_DIV 3.6 6.97 SCU CLK_M4_EMC_DIV 0.09 0.23 CREG CLK_M4_CREG <td>UART1</td> <td> ,</td> <td>0.27</td> <td>0.48</td> | UART1 | , | 0.27 | 0.48 | | CLK_APB2_UART3 TIMER0 CLK_M4_TIMER0 0.07 0.14 TIMER1 CLK_M4_TIMER1 0.07 0.14 TIMER2 CLK_M4_TIMER2 0.07 0.15 TIMER3 CLK_M4_TIMER3 0.06 0.11 SDIO CLK_M4_SDIO, CLK_SDIO 0.79 1.37 SCT CLK_M4_SCT 0.52 1.05 SSP0 CLK_M4_SSP0, CLK_APB0_SSP0 0.12 0.21 SSP1 CLK_M4_SSP1, CLK_APB2_SSP1 0.15 0.28 DMA CLK_M4_DMA 1.88 3.71 WWDT CLK_M4_WWDT 0.05 0.08 QEI CLK_M4_QEI 0.33 0.68 USB0 CLK_M4_USB0, CLK_USB0 1.46 3.32 CLK_USB0 2.83 5.03 RITIMER CLK_M4_RITIMER 0.04 0.08 EMC CLK_M4_EMC, CLK_M4_EMC, CLK_M4_EMC_DIV 3.6 6.97 SCU CLK_M4_SCU 0.09 0.23 CREG CLK_M4_CREG 0.37 <td< td=""><td>UART2</td><td></td><td>0.27</td><td>0.47</td></td<> | UART2 | | 0.27 | 0.47 | | TIMER1 CLK_M4_TIMER1 0.07 0.14 TIMER2 CLK_M4_TIMER2 0.07 0.15 TIMER3 CLK_M4_TIMER3 0.06 0.11 SDIO CLK_M4_SDIO, CLK_SDIO 0.79 1.37 SCT CLK_M4_SCT 0.52 1.05 SSP0 CLK_M4_SSP0, CLK_APB0_SSP0 0.12 0.21 SSP1 CLK_M4_SSP1, CLK_APB2_SSP1 0.15 0.28 DMA CLK_M4_DMA 1.88 3.71 WWDT CLK_M4_WWDT 0.05 0.08 QEI CLK_M4_QEI 0.33 0.68 USB0 CLK_M4_USB0, CLK_USB0 1.46 3.32 USB1 CLK_M4_USB1, CLK_USB1, CLK_USB1 2.83 5.03 RITIMER CLK_M4_EMC_DIV 0.04 0.08 EMC CLK_M4_EMC_DIV 3.6 6.97 SCU CLK_M4_SCU 0.09 0.23 CREG CLK_M4_CREG 0.37 0.72 SGPIO CLK_PERIPH_SGPIO 0.1 0.17 | UART3 | | 0.29 | 0.49 | | TIMER2 CLK_M4_TIMER2 0.07 0.15 TIMER3 CLK_M4_TIMER3 0.06 0.11 SDIO CLK_M4_SDIO, CLK_SDIO 0.79 1.37 SCT CLK_M4_SCT 0.52 1.05 SSP0 CLK_M4_SSP0, CLK_APB0_SSP0 0.12 0.21 SSP1 CLK_M4_SSP1, CLK_APB2_SSP1 0.15 0.28 DMA CLK_M4_DMA 1.88 3.71 WWDT CLK_M4_WWDT 0.05 0.08 QEI CLK_M4_QEI 0.33 0.68 USB0 CLK_M4_USB0, CLK_USB0 1.46 3.32 USB1 CLK_M4_USB1, CLK_USB1 2.83 5.03 RITIMER CLK_M4_RITIMER 0.04 0.08 EMC CLK_M4_EMC, CLK_M4_EMC, CLK_M4_EMC_DIV 3.6 6.97 SCU CLK_M4_SCU 0.09 0.23 CREG CLK_M4_CREG 0.37 0.72 SGPIO CLK_PERIPH_SGPIO 0.1 0.17 | TIMER0 | CLK_M4_TIMER0 | 0.07 | 0.14 | | TIMER3 CLK_M4_TIMER3 0.06 0.11 SDIO CLK_M4_SDIO, CLK_SDIO SCT CLK_M4_SSCT 0.52 1.05 SSP0 CLK_M4_SSP0, 0.12 0.21 CLK_APB0_SSP0 SSP1 CLK_M4_SSP1, 0.15 0.28 CLK_M4_DMA 1.88 3.71 WWDT CLK_M4_WWDT 0.05 0.08 QEI CLK_M4_QEI 0.33 0.68 USB0 CLK_M4_USB0, 1.46 3.32 CLK_USB0 USB1 CLK_M4_USB1, 2.83 5.03 RITIMER CLK_M4_EMC, CLK_M4_EMC, CLK_M4_EMC_DIV SCU CLK_M4_SCU 0.09 0.23 CREG CLK_M4_CREG 0.37 0.72 SGPIO CLK_PERIPH_SGPIO 0.1 0.17 | TIMER1 | CLK_M4_TIMER1 | 0.07 | 0.14 | | SDIO CLK_M4_SDIO, CLK_SDIO 0.79 1.37 SCT CLK_M4_SCT 0.52 1.05 SSP0 CLK_M4_SSP0, CLK_APB0_SSP0 0.12 0.21 SSP1 CLK_M4_SSP1, CLK_APB2_SSP1 0.15 0.28 DMA CLK_M4_DMA 1.88 3.71 WWDT CLK_M4_WWDT 0.05 0.08 QEI CLK_M4_QEI 0.33 0.68 USB0 CLK_M4_USB0, CLK_USB0 1.46 3.32 USB1 CLK_M4_USB1, CLK_USB1 2.83 5.03 RITIMER CLK_M4_RITIMER 0.04 0.08 EMC CLK_M4_EMC, CLK_M4_EMC, CLK_M4_EMC, CLK_M4_EMC_DIV 3.6 6.97 SCU CLK_M4_SCU 0.09 0.23 CREG CLK_M4_CREG 0.37 0.72 SGPIO CLK_PERIPH_SGPIO 0.1 0.17 | TIMER2 | CLK_M4_TIMER2 | 0.07 | 0.15 | | CLK_SDIO SCT CLK_M4_SCT 0.52 1.05 SSP0 CLK_M4_SSP0, CLK_APB0_SSP0 0.12 0.21 SSP1 CLK_M4_SSP1, CLK_APB2_SSP1 0.15 0.28 DMA CLK_M4_DMA 1.88 3.71 WWDT CLK_M4_WWDT 0.05 0.08 QEI CLK_M4_QEI 0.33 0.68 USB0 CLK_M4_USB0, CLK_USB0, CLK_USB0 1.46 3.32 USB1 CLK_M4_USB1, CLK_USB1 2.83 5.03 RITIMER CLK_M4_RITIMER 0.04 0.08 EMC CLK_M4_EMC, CLK_M4_EMC, CLK_M4_EMC, CLK_M4_EMC_DIV 3.6 6.97 SCU CLK_M4_SCU 0.09 0.23 CREG CLK_M4_CREG 0.37 0.72 SGPIO CLK_PERIPH_SGPIO 0.1 0.17 | TIMER3 | CLK_M4_TIMER3 | 0.06 | 0.11 | | SSP0 CLK_M4_SSP0, CLK_APB0_SSP0 0.12 0.21 SSP1 CLK_M4_SSP1, CLK_APB2_SSP1 0.15 0.28 DMA CLK_M4_DMA 1.88 3.71 WWDT CLK_M4_WWDT 0.05 0.08 QEI CLK_M4_QEI 0.33 0.68 USB0 CLK_M4_USB0, CLK_USB0 1.46 3.32 CLK_USB0 2.83 5.03 RITIMER CLK_M4_USB1, CLK_USB1 2.83 5.03 RITIMER CLK_M4_RITIMER 0.04 0.08 EMC CLK_M4_EMC, CLK_M4_EMC, CLK_M4_EMC_DIV 3.6 6.97 SCU CLK_M4_SCU 0.09 0.23 CREG CLK_M4_CREG 0.37 0.72 SGPIO CLK_PERIPH_SGPIO 0.1 0.17 | SDIO | | 0.79 | 1.37 | | CLK_APB0_SSP0 SSP1 CLK_M4_SSP1, CLK_APB2_SSP1 0.15 0.28 DMA CLK_M4_DMA 1.88 3.71 WWDT CLK_M4_WWDT 0.05 0.08 QEI CLK_M4_QEI 0.33 0.68 USB0 CLK_M4_USB0, CLK_USB0 1.46 3.32 USB1 CLK_M4_USB1, CLK_USB1 2.83 5.03 RITIMER CLK_M4_RITIMER 0.04 0.08 EMC CLK_M4_EMC, CLK_M4_EMC, CLK_M4_EMC_DIV 3.6 6.97 SCU CLK_M4_SCU 0.09 0.23 CREG CLK_M4_CREG 0.37 0.72 SGPIO CLK_PERIPH_SGPIO 0.1 0.17 | SCT | CLK_M4_SCT | 0.52 | 1.05 | | CLK_APB2_SSP1 DMA CLK_M4_DMA 1.88 3.71 WWDT CLK_M4_WWDT 0.05 0.08 QEI CLK_M4_QEI 0.33 0.68 USB0 CLK_M4_USB0, CLK_USB0 1.46 3.32 USB1 CLK_M4_USB1, CLK_USB1 2.83 5.03 RITIMER CLK_M4_RITIMER 0.04 0.08 EMC CLK_M4_EMC, CLK_M4_EMC, CLK_M4_EMC_DIV 3.6 6.97 SCU CLK_M4_SCU 0.09 0.23 CREG CLK_M4_CREG 0.37 0.72 SGPIO CLK_PERIPH_SGPIO 0.1 0.17 | SSP0 | | 0.12 | 0.21 | | WWDT CLK_M4_WWDT 0.05 0.08 QEI CLK_M4_QEI 0.33 0.68 USB0 CLK_M4_USB0,<br>CLK_USB0 1.46 3.32 USB1 CLK_M4_USB1,<br>CLK_USB1 2.83 5.03 RITIMER CLK_M4_RITIMER 0.04 0.08 EMC CLK_M4_EMC,<br>CLK_M4_EMC_DIV 3.6 6.97 SCU CLK_M4_SCU 0.09 0.23 CREG CLK_M4_CREG 0.37 0.72 SGPIO CLK_PERIPH_SGPIO 0.1 0.17 | SSP1 | | 0.15 | 0.28 | | QEI CLK_M4_QEI 0.33 0.68 USB0 CLK_M4_USB0,<br>CLK_USB0 1.46 3.32 USB1 CLK_M4_USB1,<br>CLK_USB1 2.83 5.03 RITIMER CLK_M4_RITIMER 0.04 0.08 EMC CLK_M4_EMC,<br>CLK_M4_EMC_DIV 3.6 6.97 SCU CLK_M4_SCU 0.09 0.23 CREG CLK_M4_CREG 0.37 0.72 SGPIO CLK_PERIPH_SGPIO 0.1 0.17 | DMA | CLK_M4_DMA | 1.88 | 3.71 | | USB0 CLK_M4_USB0, CLK_USB0 1.46 3.32 USB1 CLK_M4_USB1, CLK_USB1 2.83 5.03 RITIMER CLK_M4_RITIMER 0.04 0.08 EMC CLK_M4_EMC, CLK_M4_EMC, CLK_M4_EMC_DIV 3.6 6.97 SCU CLK_M4_SCU 0.09 0.23 CREG CLK_M4_CREG 0.37 0.72 SGPIO CLK_PERIPH_SGPIO 0.1 0.17 | WWDT | CLK_M4_WWDT | 0.05 | 0.08 | | CLK_USB0 USB1 CLK_M4_USB1,<br>CLK_USB1 2.83 5.03 RITIMER CLK_M4_RITIMER 0.04 0.08 EMC CLK_M4_EMC,<br>CLK_M4_EMC_DIV 3.6 6.97 SCU CLK_M4_SCU 0.09 0.23 CREG CLK_M4_CREG 0.37 0.72 SGPIO CLK_PERIPH_SGPIO 0.1 0.17 | QEI | CLK_M4_QEI | 0.33 | 0.68 | | CLK_USB1 RITIMER CLK_M4_RITIMER 0.04 0.08 EMC CLK_M4_EMC, CLK_M4_EMC_DIV 3.6 6.97 SCU CLK_M4_SCU 0.09 0.23 CREG CLK_M4_CREG 0.37 0.72 SGPIO CLK_PERIPH_SGPIO 0.1 0.17 | USB0 | | 1.46 | 3.32 | | EMC CLK_M4_EMC, CLK_M4_EMC_DIV 3.6 6.97 SCU CLK_M4_SCU 0.09 0.23 CREG CLK_M4_CREG 0.37 0.72 SGPIO CLK_PERIPH_SGPIO 0.1 0.17 | USB1 | | 2.83 | 5.03 | | CLK_M4_EMC_DIV SCU CLK_M4_SCU 0.09 0.23 CREG CLK_M4_CREG 0.37 0.72 SGPIO CLK_PERIPH_SGPIO 0.1 0.17 | RITIMER | CLK_M4_RITIMER | 0.04 | 0.08 | | CREG CLK_M4_CREG 0.37 0.72 SGPIO CLK_PERIPH_SGPIO 0.1 0.17 | EMC | | 3.6 | 6.97 | | SGPIO CLK_PERIPH_SGPIO 0.1 0.17 | SCU | CLK_M4_SCU | 0.09 | 0.23 | | | CREG | CLK_M4_CREG | 0.37 | 0.72 | | SPI CLK_SPI 0.07 0.11 | SGPIO | CLK_PERIPH_SGPIO | 0.1 | 0.17 | | | SPI | CLK_SPI | 0.07 | 0.11 | ### 32-bit ARM Cortex-M4/M0 microcontroller Table 12. Peripheral power consumption 12-bit ADCHS | Peripheral | Branch clock | I <sub>DD(REG)(3V3)</sub> in mA | | | |--------------------|---------------------------|---------------------------------|------------------------------------|-----------------------------------------------------------------------------------| | | | Branch clock frequency = 39 MHz | Branch clock<br>frequency = 78 MHz | Conditions | | ADCHS (12-bit ADC) | CLK_ADCHS,<br>CLK_M4_ADCH | 1.1 | 2.3 | Peripheral power consumption; no ADC conversions | | ADCHS (12-bit ADC) | CLK_ADCHS,<br>CLK_M4_ADCH | 28.5 | 41.6 | Peripheral power consumption;<br>ADC converting samples at<br>CLK_ADCHS frequency | # 10.3 BOD and band gap static characteristics Table 13. BOD static characteristics[1] $T_{amb}$ = 25 °C; simulated values for nominal processing. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------|-------------------|-------------------|-----|------|-----|------| | $V_{th}$ | threshold voltage | interrupt level 0 | | | | | | | | assertion | - | 2.75 | - | V | | | | de-assertion | - | 2.92 | - | V | | | | interrupt level 1 | | | | | | | | assertion | - | 2.85 | - | V | | | | de-assertion | - | 3.00 | - | V | | | | interrupt level 2 | | | | | | | | assertion | - | 2.95 | - | V | | | | de-assertion | - | 3.12 | - | V | | | | interrupt level 3 | | | | | | | | assertion | - | 3.05 | - | V | | | | de-assertion | - | 3.19 | - | V | | | | reset level 0 | | | | | | | | assertion | - | 1.70 | - | V | | | | de-assertion | - | 1.85 | - | V | | | | reset level 1 | | | | | | | | assertion | - | 1.80 | - | V | | | | de-assertion | - | 1.95 | - | V | | | | reset level 2 | | | | | | | | assertion | - | 1.90 | - | V | | | | de-assertion | - | 2.05 | - | V | | | | reset level 3 | | | | | | | | assertion | - | 2.00 | - | V | | | | de-assertion | - | 2.15 | - | V | <sup>[1]</sup> Interrupt and reset levels are selected by writing to the BODLV1/2 bits in the control register CREGE0, see the LPC43xx user manual. ### 32-bit ARM Cortex-M4/M0 microcontroller Table 14. Band gap characteristics $V_{DDA(3V3)}$ over specified ranges; $T_{amb} = -40$ °C to +85 °C; unless otherwise specified | Symbol | Parameter | | Min | Тур | Max | Unit | |----------------------|----------------------------|-----|-------|--------|-------|------| | V <sub>ref(bg)</sub> | band gap reference voltage | [1] | 0.621 | 0.6425 | 0.664 | V | [1] Based on characterization, not tested in production. # 32-bit ARM Cortex-M4/M0 microcontroller # 10.4 Electrical pin characteristics Fig 17. Normal-drive pins; typical LOW level output current $I_{OL}$ versus LOW level output voltage $V_{OL}$ Fig 18. Normal-drive pins; typical HIGH level output voltage $V_{OH}$ versus HGH level output current $I_{OH}$ ### 32-bit ARM Cortex-M4/M0 microcontroller Conditions: $V_{DD(REG)(3V3)} = V_{DD(IO)} = 3.3 \text{ V}$ ; normal-drive; EHD = 0x0. Conditions: $V_{DD(REG)(3V3)} = V_{DD(IO)} = 3.3 \text{ V}$ ; medium-drive; EHD = 0x1. Conditions: $V_{DD(REG)(3V3)} = V_{DD(IO)} = 3.3 \text{ V}$ ; high-drive; EHD = 0x2. Conditions: $V_{DD(REG)(3V3)} = V_{DD(IO)} = 3.3 \text{ V}$ ; ultra high-drive; EHD = 0x3. Fig 19. High-drive pins; typical LOW level output current $I_{OL}$ versus LOW level output voltage $V_{OL}$ ### 32-bit ARM Cortex-M4/M0 microcontroller Conditions: $V_{DD(REG)(3V3)} = V_{DD(IO)} = 3.3 \text{ V}$ ; normal-drive; EHD = 0x0. Conditions: $V_{DD(REG)(3V3)} = V_{DD(IO)} = 3.3 \text{ V}$ ; high-drive; EHD = 0x2. $\label{eq:conditions: VDD(REG)(3V3) = VDD(IO) = 3.3 V;} \\ \text{medium-drive; EHD = 0x1.}$ Conditions: $V_{DD(REG)(3V3)} = V_{DD(IO)} = 3.3 \text{ V}$ ; ultra high-drive; EHD = 0x3. Fig 20. High-drive pins; typical HIGH level output voltage $V_{OH}$ versus HGH level output current $I_{OH}$ ### 32-bit ARM Cortex-M4/M0 microcontroller Conditions: $V_{DD(IO))}$ = 3.3 V. Simulated values. Values at T = 25 °C are typical values. Values at T = -40 °C correspond to minimum values. Fig 21. Typical pull-up current $I_{pu}$ versus input voltage $V_{I}$ Conditions: $V_{DD(IO))}$ = 3.3 V. Simulated values. Values at T = 25 °C are typical values. Values at T = -40 °C correspond to maximum values. Fig 22. Typical pull-down current $I_{pd}$ versus input voltage $V_{l}$ ### 32-bit ARM Cortex-M4/M0 microcontroller # 11. Dynamic characteristics # 11.1 Wake-up times Table 15. Dynamic characteristic: Wake-up from Deep-sleep, Power-down, and Deep power-down modes $T_{amb} = -40 \, ^{\circ}\text{C} \text{ to } +85 \, ^{\circ}\text{C}$ | Symbol | Parameter | Conditions | | Min | Typ[1] | Max | Unit | |-------------------|--------------|----------------------------------------|-----|------------------------------------------------------|-----------------------|-----|------| | t <sub>wake</sub> | wake-up time | from Sleep mode | [2] | $\begin{matrix} 3\times \\ T_{cy(clk)} \end{matrix}$ | $5\times T_{cy(clk)}$ | - | ns | | | | from Deep-sleep and<br>Power-down mode | | 12 | 51 | - | μS | | | | from Deep power-down mode | | - | 250 | - | μS | | | | after reset | | - | 250 | - | μS | <sup>[1]</sup> Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages. ### 11.2 External clock for oscillator in slave mode **Remark:** The input voltage on the XTAL1/2 pins must be $\leq$ 1.2 V (see <u>Table 10</u>). For connecting the oscillator to the XTAL pins, also see <u>Section 13.2</u> and <u>Section 13.4</u>. Table 16. Dynamic characteristic: external clock $T_{amb} = -40$ °C to +85 °C; $V_{DD(IO)}$ over specified ranges.[1] | Symbol | Parameter | Conditions | Min | Max | Unit | |----------------------|---------------------|------------|---------------------------------|---------------------------------|------| | f <sub>osc</sub> | oscillator frequenc | y | 1 | 25 | MHz | | T <sub>cy(clk)</sub> | clock cycle time | | 40 | 1000 | ns | | t <sub>CHCX</sub> | clock HIGH time | | $T_{\text{cy(clk)}} \times 0.4$ | $T_{\text{cy(clk)}} \times 0.6$ | ns | | t <sub>CLCX</sub> | clock LOW time | | $T_{\text{cy(clk)}}\times 0.4$ | $T_{\text{cy(clk)}} \times 0.6$ | ns | <sup>[1]</sup> Parameters are valid over operating temperature range unless otherwise specified. <sup>[2]</sup> $T_{cv(clk)} = 1/CCLK$ with CCLK = CPU clock frequency. #### 32-bit ARM Cortex-M4/M0 microcontroller # 11.3 Crystal oscillator Table 17. Dynamic characteristic: oscillator $T_{amb} = -40$ °C to +85 °C; $V_{DD(IO)}$ over specified ranges; 2.2 V $\leq V_{DD(REG)(3V3)} \leq 3.6$ V.[1] | unio | , DD(10) | , , | <i>'</i> | | DD(NEO)(3V3) | | | |-----------------------|--------------------|---------------------------------|----------|-----|--------------|-----|------| | Symbol | Parameter | Conditions | | Min | Typ[2] | Max | Unit | | Low-frequ | uency mode (1 MHz | - 20 MHz) <u><sup>[5]</sup></u> | | | | | | | t <sub>jit(per)</sub> | period jitter time | 5 MHz crystal | [3][4] | - | 13.2 | - | ps | | | | 10 MHz crystal | | - | 6.6 | - | ps | | | | 15 MHz crystal | | - | 4.8 | - | ps | | High-freq | uency mode (20 MH | z - 25 MHz)[6] | | | | | | | t <sub>jit(per)</sub> | period jitter time | 20 MHz crystal | [3][4] | - | 4.3 | - | ps | | | | 25 MHz crystal | | - | 3.7 | - | ps | <sup>[1]</sup> Parameters are valid over operating temperature range unless otherwise specified. - [3] Indicates RMS period jitter. - [4] PLL-induced jitter is not included. - [5] Select HF = 0 in the XTAL\_OSC\_CTRL register. - [6] Select HF = 1 in the XTAL\_OSC\_CTRL register. ## 11.4 IRC oscillator Table 18. Dynamic characteristic: IRC oscillator $T_{amb} = -40$ °C to +85 °C; 2.2 V $\leq V_{DD(REG)(3V3)} \leq 3.6$ V.[1] | Symbol | Parameter | Conditions | Min | Typ[2] | Max | Unit | |----------------------|----------------------------------|------------|-------|--------|-------|------| | $f_{\text{osc}(RC)}$ | internal RC oscillator frequency | - | 11.82 | 12.0 | 12.18 | MHz | <sup>[1]</sup> Parameters are valid over operating temperature range unless otherwise specified. ### 11.5 GPCLKIN Table 19. Dynamic characteristic: GPCLKIN $T_{amb} = 25 \text{ °C}; 2.4 \text{ V} \le V_{DD(REG)(3V3)} \le 3.6 \text{ V}$ | Symbol | Parameter | Min | Тур | Max | Unit | |----------|-----------------|-----|-----|-----|------| | GP_CLKIN | input frequency | - | - | 25 | MHz | # 11.6 I/O pins Table 20. Dynamic characteristic: I/O pins[1] $T_{amb} = -40 \, ^{\circ}\text{C} \text{ to } +85 \, ^{\circ}\text{C}; 2.7 \, \text{V} \le V_{DD(IO)} \, \le 3.6 \, \text{V}.$ | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |-------------------------------------------|-----------|-----------------------------------|--------|-----|-----|-----|------| | Standard I/O pins - normal drive strength | | | | | | | | | t <sub>r</sub> | rise time | pin configured as output; EHS = 1 | [2][3] | 1.0 | - | 2.5 | ns | | t <sub>f</sub> | fall time | pin configured as output; EHS = 1 | [2][3] | 0.9 | - | 2.5 | ns | | t <sub>r</sub> | rise time | pin configured as output; EHS = 0 | [2][3] | 1.9 | - | 4.3 | ns | LPC43S70 <sup>[2]</sup> Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages. <sup>[2]</sup> Typical ratings are not guaranteed. The values listed are at room temperature (25 $^{\circ}$ C), nominal supply voltages. # 32-bit ARM Cortex-M4/M0 microcontroller Table 20. Dynamic characteristic: I/O pins [1] $T_{amb} = -40$ °C to +85 °C; 2.7 V $\leq$ V<sub>DD(IO)</sub> $\leq$ 3.6 V. | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |----------------|----------------|-------------------------------------------------------------|------------|-----|-----|-----|------| | t <sub>f</sub> | fall time | pin configured as output; EHS = 0 | [2][3] | 1.9 | - | 4.0 | ns | | t <sub>r</sub> | rise time | pin configured as input | [4] | 0.3 | - | 1.3 | ns | | t <sub>f</sub> | fall time | pin configured as input | <u>[4]</u> | 0.2 | - | 1.2 | ns | | I/O pins | - high drive s | trength | | · | | | | | t <sub>r</sub> | rise time | pin configured as output; standard drive mode (EHD = 0x0) | [2][5] | 4.3 | - | 7.9 | ns | | t <sub>f</sub> | fall time | pin configured as output; standard drive mode (EHD = 0x0) | [2][5] | 4.7 | - | 8.7 | ns | | t <sub>r</sub> | rise time | pin configured as output; medium drive mode (EHD = 0x1) | [2][5] | 3.2 | - | 5.7 | ns | | t <sub>f</sub> | fall time | pin configured as output; medium drive mode (EHD = 0x1) | [2][5] | 3.2 | - | 5.5 | ns | | t <sub>r</sub> | rise time | pin configured as output; high drive mode (EHD = 0x2) | [2][5] | 2.9 | - | 4.9 | ns | | t <sub>f</sub> | fall time | pin configured as output; high drive mode (EHD = 0x2) | [2][5] | 2.5 | - | 3.9 | ns | | t <sub>r</sub> | rise time | pin configured as output; ultra-high drive mode (EHD = 0x3) | [2][5] | 2.8 | - | 4.7 | ns | | t <sub>f</sub> | fall time | pin configured as output; ultra-high drive mode (EHD = 0x3) | [2][5] | 2.4 | - | 3.4 | ns | | t <sub>r</sub> | rise time | pin configured as input | [4] | 0.3 | - | 1.3 | ns | | t <sub>f</sub> | fall time | pin configured as input | [4] | 0.2 | - | 1.2 | ns | | I/O pins | - high-speed | | | | | | | | t <sub>r</sub> | rise time | pin configured as output; EHS = 1 | [2][3] | 350 | - | 670 | ps | | t <sub>f</sub> | fall time | pin configured as output; EHS = 1 | [2][3] | 450 | - | 730 | ps | | t <sub>r</sub> | rise time | pin configured as output; EHS = 0 | [2][3] | 1.0 | - | 1.9 | ns | | t <sub>f</sub> | fall time | pin configured as output; EHS = 0 | [2][3] | 1.0 | - | 2.0 | ns | | t <sub>r</sub> | rise time | pin configured as input | <u>[4]</u> | 0.3 | - | 1.3 | ns | | t <sub>f</sub> | fall time | pin configured as input | <u>[4]</u> | 0.2 | - | 1.2 | ns | <sup>[1]</sup> Simulated data. <sup>[2]</sup> Simulated using 10 cm of 50 $\Omega$ PCB trace with 5 pF receiver input. Rise and fall times measured between 80 % and 20 % of the full output signal level. <sup>[3]</sup> The slew rate is configured in the system control block in the SFSP registers using the EHS bit. See the LPC43xx user manual. <sup>[4]</sup> $C_L = 20$ pF. Rise and fall times measured between 90 % and 10 % of the full input signal level. <sup>[5]</sup> The drive modes are configured in the system control block in the SFSP registers using the EHD bit. See the LPC43xx user manual. #### 32-bit ARM Cortex-M4/M0 microcontroller #### 11.7 RTC oscillator #### Table 21. Dynamic characteristic: RTC oscillator $T_{amb} = -40 \, ^{\circ}\text{C}$ to +85 $^{\circ}\text{C}$ ; 2.2 V $\leq$ V<sub>DD(REG)(3V3)</sub> $\leq$ 3.6 V or 2.2 V $\leq$ V<sub>BAT</sub> $\leq$ 3.6 V<sup>[1]</sup>; typical C<sub>RTCX1/2</sub> = 20 pF; also see Section 13.3. | Symbol | Parameter | Conditions | Min | Typ[2] | Max | Unit | |----------------------|---------------------|------------|-----|--------|-----|------| | $f_{i(RTC)}$ | RTC input frequency | - | - | 32.768 | - | kHz | | I <sub>DD(RTC)</sub> | RTC supply current | | | 280 | 800 | nA | <sup>[1]</sup> Parameters are valid over operating temperature range unless otherwise specified. #### 11.8 I<sup>2</sup>C-bus Table 22. Dynamic characteristic: I<sup>2</sup>C-bus pins $T_{amb} = -40 \, ^{\circ}\text{C} \text{ to } +85 \, ^{\circ}\text{C}; 2.2 \, \text{V} \leq V_{DD(REG)(3V3)} \leq 3.6 \, \text{V.}_{2}^{[1]}$ | Symbol | Parameter | | Conditions | Min | Max | Unit | |---------------------|------------------------------|--------------|-----------------------------|-----------------------|-----|------| | f <sub>SCL</sub> | SCL clock frequency | | Standard-mode | 0 | 100 | kHz | | | | | Fast-mode | 0 | 400 | kHz | | | | | Fast-mode Plus | 0 | 1 | MHz | | t <sub>f</sub> | fall time | [3][4][5][6] | of both SDA and SCL signals | - | 300 | ns | | | | | Standard-mode | | | | | | | | Fast-mode | $20 + 0.1 \times C_b$ | 300 | ns | | | | | Fast-mode Plus | - | 120 | ns | | $t_{LOW}$ | LOW period of the SCL clock | | Standard-mode | 4.7 | - | μS | | | | | Fast-mode | 1.3 | - | μS | | | | | Fast-mode Plus | 0.5 | - | μS | | t <sub>HIGH</sub> | HIGH period of the SCL clock | | Standard-mode | 4.0 | - | μS | | | | | Fast-mode | 0.6 | - | μS | | | | | Fast-mode Plus | 0.26 | - | μS | | t <sub>HD;DAT</sub> | data hold time | [2][3][7] | Standard-mode | 0 | - | μS | | | | | Fast-mode | 0 | - | μS | | | | | Fast-mode Plus | 0 | - | μS | | t <sub>SU;DAT</sub> | data set-up time | [8][9] | Standard-mode | 250 | - | ns | | | | | Fast-mode | 100 | - | ns | | | | | Fast-mode Plus | 50 | - | ns | <sup>[1]</sup> Parameters are valid over operating temperature range unless otherwise specified. See the I<sup>2</sup>C-bus specification *UM10204* for details. LPC43S70 <sup>[2]</sup> Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages. <sup>[2]</sup> tHD;DAT is the data hold time that is measured from the falling edge of SCL; applies to data in transmission and the acknowledge. <sup>[3]</sup> A device must internally provide a hold time of at least 300 ns for the SDA signal (with respect to the V<sub>IH</sub>(min) of the SCL signal) to bridge the undefined region of the falling edge of SCL. <sup>[4]</sup> C<sub>b</sub> = total capacitance of one bus line in pF. If mixed with Hs-mode devices, faster fall times are allowed. <sup>[5]</sup> The maximum t<sub>f</sub> for the SDA and SCL bus lines is specified at 300 ns. The maximum fall time for the SDA output stage t<sub>f</sub> is specified at 250 ns. This allows series protection resistors to be connected in between the SDA and the SCL pins and the SDA/SCL bus lines without exceeding the maximum specified t<sub>f</sub>. <sup>[6]</sup> In Fast-mode Plus, fall time is specified the same for both output stage and bus timing. If series resistors are used, designers should #### 32-bit ARM Cortex-M4/M0 microcontroller - allow for this when considering bus timing. - [7] The maximum t<sub>HD;DAT</sub> could be 3.45 μs and 0.9 μs for Standard-mode and Fast-mode but must be less than the maximum of t<sub>VD;DAT</sub> or t<sub>VD;ACK</sub> by a transition time. This maximum must only be met if the device does not stretch the LOW period (t<sub>LOW</sub>) of the SCL signal. If the clock stretches the SCL, the data must be valid by the set-up time before it releases the clock. - [8] tSU;DAT is the data set-up time that is measured with respect to the rising edge of SCL; applies to data in transmission and the acknowledge. - [9] A Fast-mode I<sup>2</sup>C-bus device can be used in a Standard-mode I<sup>2</sup>C-bus system but the requirement t<sub>SU;DAT</sub> = 250 ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line t<sub>r(max)</sub> + t<sub>SU;DAT</sub> = 1000 + 250 = 1250 ns (according to the Standard-mode I<sup>2</sup>C-bus specification) before the SCL line is released. Also the acknowledge timing must meet this set-up time. #### 11.9 I<sup>2</sup>S-bus interface #### Table 23. Dynamic characteristics: I<sup>2</sup>S-bus interface pins $T_{amb}$ = 25 °C; 2.2 V $\leq$ V<sub>DD(REG)(3V3)</sub> $\leq$ 3.6 V; 2.7 V $\leq$ V<sub>DD(10)</sub> $\leq$ 3.6 V; C<sub>L</sub> = 20 pF. Conditions and data refer to I2S0 and I2S1 pins. Simulated values. | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |--------------------|------------------------|-------------------------------------|------------|-----|------|-----|------| | common | to input and output | | | | | | | | t <sub>r</sub> | rise time | | | - | 4 | - | ns | | t <sub>f</sub> | fall time | | | - | 4 | - | ns | | t <sub>WH</sub> | pulse width HIGH | on pins I2Sx_TX_SCK and I2Sx_RX_SCK | | 36 | - | - | ns | | t <sub>WL</sub> | pulse width LOW | on pins I2Sx_TX_SCK and I2Sx_RX_SCK | | 36 | - | - | ns | | output | | | | | | | | | $t_{v(Q)}$ | data output valid time | on pin I2Sx_TX_SDA | <u>[1]</u> | - | 4.4 | - | ns | | | | on pin I2Sx_TX_WS | | - | 4.3 | - | ns | | input | | | | | | | | | t <sub>su(D)</sub> | data input set-up time | on pin I2Sx_RX_SDA | <u>[1]</u> | - | 0 | - | ns | | | | on pin I2Sx_RX_WS | | | 0.20 | | ns | | t <sub>h(D)</sub> | data input hold time | on pin I2Sx_RX_SDA | [1] | - | 3.7 | - | ns | | | | on pin I2Sx_RX_WS | | - | 3.9 | - | ns | #### 32-bit ARM Cortex-M4/M0 microcontroller [1] Clock to the I<sup>2</sup>S-bus interface BASE\_APB1\_CLK = 150 MHz; peripheral clock to the I<sup>2</sup>S-bus interface PCLK = BASE\_APB1\_CLK / 12. I<sup>2</sup>S clock cycle time T<sub>cy(clk)</sub> = 79.2 ns; corresponds to the SCK signal in the I<sup>2</sup>S-bus specification. ## 11.10 USART interface ## Table 24. USART dynamic characteristics $T_{amb} = -40$ °C to 85 °C; 2.2 V $\leq$ V<sub>DD(REG)(3V3)</sub> $\leq$ 3.6 V; 2.7 V $\leq$ V<sub>DD(IO)</sub> $\leq$ 3.6 V; C<sub>L</sub> = 20 pF. EHS = 1 for all pins. Simulated values. | Symbol | Parameter | Min | Max | Unit | | | | | |------------------------------------|------------------------|------|-----|------|--|--|--|--| | USART master (in synchronous mode) | | | | | | | | | | t <sub>su(D)</sub> | data input set-up time | 26.6 | - | ns | | | | | | $t_{h(D)}$ | data input hold time | 0 | - | ns | | | | | | $t_{V(Q)}$ | data output valid time | 0 | 8.8 | ns | | | | | #### 32-bit ARM Cortex-M4/M0 microcontroller Table 24. USART dynamic characteristics $T_{amb} = -40$ °C to 85 °C; 2.2 V $\leq$ V<sub>DD(REG)(3V3)</sub> $\leq$ 3.6 V; 2.7 V $\leq$ V<sub>DD(IO)</sub> $\leq$ 3.6 V; C<sub>L</sub> = 20 pF. EHS = 1 for all pins. Simulated values. | Symbol | Parameter | Min | Max | Unit | | | | | | |-----------------------------------|------------------------|-----|-----|------|--|--|--|--|--| | USART slave (in synchronous mode) | | | | | | | | | | | t <sub>su(D)</sub> | data input set-up time | 1.2 | - | ns | | | | | | | t <sub>h(D)</sub> | data input hold time | 0.4 | - | ns | | | | | | | $t_{v(Q)}$ | data output valid time | 5.5 | 24 | ns | | | | | | ## 32-bit ARM Cortex-M4/M0 microcontroller ## 11.11 SSP interface ## Table 25. Dynamic characteristics: SSP pins in SPI mode $T_{amb} = -40 \,\,^{\circ}\!\!\text{C}$ to +85 $\,^{\circ}\!\!\text{C}$ ; 2.2 V $\leq$ V<sub>DD(REG)(3V3)</sub> $\leq$ 3.6 V; 2.7 V $\leq$ V<sub>DD(IO)</sub> $\leq$ 3.6 V; C<sub>L</sub> = 20 pF. Sampled at 10 % and 90 % of the signal level; EHS = 1 for all pins. Simulated values. | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |----------------------|-----------------------------------------------------|-------------------------------------------------------------|-----|--------------------------------|------------------------------|--------------------------------|------| | SSP mas | ter | | | | | | | | T <sub>cy(clk)</sub> | clock cycle time | full-duplex mode | [1] | $1/(25.5 \times 10^6)$ | - | - | S | | | | when only transmitting | | 1/(51 × 10 <sup>6</sup> ) | - | - | S | | t <sub>DS</sub> | data set-up time | in SPI mode | | 13.6 | - | - | ns | | t <sub>DH</sub> | data hold time | in SPI mode | | -3.8 | - | - | ns | | $t_{V(Q)}$ | data output valid time | in SPI mode | | - | - | 6.0 | ns | | t <sub>h(Q)</sub> | data output hold time | in SPI mode | | -1.1 | - | - | ns | | t <sub>lead</sub> | lead time | continuous transfer mode<br>SPI mode; CPOL = 0;<br>CPHA = 0 | | T <sub>cy(clk)</sub> + 3.2 | - T <sub>cy(clk)</sub> + 6.1 | ns | | | | SPI mode; CPOL = 0; $0.5 \times T_{cy(c)}$ CPHA = 1 | $0.5 \times T_{cy(clk)} + 3.2$ | - | $0.5 \times T_{cy(clk)} + 6.1$ | ns | | | | | | SPI mode; CPOL = 1;<br>CPHA = 0 | | $T_{cy(clk)} + 3.2$ | - | T <sub>cy(clk)</sub> + 6.1 | ns | | | | SPI mode; CPOL = 1;<br>CPHA = 1 | | $0.5 \times T_{cy(clk)} + 3.2$ | - | $0.5 \times T_{cy(clk)} + 6.1$ | ns | | | | synchronous serial frame mode | | $0.5 \times T_{cy(clk)} + 3.2$ | - | $0.5 \times T_{cy(clk)} + 6.1$ | ns | | | | microwire frame format | | $T_{cy(clk)} + 3.2$ | - | $T_{cy(clk)} + 6.1$ | ns | | t <sub>lag</sub> | lag time | continuous transfer mode<br>SPI mode; CPOL = 0;<br>CPHA = 0 | | $0.5 \times T_{cy(clk)}$ | - | - | ns | | | | SPI mode; CPOL = 0;<br>CPHA = 1 | | T <sub>cy(clk)</sub> | - | - | ns | | | | SPI mode; CPOL = 1;<br>CPHA = 0 | | $0.5 \times T_{cy(clk)}$ | - | - | ns | | | | SPI mode; CPOL = 1;<br>CPHA = 1 | | T <sub>cy(clk)</sub> | - | - | ns | | | | synchronous serial frame mode | | T <sub>cy(clk)</sub> | - | - | ns | | | | microwire frame format | | $0.5 \times T_{cy(clk)}$ | - | - | ns | ## 32-bit ARM Cortex-M4/M0 microcontroller Table 25. Dynamic characteristics: SSP pins in SPI mode $T_{amb} = -40 \, ^{\circ}\!\! \text{C}$ to +85 $^{\circ}\!\! \text{C}$ ; 2.2 V $\leq$ V<sub>DD(REG)(3V3)</sub> $\leq$ 3.6 V; 2.7 V $\leq$ V<sub>DD(1O)</sub> $\leq$ 3.6 V; C<sub>L</sub> = 20 pF. Sampled at 10 % and 90 % of the signal level; EHS = 1 for all pins. Simulated values. | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |----------------------|----------------------------|-------------------------------------------------------------|-----|--------------------------------|--------------------------|--------------------|------| | t <sub>d</sub> | delay time | continuous transfer mode<br>SPI mode; CPOL = 0;<br>CPHA = 0 | | - | $0.5 \times T_{cy(clk)}$ | - | ns | | | | SPI mode; CPOL = 0;<br>CPHA = 1 | | - | n/a | - | ns | | | | SPI mode; CPOL = 1;<br>CPHA = 0 | | - | $0.5 \times T_{cy(clk)}$ | - | ns | | | | SPI mode; CPOL = 1;<br>CPHA = 1 | | - | n/a | - | ns | | | | synchronous serial frame mode | | - | T <sub>cy(clk)</sub> | - | ns | | | | microwire frame format | | - | n/a | - | ns | | SSP slav | e | | · | | | | | | PCLK | Peripheral clock frequency | | | - | - | 204 | MHz | | T <sub>cy(clk)</sub> | clock cycle time | | [2] | 1/(11 × 10 <sup>6</sup> ) | - | - | S | | t <sub>DS</sub> | data set-up time | in SPI mode | | 1.15 | - | - | ns | | t <sub>DH</sub> | data hold time | in SPI mode | | 0.5 | - | - | ns | | $t_{V(Q)}$ | data output valid time | in SPI mode | | - | - | [4 × (1/PCLK)] + 3 | ns | | t <sub>h(Q)</sub> | data output hold time | in SPI mode | | 5.1 | - | - | ns | | t <sub>lead</sub> | lead time | continuous transfer mode<br>SPI mode; CPOL = 0;<br>CPHA = 0 | | T <sub>cy(clk)</sub> + 2.2 | - | - | ns | | | | SPI mode; CPOL = 0;<br>CPHA = 1 | | $0.5 \times T_{cy(clk)} + 2.2$ | - | - | ns | | | | SPI mode; CPOL = 1;<br>CPHA = 0 | | T <sub>cy(clk)</sub> + 2.2 | - | - | ns | | | | SPI mode; CPOL = 1;<br>CPHA = 1 | | $0.5 \times T_{cy(clk)} + 2.2$ | - | - | ns | | | | synchronous serial frame mode | | $0.5 \times T_{cy(clk)} + 2.2$ | - | - | ns | | | | microwire frame format | | $T_{cy(clk)} + 2.2$ | - | - | ns | ## 32-bit ARM Cortex-M4/M0 microcontroller Table 25. Dynamic characteristics: SSP pins in SPI mode $T_{amb} = -40 \, ^{\circ}\!\! \text{C}$ to +85 $^{\circ}\!\! \text{C}$ ; 2.2 V $\leq$ V<sub>DD(REG)(3V3)</sub> $\leq$ 3.6 V; 2.7 V $\leq$ V<sub>DD(1O)</sub> $\leq$ 3.6 V; C<sub>L</sub> = 20 pF. Sampled at 10 % and 90 % of the signal level; EHS = 1 for all pins. Simulated values. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------|---------------------------------|-------------------------------------------------|--------------------------|--------------------------|-----|------| | t <sub>lag</sub> | lag time | continuous transfer mode<br>SPI mode; CPOL = 0; | $0.5T_{cy(clk)} + 0.2$ | - | - | ns | | | | CPHA = 0 | | | | | | | | SPI mode; CPOL = 0;<br>CPHA = 1 | $T_{cy(clk)} + 0.2$ | - | - | ns | | | SPI mode; CPOL = 1;<br>CPHA = 0 | $0.5 \times T_{cy(clk)} + 0.2$ | - | - | ns | | | | SPI mode; CPOL = 1;<br>CPHA = 1 | $T_{cy(clk)} + 0.2$ | - | - | ns | | | | | synchronous serial frame mode | $T_{cy(clk)} + 0.2$ | - | - | ns | | | | microwire frame format | $0.5 \times T_{cy(clk)}$ | - | - | ns | | t <sub>d</sub> | delay time | continuous transfer mode | - | $0.5 \times T_{cy(clk)}$ | - | ns | | | | SPI mode; CPOL = 0;<br>CPHA = 0 | | | | | | | | SPI mode; CPOL = 0;<br>CPHA = 1 | - | n/a | - | ns | | | | SPI mode; CPOL = 1;<br>CPHA = 0 | - | $0.5 \times T_{cy(clk)}$ | - | ns | | | | SPI mode; CPOL = 1;<br>CPHA = 1 | - | n/a | - | ns | | | | synchronous serial frame mode | - | T <sub>cy(clk)</sub> | - | ns | | | | microwire frame format | - | n/a | - | ns | <sup>[1]</sup> $T_{cy(clk)} = (SSPCLKDIV \times (1 + SCR) \times CPSDVSR) / f_{main}$ . The clock cycle time derived from the SPI bit rate $T_{cy(clk)}$ is a function of the main clock frequency $f_{main}$ , the SSP peripheral clock divider (SSPCLKDIV), the SSP SCR parameter (specified in the SSP0CR0 register), and the SSP CPSDVSR parameter (specified in the SSP clock prescale register). <sup>[2]</sup> $T_{cy(clk)} \ge 12 \times T_{cy(PCLK)}$ . ## 32-bit ARM Cortex-M4/M0 microcontroller # 11.12 SPI interface Table 26. Dynamic characteristics: SPI $T_{amb} = -40 \, ^{\circ}\text{C} \text{ to } +85 \, ^{\circ}\text{C}; 2.2 \, \text{V} \leq V_{DD(REG)(3V3)} \leq 3.6 \, \text{V}; 2.7 \, \text{V} \leq V_{DD(IO)} \leq 3.6 \, \text{V}.$ Simulated values. | | | ' '' ' | | 1 / | | | | |-------------------|------------------------|------------|------------|--------------------------------|-----|---------------------------------|------| | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | | $T_{cy(PCLK)}$ | PCLK cycle time | | | 5 | | | ns | | $T_{cy(clk)}$ | clock cycle time | | <u>[1]</u> | 40 | - | - | ns | | Master | | | | | | | | | $t_{DS}$ | data set-up time | | | 7.2 | - | - | ns | | $t_{DH}$ | data hold time | | | 0 | - | - | ns | | $t_{v(Q)}$ | data output valid time | | | - | - | 3.7 | ns | | t <sub>h(Q)</sub> | data output hold time | | | - | - | 1.2 | ns | | Slave | | | | | | | | | $t_{DS}$ | data set-up time | | | 1.2 | - | - | ns | | $t_{DH}$ | data hold time | | | $3 \times T_{cy(PCLK)} + 0.54$ | - | - | ns | | $t_{V(Q)}$ | data output valid time | | | - | - | 3 x T <sub>cy(PCLK)</sub> + 9.7 | ns | | t <sub>h(Q)</sub> | data output hold time | | | - | - | 2 x T <sub>cy(PCLK)</sub> + 7.1 | ns | | | | | | | | | | <sup>[1]</sup> $T_{cy(clk)} = 8/BASE\_SPI\_CLK$ . $Tcy(PCLK) = 1/BASE\_SPI\_CLK$ . ## 32-bit ARM Cortex-M4/M0 microcontroller # 11.13 SSP/SPI timing diagrams #### 32-bit ARM Cortex-M4/M0 microcontroller #### 32-bit ARM Cortex-M4/M0 microcontroller # 11.14 SPIFI Table 27. Dynamic characteristics: SPIFI $T_{amb} = -40 \, ^{\circ}\!\text{C}$ to 85 $^{\circ}\!\text{C}$ ; 2.2 V $\leq$ V<sub>DD(REG)(3V3)</sub> $\leq$ 3.6 V; 2.7 V $\leq$ V<sub>DD(IO)</sub> $\leq$ 3.6 V. C<sub>L</sub> = 20 pF. Sampled at 90 % and 10 % of the signal level. EHS = 1 for all pins. Simulated values. | Symbol | Parameter | Min | Max | Unit | |----------------------|------------------------|-----|-----|------| | T <sub>cy(clk)</sub> | clock cycle time | 9.6 | - | ns | | t <sub>DS</sub> | data set-up time | 2.8 | - | ns | | t <sub>DH</sub> | data hold time | 0 | - | ns | | t <sub>v(Q)</sub> | data output valid time | - | 2.6 | ns | | t <sub>h(Q)</sub> | data output hold time | 0.8 | - | ns | ## 11.15 SGPIO timing The following considerations apply to SGPIO timing: - SGPIO input signals are synchronized by the internal clock SGPIO\_CLOCK. To guarantee that no samples are missed, all input signals should have a duration of at least one SGPIO\_CLOCK cycle plus the set-up and hold times. - When an external clock input is used to generate output data, synchronization causes a latency of at least one SGPIO\_CLOCK cycle. The maximum output data rate is one output every two SGPIO\_CLOCK cycles. - Synchronization also causes a latency of one SGPIO\_CLOCK cycle when sampling several inputs. This may cause inputs with very similar timings to be sampled with a difference of one SGPIO\_CLOCK cycle. ## 32-bit ARM Cortex-M4/M0 microcontroller Table 28. Dynamic characteristics: SGPIO $T_{amb} = -40~^{\circ}\text{C} \text{ to } +85~^{\circ}\text{C}; 2.2~\text{V} \leq \text{V}_{DD(REG)(3V3)} \leq 3.6~\text{V}; 2.7~\text{V} \leq \text{V}_{DD(IO)} \leq 3.6~\text{V}. \text{ Simulated values.}$ | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |-------------------|------------------------|---------------------------|------------|------------------------|-----|------------------------|------| | $t_{su(D)}$ | data input set-up time | | | 2 | - | - | ns | | $t_{h(D)}$ | data input hold time | | <u>[1]</u> | T <sub>SGPIO</sub> + 2 | - | - | ns | | $t_{su(D)}$ | data input set-up time | sampled by<br>SGPIO_CLOCK | <u>[1]</u> | T <sub>SGPIO</sub> + 2 | - | - | ns | | t <sub>h(D)</sub> | data input hold time | sampled by<br>SGPIO_CLOCK | [1] | T <sub>SGPIO</sub> + 2 | - | - | ns | | $t_{v(Q)}$ | data output valid time | | [1] | - | - | 2 x T <sub>SGPIO</sub> | ns | | t <sub>h(Q)</sub> | data output hold time | | [1] | T <sub>SGPIO</sub> | - | | ns | | $t_{v(Q)}$ | data output valid time | sampled by<br>SGPIO_CLOCK | [1] | -3 | - | 3 | ns | | $t_{h(Q)}$ | data output hold time | sampled by<br>SGPIO_CLOCK | <u>[1]</u> | -3 | - | 3 | ns | [1] SGPIO\_CLOCK is the internally generated SGPIO clock. $T_{SGPIO} = 1/f_{SGPIO\_CLOCK}$ . #### 32-bit ARM Cortex-M4/M0 microcontroller # 11.16 External memory interface ## Table 29. Dynamic characteristics: Static asynchronous external memory interface $C_L = 22$ pF for EMC\_Dn $C_L = 20$ pF for all others; $T_{amb} = -40$ °C to 85 °C; 2.2 V $\leq$ V<sub>DD(REG)(3V3)</sub> $\leq$ 3.6 V; 2.7 V $\leq$ V<sub>DD(IO)</sub> $\leq$ 3.6 V; values guaranteed by design. Timing parameters are given for single memory access cycles. In a normal read operation, the EMC changes the address while CS is asserted which results in multiple memory accesses. | Symbol | Parameter <sup>[1]</sup> | Conditions | | Min | Тур | Max | Uni<br>t | |----------------------|----------------------------------------------------------------|--------------------------|------------|-----------------------------------------------------------------------------------------|-----|-----------------------------------------------------------------------------------------------------------------|------------| | Read cyc | le parameters | | | | | | | | t <sub>CSLAV</sub> | CS LOW to address valid time | | | -3.1 | - | 1.6 | ns | | tcsloel | CS LOW to OE LOW time | | [2] | $\begin{array}{l} -0.6 + T_{cy(clk)} \times \\ WAITOEN \end{array}$ | - | $1.3 + T_{cy(clk)} \times \\WAITOEN$ | ns | | t <sub>CSLBLSL</sub> | $\overline{\text{CS}}$ LOW to $\overline{\text{BLS}}$ LOW time | PB = 1 | | -0.7 | - | 1.8 | ns | | t <sub>OELOEH</sub> | OE LOW to OE HIGH time | | [2] | $ \begin{array}{l} -0.6 + (WAITRD - \\ WAITOEN + 1) \times \\ T_{cy(clk)} \end{array} $ | - | $ \begin{array}{l} -0.4 + \\ (\text{WAITRD} - \\ \text{WAITOEN} + 1) \times \\ T_{\text{cy(clk)}} \end{array} $ | ns | | t <sub>am</sub> | memory access time | | | - | - | $-16 + (WAITRD - WAITOEN +1) \times T_{cy(clk)}$ | ns | | t <sub>h(D)</sub> | data input hold time | | | -16 | - | - | ns | | t <sub>CSHBLSH</sub> | CS HIGH to BLS HIGH time | PB = 1 | | -0.4 | - | 1.9 | ns | | t <sub>CSHOEH</sub> | CS HIGH to OE HIGH time | | | -0.4 | - | 1.4 | ns | | t <sub>OEHANV</sub> | OE HIGH to address invalid | PB = 1 | | -2.0 | - | 2.6 | ns | | t <sub>CSHEOR</sub> | CS HIGH to end of read time | | [3] | -2.0 | - | 0 | ns | | t <sub>CSLSOR</sub> | CS LOW to start of read time | | <u>[4]</u> | 0 | - | 1.8 | ns | | Write cyc | le parameters | | | | | | | | t <sub>CSLAV</sub> | CS LOW to address valid time | | | -3.1 | - | 1.6 | ns | | t <sub>CSLDV</sub> | CS LOW to data valid time | | | -3.1 | - | 1.5 | ns | | t <sub>CSLWEL</sub> | CS LOW to WE LOW time | PB = 1 | | -1.5+ | - | 0.2+ | ns | | | | | | $\begin{array}{l} \text{(WAITWEN + 1)} \times \\ \text{T}_{\text{cy(clk)}} \end{array}$ | | (WAITWEN + 1) $\times T_{cy(clk)}$ | | | t <sub>CSLBLSL</sub> | CS LOW to BLS LOW time | PB = 1 | | -0.7 | - | 1.8 | ns | | t <sub>WELWEH</sub> | WE LOW to WE HIGH time | PB = 1 | [2] | $ \begin{array}{l} -0.6 + (WAITWR - \\ WAITWEN + 1) \times \\ T_{cy(clk)} \end{array} $ | - | $-0.4 + (WAITWR - WAITWEN + 1) \times T_{cy(clk)}$ | ns | | t <sub>WEHDNV</sub> | WE HIGH to data invalid time | PB = 1 | [2] | $-0.9 + T_{cy(clk)}$ | - | $2.3 + T_{cy(clk)}$ | ns | | t <sub>WEHEOW</sub> | WE HIGH to end of write time | PB = 1 | [2]<br>[5] | $-0.4 + T_{cy(clk)}$ | - | $-0.3 + T_{cy(clk)}$ | ns | | t <sub>CSLBLSL</sub> | CS LOW to BLS LOW | PB = 0 | | -0.7+ | - | 1.8+ | ns | | | | | | $\begin{array}{l} \text{(WAITWEN + 1)} \times \\ \text{T}_{\text{cy(clk)}} \end{array}$ | | (WAITWEN + 1) $\times T_{cy(clk)}$ | | | LPC43S70 | | All information provided | in this c | document is subject to legal disclaimers. | | © NXP B.V. 2016. All rights | s reserved | #### 32-bit ARM Cortex-M4/M0 microcontroller **Table 29. Dynamic characteristics: Static asynchronous external memory interface** ...continued $C_L = 22 \text{ pF}$ for EMC\_Dn $C_L = 20 \text{ pF}$ for all others; $T_{amb} = -40 \text{ °C}$ to 85 °C; $2.2 \text{ V} \leq V_{DD(REG)(3V3)} \leq 3.6 \text{ V}$ ; $2.7 \text{ V} \leq V_{DD(IO)} \leq 3.6 \text{ V}$ ; values guaranteed by design. Timing parameters are given for single memory access cycles. In a normal read operation, the EMC changes the address while CS is asserted which results in multiple memory accesses. | Symbol | Parameter <sup>[1]</sup> | Conditions | | Min | Тур | Max | Uni<br>t | |-----------------------|---------------------------------|------------|------------|-----------------------------------------------------------------|-----|------------------------------------------------------------------------------------------------------------------------|----------| | <sup>t</sup> BLSLBLSH | BLS LOW to BLS HIGH time | PB = 0 | [2] | $-0.9$ + (WAITWR $-$ WAITWEN + 1) $\times$ T <sub>cy(clk)</sub> | - | $ \begin{array}{l} -0.1 + \\ \text{(WAITWR} - \\ \text{WAITWEN + 1)} \times \\ \text{T}_{\text{cy(clk)}} \end{array} $ | ns | | t <sub>BLSHEOW</sub> | BLS HIGH to end of write time | PB = 0 | [2]<br>[5] | $-1.9 + T_{cy(clk)}$ | - | $-0.5 + T_{cy(clk)}$ | ns | | t <sub>BLSHDNV</sub> | BLS HIGH to data invalid time | PB = 0 | [2] | $-2.5 + T_{cy(clk)}$ | - | $1.4 + T_{cy(clk)}$ | ns | | t <sub>CSHEOW</sub> | CS HIGH to end of write time | | <u>[5]</u> | -2.0 | - | 0 | ns | | t <sub>BLSHDNV</sub> | BLS HIGH to data invalid time | PB = 1 | | -2.5 | - | 1.4 | ns | | t <sub>WEHANV</sub> | WE HIGH to address invalid time | PB = 1 | | $-0.9 + T_{cy(clk)}$ | - | $2.4 + T_{cy(clk)}$ | ns | - [1] Parameters specified for 40 % of $V_{DD(IO)}$ for rising edges and 60 % of $V_{DD(IO)}$ for falling edges. - [2] $T_{cy(clk)} = 1/CCLK$ (see LPC43xx User manual). - [3] End Of Read (EOR): longest of t<sub>CSHOEH</sub>, t<sub>OEHANV</sub>, t<sub>CSHBLSH</sub>. - [4] Start Of Read (SOR): longest of $t_{CSLAV}$ , $t_{CSLOEL}$ , $t_{CSLBLSL}$ . - [5] End Of Write (EOW): earliest of address not valid or EMC\_BLSn HIGH. ## 32-bit ARM Cortex-M4/M0 microcontroller LPC43S70 **NXP Semiconductors** #### 32-bit ARM Cortex-M4/M0 microcontroller Table 30. Dynamic characteristics: Dynamic external memory interface Simulated data over temperature and process range; $C_L = 10 \text{ pF}$ for $\overline{EMC\_DYCSn}$ , $\overline{EMC\_RAS}$ , $\overline{EMC\_CAS}$ , $\overline{EMC\_WE}$ , $EMC\_An$ ; $C_L = 9 \text{ pF}$ for $EMC\_Dn$ ; $C_L = 5 \text{ pF}$ for $EMC\_DQMOUTn$ , $EMC\_CLKn$ , $EMC\_CKEOUTn$ ; $C_{ABD} = -40 \text{ C}$ to 85 °C; C$ | Symbol | Parameter | Min | Тур | Max | Unit | |-------------------------|----------------------------------------|--------------------------------|--------------------------------|--------------------------------|------| | T <sub>cy(clk)</sub> | clock cycle time | 8.4 | - | - | ns | | Common to | read and write cycles | | | | | | t <sub>d(DYCSV)</sub> | DYCS delay time | - | $3.1 + 0.5 \times T_{cy(clk)}$ | $5.1 + 0.5 \times T_{cy(clk)}$ | ns | | t <sub>h(DYCS)</sub> | DYCS hold time | $0.3 + 0.5 \times T_{cy(clk)}$ | $0.9 + 0.5 \times T_{cy(clk)}$ | - | ns | | t <sub>d(RASV)</sub> | row address strobe valid delay time | - | $3.1 + 0.5 \times T_{cy(clk)}$ | $4.9 + 0.5 \times T_{cy(clk)}$ | ns | | t <sub>h(RAS)</sub> | row address strobe hold time | $0.5 + 0.5 \times T_{cy(clk)}$ | $1.1 + 0.5 \times T_{cy(clk)}$ | - | ns | | t <sub>d(CASV)</sub> | column address strobe valid delay time | - | $2.9 + 0.5 \times T_{cy(clk)}$ | $4.6 + 0.5 \times T_{cy(clk)}$ | ns | | t <sub>h(CAS)</sub> | column address strobe hold time | $0.3 + 0.5 \times T_{cy(clk)}$ | $0.9 + 0.5 \times T_{cy(clk)}$ | - | ns | | t <sub>d(WEV)</sub> | WE valid delay time | - | $3.2 + 0.5 \times T_{cy(clk)}$ | $5.9 + 0.5 \times T_{cy(clk)}$ | ns | | t <sub>h(WE)</sub> | WE hold time | $1.3 + 0.5 \times T_{cy(clk)}$ | $1.4 + 0.5 \times T_{cy(clk)}$ | - | ns | | $t_{d(DQMOUTV)}$ | DQMOUT valid delay time | - | $3.1 + 0.5 \times T_{cy(clk)}$ | $5.0 + 0.5 \times T_{cy(clk)}$ | ns | | t <sub>h(DQMOUT)</sub> | DQMOUT hold time | $0.2 + 0.5 \times T_{cy(clk)}$ | $0.8 + 0.5 \times T_{cy(clk)}$ | - | ns | | t <sub>d(AV)</sub> | address valid delay time | - | $3.8 + 0.5 \times T_{cy(clk)}$ | $6.3 + 0.5 \times T_{cy(clk)}$ | ns | | t <sub>h(A)</sub> | address hold time | $0.3 + 0.5 \times T_{cy(clk)}$ | $0.9 + 0.5 \times T_{cy(clk)}$ | - | ns | | t <sub>d(CKEOUTV)</sub> | CKEOUT valid delay time | - | $3.1 + 0.5 \times T_{cy(clk)}$ | $5.1 + 0.5 \times T_{cy(clk)}$ | ns | | t <sub>h(CKEOUT)</sub> | CKEOUT hold time | $0.5 \times T_{cy(clk)}$ | $0.7 + 0.5 \times T_{cy(clk)}$ | - | ns | | Read cycle | parameters | | | | | | t <sub>su(D)</sub> | data input set-up time | -1.5 | -0.5 | - | ns | | t <sub>h(D)</sub> | data input hold time | 2.2 | 0.8 | - | ns | | Write cycle | parameters | | | | | | $t_{d(QV)}$ | data output valid delay time | - | $3.8 + 0.5 \times T_{cy(clk)}$ | $6.2 + 0.5 \times T_{cy(clk)}$ | ns | | t <sub>h(Q)</sub> | data output hold time | $0.5 \times T_{cy(clk)}$ | $0.7 + 0.5 \times T_{cy(clk)}$ | - | ns | Table 31. Dynamic characteristics: Dynamic external memory interface; EMC\_CLK[3:0] delay values $T_{amb} = -40 \, ^{\circ}\text{C} \text{ to } 85 \, ^{\circ}\text{C}; \ V_{DD(IO)} = 3.3 \, \text{V} \pm 10 \, \%; \ 2.2 \, \text{V} \le V_{DD(REG)(3V3)} \le 3.6 \, \text{V}.$ | anno | , | DD(10) | DD(NEO)(3V3) | | | | | |----------------|------------|--------------------|--------------|-----|-----|------|--| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | | t <sub>d</sub> | delay time | delay value [1] | | | | | | | | | $CLKn_DELAY = 0$ | 0.0 | 0.0 | 0.0 | ns | | | | | CLKn_DELAY = 1 [1] | 0.4 | 0.5 | 0.8 | ns | | | | | CLKn_DELAY = 2 [1] | 0.7 | 1.0 | 1.7 | ns | | | | | CLKn_DELAY = 3 [1] | 1.1 | 1.6 | 2.5 | ns | | | | | CLKn_DELAY = 4 [1] | 1.4 | 2.0 | 3.3 | ns | | | | | CLKn_DELAY = 5 [1] | 1.7 | 2.6 | 4.1 | ns | | | | | CLKn_DELAY = 6 [1] | 2.1 | 3.1 | 4.9 | ns | | | | | CLKn_DELAY = 7 [1] | 2.5 | 3.6 | 5.8 | ns | | Program the EMC CLKn delay values in the EMCDELAYCLK register (see the LPC43xx User manual). The delay values must be the same for all SDRAM clocks EMC\_CLKn: CLK0\_DELAY = CLK1\_DELAY = CLK2\_DELAY = CLK3\_DELAY. #### 32-bit ARM Cortex-M4/M0 microcontroller Fig 34. SDRAM timing ## 32-bit ARM Cortex-M4/M0 microcontroller ## 11.17 USB interface Table 32. Dynamic characteristics: USB0 and USB1 pins (full-speed) $C_L = 50 \ pF; \ R_{pu} = 1.5 \ k\Omega \ on \ D+ \ to \ V_{DD(IO)}; \ 3.0 \ V \le V_{DD(IO)} \le 3.6 \ V.$ | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------|-------------------------------------------------------------|-----------------------------------------|-----------|-----|--------|------| | t <sub>r</sub> | rise time | 10 % to 90 % | 4 | - | 20 | ns | | t <sub>f</sub> | fall time | 10 % to 90 % | 4 | - | 20 | ns | | t <sub>FRFM</sub> | differential rise and fall time matching | t <sub>r</sub> / t <sub>f</sub> | 90 | - | 111.11 | % | | V <sub>CRS</sub> | output signal crossover voltage | | 1.3 | - | 2.0 | V | | t <sub>FEOPT</sub> | source SE0 interval of EOP | see Figure 35 | 160 | - | 175 | ns | | t <sub>FDEOP</sub> | source jitter for differential transition to SE0 transition | see Figure 35 | -2 | - | +5 | ns | | t <sub>JR1</sub> | receiver jitter to next transition | | -18.5 | - | +18.5 | ns | | t <sub>JR2</sub> | receiver jitter for paired transitions | 10 % to 90 % | <b>-9</b> | - | +9 | ns | | t <sub>EOPR1</sub> | EOP width at receiver | must reject as<br>EOP; see<br>Figure 35 | [1] 40 | - | - | ns | | t <sub>EOPR2</sub> | EOP width at receiver | must accept as EOP; see Figure 35 | [1] 82 | - | - | ns | [1] Characterized but not implemented as production test. Guaranteed by design. ## 32-bit ARM Cortex-M4/M0 microcontroller Table 33. Static characteristics: USB0 PHY pins[1] | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------|-------------------------------|--------------------------------|-------|-----|-----|------| | High-spe | ed mode | | | | | | | P <sub>cons</sub> | power consumption | | [2] _ | 68 | - | mW | | I <sub>DDA(3V3)</sub> | analog supply current (3.3 V) | on pin USB0_VDDA3V3_DRIVER; | [3] | | | | | | | total supply current | - | 18 | - | mA | | | | during transmit | - | 31 | - | mΑ | | | | during receive | - | 14 | - | mΑ | | | | with driver tri-stated | - | 14 | - | mΑ | | $I_{DDD}$ | digital supply current | | - | 7 | - | mΑ | | Full-spee | ed/low-speed mode | | | | | | | P <sub>cons</sub> | power consumption | | [2] _ | 15 | - | mW | | I <sub>DDA(3V3)</sub> | analog supply current (3.3 V) | on pin USB0_VDDA3V3_DRIVER; | | | | | | | | total supply current | - | 3.5 | - | mΑ | | | | during transmit | - | 5 | - | mΑ | | | | during receive | - | 3 | - | mΑ | | | | with driver tri-stated | - | 3 | - | mΑ | | $I_{DDD}$ | digital supply current | | - | 3 | - | mΑ | | Suspend | mode | | | | | | | I <sub>DDA(3V3)</sub> | analog supply current (3.3 V) | | - | 24 | - | μΑ | | | | with driver tri-stated | - | 24 | - | μΑ | | | | with OTG functionality enabled | - | 3 | - | mΑ | | I <sub>DDD</sub> | digital supply current | | - | 30 | - | μΑ | | VBUS de | tector outputs | | | | | | | $V_{th}$ | threshold voltage | for VBUS valid | 4.4 | - | - | V | | | | for session end | 0.2 | - | 8.0 | V | | | | for A valid | 0.8 | - | 2 | V | | | | for B valid | 2 | - | 4 | V | | V <sub>hys</sub> | hysteresis voltage | for session end | - | 150 | 10 | mV | | | | A valid | - | 200 | 10 | mV | | | | B valid | - | 200 | 10 | mV | <sup>[1]</sup> Characterized but not implemented as production test. ## 11.18 Ethernet **Remark:** The timing characteristics of the ENET\_MDC and ENET\_MDIO signals comply with the *IEEE standard 802.3*. <sup>[2]</sup> Total average power consumption. <sup>[3]</sup> The driver is active only 20 % of the time. ## 32-bit ARM Cortex-M4/M0 microcontroller Table 34. Dynamic characteristics: Ethernet $T_{amb} = -40 \, ^{\circ}\text{C} \text{ to } 85 \, ^{\circ}\text{C}; \ 2.2 \, \text{V} \le V_{DD(REG)(3V3)} \le 3.6 \, \text{V}; \ 2.7 \, \text{V} \le V_{DD(IO)} \le 3.6 \, \text{V}. \ \text{Values guaranteed by design.}$ | Symbol | Parameter | Conditions | | Min | Max | Unit | |-----------------------|------------------|--------------------------------------------------------------|---------------|-----|-----|------| | RMII mo | de | | | | | | | f <sub>clk</sub> | clock frequency | for ENET_RX_CLK | <u>[1]</u> | - | 50 | MHz | | $\delta_{\text{clk}}$ | clock duty cycle | | <u>[1]</u> | 50 | 50 | % | | t <sub>su</sub> | set-up time | for ENET_TXDn, ENET_TX_EN, ENET_RXDn, ENET_RX_ER, ENET_RX_DV | [1][2] | 4 | - | ns | | t <sub>h</sub> | hold time | for ENET_TXDn, ENET_TX_EN, ENET_RXDn, ENET_RX_ER, ENET_RX_DV | [1][2] | 2 | - | ns | | MII mod | е | | | | | | | f <sub>clk</sub> | clock frequency | for ENET_TX_CLK | <u>[1]</u> | - | 25 | MHz | | $\delta_{\text{clk}}$ | clock duty cycle | | <u>[1]</u> | 50 | 50 | % | | t <sub>su</sub> | set-up time | for ENET_TXDn, ENET_TX_EN, ENET_TX_ER | [1][2] | 4 | - | ns | | t <sub>h</sub> | hold time | for ENET_TXDn, ENET_TX_EN, ENET_TX_ER | <u>[1][2]</u> | 2 | - | ns | | f <sub>clk</sub> | clock frequency | for ENET_RX_CLK | <u>[1]</u> | - | 25 | MHz | | $\delta_{\text{clk}}$ | clock duty cycle | | [1] | 50 | 50 | % | | t <sub>su</sub> | set-up time | for ENET_RXDn, ENET_RX_ER, ENET_RX_DV | [1][2] | 4 | - | ns | | t <sub>h</sub> | hold time | for ENET_RXDn, ENET_RX_ER, ENET_RX_DV | [1][2] | 2 | - | ns | <sup>[1]</sup> Output drivers can drive a load ≥ 25 pF accommodating over 12 inch of PCB trace and the input capacitance of the receiving device. <sup>[2]</sup> Timing values are given from the point at which the clock signal waveform crosses 1.4 V to the valid input or output level. #### 32-bit ARM Cortex-M4/M0 microcontroller ## 11.19 SD/MMC #### Table 35. Dynamic characteristics: SD/MMC $T_{amb} = -40$ °C to 85 °C, 2.2 V $\leq$ V<sub>DD(REG)(3V3)</sub> $\leq$ 3.6 V; 2.7 V $\leq$ V<sub>DD(IO)</sub> $\leq$ 3.6 V, C<sub>L</sub> = 20 pF. SAMPLE\_DELAY = 0x9, DRV\_DELAY = 0xD in the SDDELAY register sampled at 90 % and 10 % of the signal level, EHS = 1 for SD\_CLK pin, EHS = 1 for SD\_DATn and SD\_CMD pins. Simulated values. | Symbol | Parameter | Conditions | Min | Max | Unit | |--------------------|-------------------------|-----------------------------------|-----|------|------| | f <sub>clk</sub> | clock frequency | on pin SD_CLK; data transfer mode | | 52 | MHz | | t <sub>su(D)</sub> | data input set-up time | on pins SD_DATn as inputs | 3.9 | - | ns | | | | on pins SD_CMD as inputs | 5.2 | - | ns | | t <sub>h(D)</sub> | data input hold time | on pins SD_DATn as inputs | 0.4 | - | ns | | | | on pins SD_CMD as inputs | 0 | | ns | | t <sub>d(QV)</sub> | data output valid delay | on pins SD_DATn as outputs | - | 15.3 | ns | | | time | on pins SD_CMD as outputs | - | 16 | ns | | t <sub>h(Q)</sub> | data output hold time | on pins SD_DATn as outputs | 4 | - | ns | | | | on pins SD_CMD as outputs | 4 | - | ns | #### 11.20 LCD ## Table 36. Dynamic characteristics: LCD $T_{amb}$ = 25 °C; 2.2 V $\leq$ V<sub>DD(REG)(3V3)</sub> $\leq$ 3.6 V; 2.7 V $\leq$ V<sub>DD(IO)</sub> $\leq$ 3.6 V; C<sub>L</sub> = 20 pF. Simulated values. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------------|------------------------------|-----------------|-----|-----|-----|------| | $f_{\text{clk}}$ | clock frequency | on pin LCD_DCLK | - | 50 | - | MHz | | $t_{\text{d}(\text{QV})}$ | data output valid delay time | | | - | 17 | ns | | $t_{h(Q)}$ | data output hold time | | 8.5 | - | | ns | #### 32-bit ARM Cortex-M4/M0 microcontroller # 12. ADC/DAC electrical characteristics Table 37. 12-bit ADC characteristics $V_{DDA(3V3)}$ over specified ranges; $T_{amb} = -40$ °C to +85 °C; unless otherwise specified. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------|---------------------------------------|-----------------------------------------------------------|-----------------|------|------|------------| | $V_{DC}$ | DC input common mode level | | 0.1 | 0.5 | 0.9 | V | | C <sub>in</sub> | input capacitance | single ended | - | 4.5 | - | pF | | R <sub>i</sub> | input resistance | single ended; per selected positive or negative input pin | - | 5 | - | kΩ | | V <sub>i(range)</sub> | input voltage range | differential, peak-to-peak | 0.72 | 8.0 | 0.88 | V | | $f_{c(ADC)}$ | ADC conversion frequency | 12-bit resolution | - | - | 80 | MSamples/s | | f <sub>c(ADC)</sub> = | 10 Msamples/s; f <sub>in</sub> = 1 Mi | Hz; bias current bits CRS[3:0] = | 0000[1] | | | | | INL | integral non-linearity | | - | ±1.1 | - | LSB | | DNL | differential non-linearity | | - | ±0.7 | - | LSB | | ENOB | effective number of bits | | - | 10.4 | - | - | | SNR | signal-to-noise ratio | | - | 64.0 | - | dB | | THD | total harmonic distortion | | - | -73 | - | dB | | SFDR | spurious free dynamic range | | - | 80 | - | dB | | HD2 | second harmonic distortion | | - | -84 | - | dB | | HD3 | third harmonic distortion | | - | -75 | - | dB | | $f_{c(ADC)} =$ | 60 Msamples/s; f <sub>in</sub> = 1 Mi | Hz; bias current bits CRS[3:0] = | 0011 <u>[1]</u> | | | | | INL | integral non-linearity | | - | ±1.2 | - | LSB | | DNL | differential non-linearity | | - | ±0.7 | - | LSB | | ENOB | effective number of bits | | - | 10.1 | - | - | | SNR | signal-to-noise ratio | | - | 63 | - | dB | | THD | total harmonic distortion | | - | -72 | - | dB | | SFDR | spurious free dynamic range | | - | 75 | - | dB | | HD2 | second harmonic distortion | | - | -79 | - | dB | | HD3 | third harmonic distortion | | - | -75 | - | dB | | | | | | | | | <sup>[1]</sup> f<sub>in</sub> = signal input frequency. The bias current is programmable. Higher bias current allows for a higher ADC conversion frequency at higher power consumption. #### 32-bit ARM Cortex-M4/M0 microcontroller Table 38. 10-bit ADC characteristics $V_{DDA(3V3)}$ over specified ranges; $T_{amb} = -40$ °C to +85 °C; unless otherwise specified. | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |-----------------------|-------------------------------------|-----------------------------------------------------------------------------------|------------|-----|-------|--------------------------------------------------------------------------|------------| | $V_{IA}$ | analog input voltage | | | 0 | - | $V_{\text{DDA(3V3)}}$ | V | | C <sub>ia</sub> | analog input capacitance | | | - | - | 2 | pF | | E <sub>D</sub> | differential linearity error | $2.7~\textrm{V} \leq \textrm{V}_{\textrm{DDA}(3\textrm{V3})} \leq 3.6~\textrm{V}$ | [1][2] | - | ±0.8 | - | LSB | | | | $2.2 \text{ V} \le \text{V}_{\text{DDA(3V3)}} < 2.7 \text{ V}$ | | - | ±1.0 | - | LSB | | E <sub>L(adj)</sub> | integral non-linearity | $2.7 \text{ V} \le V_{DDA(3V3)} \le 3.6 \text{ V}$ | [3] | - | ±0.8 | - | LSB | | | | $2.2 \text{ V} \le \text{V}_{\text{DDA(3V3)}} < 2.7 \text{ V}$ | | - | ±1.5 | - | LSB | | Eo | offset error | $2.7 \text{ V} \le V_{DDA(3V3)} \le 3.6 \text{ V}$ | <u>[4]</u> | - | ±0.15 | - | LSB | | | | $2.2 \text{ V} \le \text{V}_{\text{DDA(3V3)}} < 2.7 \text{ V}$ | | - | ±0.15 | - | LSB | | E <sub>G</sub> | gain error | $2.7 \text{ V} \le V_{DDA(3V3)} \le 3.6 \text{ V}$ | <u>[5]</u> | - | ±0.3 | - | % | | | | $2.2 \text{ V} \le \text{V}_{\text{DDA(3V3)}} < 2.7 \text{ V}$ | | - | ±0.35 | - | % | | E <sub>T</sub> | absolute error | $2.7 \text{ V} \le V_{DDA(3V3)} \le 3.6 \text{ V}$ | [6] | - | ±3 | - | LSB | | | | $2.7 \text{ V} \le \text{V}_{\text{DDA(3V3)}} \le 3.6 \text{ V}$ | | - | ±4 | - | LSB | | R <sub>vsi</sub> | voltage source interface resistance | see Figure 39 | | - | - | $\begin{array}{c} 1/(7\times f_{clk(ADC)} \\ \times C_{ia}) \end{array}$ | kΩ | | R <sub>i</sub> | input resistance | | [7][8] | - | - | 1.2 | ΜΩ | | f <sub>clk(ADC)</sub> | ADC clock frequency | | | - | - | 4.5 | MHz | | f <sub>c(ADC)</sub> | ADC conversion frequency | 10-bit resolution; 11 clock cycles | | - | - | 400 | kSamples/s | | | | 2-bit resolution; 3 clock cycles | | | | 1.5 | MSamples/s | <sup>[1]</sup> The ADC is monotonic, there are no missing codes. <sup>[2]</sup> The differential linearity error (E<sub>D</sub>) is the difference between the actual step width and the ideal step width. See Figure 38. <sup>[3]</sup> The integral non-linearity (E<sub>L(adj)</sub>) is the peak difference between the center of the steps of the actual and the ideal transfer curve after appropriate adjustment of gain and offset errors. See Figure 38. <sup>[4]</sup> The offset error (E<sub>O</sub>) is the absolute difference between the straight line which fits the actual curve and the straight line which fits the ideal curve. See Figure 38. <sup>[5]</sup> The gain error (E<sub>G</sub>) is the relative difference in percent between the straight line fitting the actual transfer curve after removing offset error, and the straight line which fits the ideal transfer curve. See Figure 38. <sup>[6]</sup> The absolute error (E<sub>T</sub>) is the maximum difference between the center of the steps of the actual transfer curve of the non-calibrated ADC and the ideal transfer curve. See <u>Figure 38</u>. <sup>[7]</sup> $T_{amb} = 25$ °C; maximum sampling frequency $f_s = 4.5$ MHz and analog input capacitance $C_{ia} = 2$ pF. <sup>[8]</sup> Input resistance $R_i$ depends on the sampling frequency fs: $R_i$ = 2 k $\Omega$ + 1 / (f<sub>s</sub> × C<sub>ia</sub>). #### 32-bit ARM Cortex-M4/M0 microcontroller - (1) Example of an actual transfer curve. - (2) The ideal transfer curve. - (3) Differential linearity error (E<sub>D</sub>). - (4) Integral non-linearity $(E_{L(adj)})$ . - (5) Center of a step of the actual transfer curve. - (6) $V_{DDA}$ refers to $V_{DDA(3V3)}$ on pin VDDA and $V_{SSA}$ to analog ground on pin VSSA. Fig 38. 10-bit ADC characteristics #### 32-bit ARM Cortex-M4/M0 microcontroller Table 39. DAC characteristics $V_{DDA(3V3)}$ over specified ranges; $T_{amb} = -40$ °C to +85 °C; unless otherwise specified | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------|------------------------------|----------------------------------------------------|--------------|------|-----|------| | E <sub>D</sub> | differential linearity error | $2.7 \text{ V} \le V_{DDA(3V3)} \le 3.6 \text{ V}$ | <u>[1]</u> - | ±0.8 | - | LSB | | | | $2.2 \text{ V} \le V_{DDA(3V3)} < 2.7 \text{ V}$ | - | ±1.0 | - | LSB | | E <sub>L(adj)</sub> | integral non-linearity | code = 0 to 975 | <u>[1]</u> _ | ±1.0 | - | LSB | | | | $2.7~V \leq V_{DDA(3V3)} \leq 3.6~V$ | | | | | | | | $2.2 \text{ V} \le V_{DDA(3V3)} < 2.7 \text{ V}$ | - | ±1.5 | - | LSB | | Eo | offset error | $2.7 \text{ V} \le V_{DDA(3V3)} \le 3.6 \text{ V}$ | <u>[1]</u> - | ±0.8 | - | LSB | | | | $2.2 \text{ V} \le V_{DDA(3V3)} < 2.7 \text{ V}$ | - | ±1.0 | - | LSB | | E <sub>G</sub> | gain error | $2.7 \text{ V} \le V_{DDA(3V3)} \le 3.6 \text{ V}$ | <u>[1]</u> - | ±0.3 | - | % | | | | $2.2 \text{ V} \le V_{DDA(3V3)} < 2.7 \text{ V}$ | - | ±1.0 | - | % | | $C_L$ | load capacitance | | - | - | 200 | pF | | $R_L$ | load resistance | | 1 | - | - | kΩ | | ts | settling time | | <u>[1]</u> | 0.4 | | μS | <sup>[1]</sup> In the DAC CR register, bit BIAS = 0 (see the LPC43xx user manual). <sup>[2]</sup> Settling time is calculated within 1/2 LSB of the final value. ## 32-bit ARM Cortex-M4/M0 microcontroller # 13. Application information # 13.1 LCD panel signal usage Table 40. LCD panel connections for STN single panel mode | External pin | 4-bit mono STI | N single panel | 8-bit mono STN : | single panel | Color STN single | panel | |-------------------|------------------|------------------|------------------|------------------|------------------|------------------| | | LPC43xx pin used | LCD function | LPC43xx pin used | LCD function | LPC43xx pin used | LCD function | | LCD_VD[23:8] | - | - | - | - | - | - | | LCD_VD7 | - | - | P8_4 | UD[7] | P8_4 | UD[7] | | LCD_VD6 | - | - | P8_5 | UD[6] | P8_5 | UD[6] | | LCD_VD5 | - | - | P8_6 | UD[5] | P8_6 | UD[5] | | LCD_VD4 | - | - | P8_7 | UD[4] | P8_7 | UD[4] | | LCD_VD3 | P4_2 | UD[3] | P4_2 | UD[3] | P4_2 | UD[3] | | LCD_VD2 | P4_3 | UD[2] | P4_3 | UD[2] | P4_3 | UD[2] | | LCD_VD1 | P4_4 | UD[1] | P4_4 | UD[1] | P4_4 | UD[1] | | LCD_VD0 | P4_1 | UD[0] | P4_1 | UD[0] | P4_1 | UD[0] | | LCD_LP | P7_6 | LCDLP | P7_6 | LCDLP | P7_6 | LCDLP | | LCD_ENAB/<br>LCDM | P4_6 | LCDENAB/<br>LCDM | P4_6 | LCDENAB/<br>LCDM | P4_6 | LCDENAB/<br>LCDM | | LCD_FP | P4_5 | LCDFP | P4_5 | LCDFP | P4_5 | LCDFP | | LCD_DCLK | P4_7 | LCDDCLK | P4_7 | LCDDCLK | P4_7 | LCDDCLK | | LCD_LE | P7_0 | LCDLE | P7_0 | LCDLE | P7_0 | LCDLE | | LCD_PWR | P7_7 | CDPWR | P7_7 | LCDPWR | P7_7 | LCDPWR | | GP_CLKIN | PF_4 | LCDCLKIN | PF_4 | LCDCLKIN | PF_4 | LCDCLKIN | Table 41. LCD panel connections for STN dual panel mode | External pin | 4-bit mono STN dual panel | | 8-bit mono STN dual panel | | Color STN dual panel | | |---------------|---------------------------|--------------|---------------------------|--------------|----------------------|--------------| | | LPC43xx pin used | LCD function | LPC43xx pin used | LCD function | LPC43xx pin used | LCD function | | LCD_VD[23:16] | - | - | - | - | - | - | | LCD_VD15 | - | - | PB_4 | LD[7] | PB_4 | LD[7] | | LCD_VD14 | - | - | PB_5 | LD[6] | PB_5 | LD[6] | | LCD_VD13 | - | - | PB_6 | LD[5] | PB_6 | LD[5] | | LCD_VD12 | - | - | P8_3 | LD[4] | P8_3 | LD[4] | | LCD_VD11 | P4_9 | LD[3] | P4_9 | LD[3] | P4_9 | LD[3] | | LCD_VD10 | P4_10 | LD[2] | P4_10 | LD[2] | P4_10 | LD[2] | | LCD_VD9 | P4_8 | LD[1] | P4_8 | LD[1] | P4_8 | LD[1] | | LCD_VD8 | P7_5 | LD[0] | P7_5 | LD[0] | P7_5 | LD[0] | | LCD_VD7 | - | - | | UD[7] | P8_4 | UD[7] | | LCD_VD6 | - | - | P8_5 | UD[6] | P8_5 | UD[6] | | LCD_VD5 | - | - | P8_6 | UD[5] | P8_6 | UD[5] | | LCD_VD4 | - | - | P8_7 | UD[4] | P8_7 | UD[4] | | LCD_VD3 | P4_2 | UD[3] | P4_2 | UD[3] | P4_2 | UD[3] | LPC43S70 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2016. All rights reserved. ## 32-bit ARM Cortex-M4/M0 microcontroller Table 41. LCD panel connections for STN dual panel mode | External pin | 4-bit mono STI | N dual panel | 8-bit mono STN o | dual panel | Color STN dual panel | | |-------------------|------------------|------------------|------------------|------------------|----------------------|------------------| | | LPC43xx pin used | LCD function | LPC43xx pin used | LCD function | LPC43xx pin used | LCD function | | LCD_VD2 | P4_3 | UD[2] | P4_3 | UD[2] | P4_3 | UD[2] | | LCD_VD1 | P4_4 | UD[1] | P4_4 | UD[1] | P4_4 | UD[1] | | LCD_VD0 | P4_1 | UD[0] | P4_1 | UD[0] | P4_1 | UD[0] | | LCD_LP | P7_6 | LCDLP | P7_6 | LCDLP | P7_6 | LCDLP | | LCD_ENAB/<br>LCDM | P4_6 | LCDENAB/<br>LCDM | P4_6 | LCDENAB/<br>LCDM | P4_6 | LCDENAB/<br>LCDM | | LCD_FP | P4_5 | LCDFP | P4_5 | LCDFP | P4_5 | LCDFP | | LCD_DCLK | P4_7 | LCDDCLK | P4_7 | LCDDCLK | P4_7 | LCDDCLK | | LCD_LE | P7_0 | LCDLE | P7_0 | LCDLE | P7_0 | LCDLE | | LCD_PWR | P7_7 | LCDPWR | P7_7 | LCDPWR | P7_7 | LCDPWR | | GP_CLKIN | PF_4 | LCDCLKIN | PF_4 | LCDCLKIN | PF_4 | LCDCLKIN | Table 42. LCD panel connections for TFT panels | External pin | TFT 12 bit (4:4:4 mode) | | TFT 16 bit (5:6:5 mode) | | TFT 16 bit (1:5:5:5 mode) | | TFT 24 bit | | |--------------|-------------------------|--------------|-------------------------|-----------------|---------------------------|-----------------|---------------------|--------------| | | LPC43xx<br>pin used | LCD function | LPC43xx<br>pin used | LCD<br>function | LPC43xx pin used | LCD<br>function | LPC43xx<br>pin used | LCD function | | LCD_VD23 | PB_0 | BLUE3 | PB_0 | BLUE4 | PB_0 | BLUE4 | PB_0 | BLUE7 | | LCD_VD22 | PB_1 | BLUE2 | PB_1 | BLUE3 | PB_1 | BLUE3 | PB_1 | BLUE6 | | LCD_VD21 | PB_2 | BLUE1 | PB_2 | BLUE2 | PB_2 | BLUE2 | PB_2 | BLUE5 | | LCD_VD20 | PB_3 | BLUE0 | PB_3 | BLUE1 | PB_3 | BLUE1 | PB_3 | BLUE4 | | LCD_VD19 | - | - | P7_1 | BLUE0 | P7_1 | BLUE0 | P7_1 | BLUE3 | | LCD_VD18 | - | - | - | - | P7_2 | intensity | P7_2 | BLUE2 | | LCD_VD17 | - | - | - | - | - | - | P7_3 | BLUE1 | | LCD_VD16 | - | - | - | - | - | - | P7_4 | BLUE0 | | LCD_VD15 | PB_4 | GREEN3 | PB_4 | GREEN5 | PB_4 | GREEN4 | PB_4 | GREEN7 | | LCD_VD14 | PB_5 | GREEN2 | PB_5 | GREEN4 | PB_5 | GREEN3 | PB_5 | GREEN6 | | LCD_VD13 | PB_6 | GREEN1 | PB_6 | GREEN3 | PB_6 | GREEN2 | PB_6 | GREEN5 | | LCD_VD12 | P8_3 | GREEN0 | P8_3 | GREEN2 | P8_3 | GREEN1 | P8_3 | GREEN4 | | LCD_VD11 | - | - | P4_9 | GREEN1 | P4_9 | GREEN0 | P4_9 | GREEN3 | | LCD_VD10 | - | - | P4_10 | GREEN0 | P4_10 | intensity | P4_10 | GREEN2 | | LCD_VD9 | - | - | - | - | - | - | P4_8 | GREEN1 | | LCD_VD8 | - | - | - | - | - | - | P7_5 | GREEN0 | | LCD_VD7 | P8_4 | RED3 | P8_4 | RED4 | P8_4 | RED4 | P8_4 | RED7 | | LCD_VD6 | P8_5 | RED2 | P8_5 | RED3 | P8_5 | RED3 | P8_5 | RED6 | | LCD_VD5 | P8_6 | RED1 | P8_6 | RED2 | P8_6 | RED2 | P8_6 | RED5 | | LCD_VD4 | P8_7 | RED0 | P8_7 | RED1 | P8_7 | RED1 | P8_7 | RED4 | | LCD_VD3 | - | - | P4_2 | RED0 | P4_2 | RED0 | P4_2 | RED3 | | LCD_VD2 | - | - | - | - | P4_3 | intensity | P4_3 | RED2 | | LCD_VD1 | - | - | - | - | - | - | P4_4 | RED1 | #### 32-bit ARM Cortex-M4/M0 microcontroller | Table 42. L | .CD panel | connections | for TF1 | 「panels | |-------------|-----------|-------------|---------|---------| |-------------|-----------|-------------|---------|---------| | External pin | TFT 12 bit (4:4:4<br>mode) | | TFT 16 bit (5:6:5 mode) | | TFT 16 bit (1:5:5:5 mode) | | TFT 24 bit | | |-------------------|----------------------------|------------------|-------------------------|------------------|---------------------------|------------------|---------------------|------------------| | | LPC43xx pin used | LCD function | LPC43xx<br>pin used | LCD<br>function | LPC43xx pin used | LCD<br>function | LPC43xx<br>pin used | LCD<br>function | | LCD_VD0 | - | - | - | - | - | - | P4_1 | RED0 | | LCD_LP | P7_6 | LCDLP | P7_6 | LCDLP | P7_6 | LCDLP | P7_6 | LCDLP | | LCD_ENAB<br>/LCDM | P4_6 | LCDENAB/<br>LCDM | P4_6 | LCDENAB/<br>LCDM | P4_6 | LCDENAB/<br>LCDM | P4_6 | LCDENAB/<br>LCDM | | LCD_FP | P4_5 | LCDFP | P4_5 | LCDFP | P4_5 | LCDFP | P4_5 | LCDFP | | LCD_DCLK | P4_7 | LCDDCLK | P4_7 | LCDDCLK | P4_7 | LCDDCLK | P4_7 | LCDDCLK | | LCD_LE | P7_0 | LCDLE | P7_0 | LCDLE | P7_0 | LCDLE | P7_0 | LCDLE | | LCD_PWR | P7_7 | LCDPWR | P7_7 | LCDPWR | P7_7 | LCDPWR | P7_7 | LCDPWR | | GP_CLKIN | PF_4 | LCDCLKIN | PF_4 | LCDCLKIN | PF_4 | LCDCLKIN | PF_4 | LCDCLKIN | ## 13.2 Crystal oscillator The crystal oscillator is controlled by the XTAL\_OSC\_CTRL register in the CGU (see LPC43xx user manual). The crystal oscillator operates at frequencies of 1 MHz to 25 MHz. This frequency can be boosted to a higher frequency, up to the maximum CPU operating frequency, by the PLL. The oscillator can operate in one of two modes: slave mode and oscillation mode. - In slave mode the input clock signal should be coupled by means of a capacitor of 100 pF (C<sub>C</sub> in <u>Figure 40</u>), with an amplitude of at least 200 mV (rms). The XTAL2 pin in this configuration can be left unconnected. - External components and models used in oscillation mode are shown in <u>Figure 41</u>, and in <u>Table 43</u> and <u>Table 44</u>. Since the feedback resistance is integrated on chip, only a crystal and the capacitances Cx1 and Cx2 need to be connected externally in case of fundamental mode oscillation (the fundamental frequency is represented by L, CL and Rs). Capacitance C<sub>P</sub> in <u>Figure 41</u> represents the parallel package capacitance and should not be larger than 7 pF. Parameters Fc, CL, Rs and CP are supplied by the crystal manufacturer. Table 43. Recommended values for $C_{X1/X2}$ in oscillation mode (crystal and external components parameters) low frequency mode | Fundamental oscillation frequency | Maximum crystal series resistance R <sub>S</sub> | External load capacitors C <sub>X1</sub> , C <sub>X2</sub> | |-----------------------------------|--------------------------------------------------|------------------------------------------------------------| | 2 MHz | < 200 Ω | 33 pF, 33 pF | | | < 200 Ω | 39 pF, 39 pF | | | < 200 Ω | 56 pF, 56 pF | | 4 MHz | < 200 Ω | 18 pF, 18 pF | | | < 200 Ω | 39 pF, 39 pF | | | < 200 Ω | 56 pF, 56 pF | | 8 MHz | < 200 Ω | 18 pF, 18 pF | | | < 200 Ω | 39 pF, 39 pF | ## 32-bit ARM Cortex-M4/M0 microcontroller Table 43. Recommended values for $C_{X1/X2}$ in oscillation mode (crystal and external components parameters) low frequency mode | Fundamental oscillation frequency | Maximum crystal series resistance R <sub>S</sub> | External load capacitors $C_{\chi_1}, C_{\chi_2}$ | |-----------------------------------|--------------------------------------------------|---------------------------------------------------| | 12 MHz | < 160 Ω | 18 pF, 18 pF | | | < 160 Ω | 39 pF, 39 pF | | 16 MHz | < 120 Ω | 18 pF, 18 pF | | | < 80 Ω | 33 pF, 33 pF | | 20 MHz | <100 Ω | 18 pF, 18 pF | | | < 80 Ω | 33 pF, 33 pF | Table 44. Recommended values for $C_{X1/X2}$ in oscillation mode (crystal and external components parameters) high frequency mode | Fundamental oscillation frequency | Maximum crystal series resistance R <sub>S</sub> | External load capacitors $C_{X1}$ , $C_{x2}$ | |-----------------------------------|--------------------------------------------------|----------------------------------------------| | 15 MHz | < 80 Ω | 18 pF, 18 pF | | 20 MHz | < 80 Ω | 39 pF, 39 pF | | | < 100 Ω | 47 pF, 47 pF | LPC43S70 #### 32-bit ARM Cortex-M4/M0 microcontroller #### 13.3 RTC oscillator In the RTC oscillator circuit, only the crystal (XTAL) and the capacitances $C_{RTCX1}$ and $C_{RTCX2}$ need to be connected externally. Typical capacitance values for $C_{RTCX1}$ and $C_{RTCX2}$ are $C_{RTCX1/2} = 20$ (typical) $\pm 4$ pF. An external clock can be connected to RTCX1 if RTCX2 is left open. The recommended amplitude of the clock signal is $V_{i(RMS)} = 100 \text{ mV}$ to 200 mV with a coupling capacitance of 5 pF to 10 pF. $V_{i(RMS)}$ must be lower than 450 mV. See <u>Figure 40</u> for a similar slave-mode set-up that uses the crystal oscillator. ## 13.4 XTAL and RTCX Printed Circuit Board (PCB) layout guidelines Connect the crystal on the PCB as close as possible to the oscillator input and output pins of the chip. Take care that the load capacitors $C_{x1}$ , $C_{x2}$ , and $C_{x3}$ in case of third overtone crystal usage have a common ground plane. Also connect the external components to the ground plain. To keep the noise coupled in via the PCB as small as possible, make loops and parasitics as small as possible. Choose smaller values of $C_{x1}$ and $C_{x2}$ if parasitics increase in the PCB layout. ## 13.5 Standard I/O pin configuration Figure 43 shows the possible pin modes for standard I/O pins with analog input function: - Digital output driver enabled/disabled - Digital input: Pull-up enabled/disabled - Digital input: Pull-down enabled/disabled - Digital input: Repeater mode enabled/disabled - · Digital input: Input buffer enabled/disabled - Analog input The default configuration for standard I/O pins is input with pull-up enabled. The weak MOS devices provide a drive capability equivalent to pull-up and pull-down resistors. #### 32-bit ARM Cortex-M4/M0 microcontroller # 13.6 Reset pin configuration # 13.7 Suggested USB interface solutions The USB device can be connected to the USB as self-powered device (see <u>Figure 45</u>) or bus-powered device (see <u>Figure 46</u>). #### 32-bit ARM Cortex-M4/M0 microcontroller On the LPC43S70, USBn\_VBUS pins are 5 V tolerant only when VDDIO is applied and at operating voltage level. Therefore, if the USBn\_VBUS function is connected to the USB connector and the device is self-powered, the USBn\_VBUS pins must be protected for situations when VDDIO = 0 V. If VDDIO is always at operating level while VBUS = 5 V, the USBn\_VBUS pin can be connected directly to the VBUS pin on the USB connector. For systems where VDDIO can be 0 V and VBUS is directly applied to the USBn\_VBUS pins, precautions must be taken to reduce the voltage to below 3.6 V, which is the maximum allowable voltage on the USBn\_VBUS pins in this case. One method is to use a voltage divider to connect the USBn\_VBUS pins to VBUS on the USB connector. The voltage divider ratio should be such that the USB\_VBUS pin will be greater than 0.7VDDIO to indicate a logic HIGH while below the 3.6 V allowable maximum voltage. For the following operating conditions $VBUS_{max} = 5.25 V$ VDDIO = 3.6 V, the voltage divider should provide a reduction of 3.6 V/5.25 V or ~0.686 V. For bus-powered devices, a regulator powered by USB can provide 3.3 V to VDDIO whenever bus power is present and ensure that power to the USBn\_VBUS pins is always present when the 5 V VBUS signal is applied. See Figure 46. **Remark:** Applying 5 V to the USBn\_VBUS pins for a short time while the regulator ramps up might compromise the long-term reliability of the part but does not affect its function. #### 32-bit ARM Cortex-M4/M0 microcontroller **Remark:** If the VBUS function of the USB1 interface is not connected, configure the pin function for GPIO using the function control bits in the SYSCON block. **Remark:** In OTG mode, it is important to be able to detect the VBUS level and to charge and discharge VBUS. This requires adding active devices that disconnect the link when VDDIO is not present. # 13.8 Minimizing interference between digital signals and 12-bit ADC signals To reduce interference from digital signals to the high-speed 12-bit ADC inputs, do not configure digital pins that are pinned out close to the ADC signals as outputs when using the 12-bit ADC. For the BGA256 package, the pins with interfering signals are shown in #### 32-bit ARM Cortex-M4/M0 microcontroller Table 45. Table 45. 12-bit ADC signal interferences for BGA256 package | | • | | | |-------------------|-----------------|------------------|--------------| | 12-bit ADC signal | LBGA256<br>ball | Interfering pins | LBGA256 ball | | ADCHS_0 | E3 | P4_3, PC_0 | C2, D4 | | ADCHS_1 | C3 | P4_1, P8_0, PC_0 | A1, E5, D4 | | ADCHS_2 | A4 | PF_10, PF_11 | A3, A2 | | ADCHS_3 | A5 | PF_9, PF_10 | D6, A3 | | ADCHS_4 | C6 | P7_7, PB_6 | B6, A6 | | ADCHS_5 | В3 | PF_11 | A2 | | ADCHS_NEG | B5 | P7_7, PF_8 | B6, E6 | # 13.9 12-bit ADCHS input selection The high-speed, 12-bit ADCHS operates with an internally generated 1.2 V power supply. The input range for an ADC channel is 800 mV (peak-to-peak) in a band from 0 V to 1.2 V. The input range Vin\_pos is defined by Vin\_pos = Vin\_neg +/- 400 mV where Vin\_neg can be either generated internally or supplied by the external pin ADCHS\_NEG. The internally generated reference voltage is Vin\_neg = 500 mV making the allowed input voltage Vin\_pos on any ADC channel $100 \text{ mV} \le \text{Vin}$ \_pos $\le 900 \text{ mV}$ . See Figure 48. #### 32-bit ARM Cortex-M4/M0 microcontroller The allowed input range for Vin\_neg, if supplied externally on pin ADCHS\_NEG, is $350 \text{ mV} \le \text{Vin}\_\text{neg} \le 900 \text{ mV}$ . See Figure 49. Fig 49. Positive input voltage as a function of the externally supplied negative voltage Vin\_neg (on pin ADCHS\_NEG) For the internally generated negative reference voltage Vin\_neg = 500 mV, one of the following circuits are recommended for the ADC channel input: - 1. Inverting single-ended with gain = 1 or for input range 0 V to 3.3 V - 2. Non-inverting single-ended with gain = 1 - 3. Non-inverting singe-ended for input range 0 V to 3.3 V #### 32-bit ARM Cortex-M4/M0 microcontroller ## 13.9.1 Inverting single-ended circuit For the inverting single-ended circuit only one op-amp is needed. A 1.24 V shunt voltage reference is used for creating an offset voltage of 450 mV. The disadvantage is that the signal output of the circuit is inverted. However, this can be easily solved in software by subtracting the ADC output from 4095, which is the maximum value of the 12-bit result. (2) $$Vout = Vcom \frac{R4}{R3 + R4} \times \left(1 + \frac{R2}{R1}\right) - Vin\_pos \frac{R2}{R1}$$ ## 32-bit ARM Cortex-M4/M0 microcontroller # 13.9.2 Non-inverting single-ended circuit with gain = 1 The advantage of having a non-inverting circuit comes at the cost of adding an additional op-amp for a high-impedance voltage reference to prevent the reference level being influenced by the input signal. This circuit is recommended for an input voltage from 100 mV to 800 mV using the internal negative reference voltage. (3) $$Vout = Vin\_pos + Vcom$$ (for R3 = R4 and R1 = R2) ### 32-bit ARM Cortex-M4/M0 microcontroller # 13.9.3 Non-inverting single-ended circuit for input 0 V to 3.3 V The advantage of having a non-inverting circuit comes at the cost of adding an additional op-amp for a high-impedance voltage reference to prevent the reference level being influenced by the input signal. This circuit is recommended for an input voltage from 0 V to 3.3 V using the internal negative reference voltage. (4) $$Vout = Vcom \frac{R1}{R1 + R2}$$ (5) $$Vcom = (1.24 \text{ V}) \frac{R3}{R3 + R4}$$ Fig 52. Non-inverting single-ended circuit for input 0 V to 3.3 V for 12-bit ADCHS input **LPC43S70 NXP Semiconductors** ### 32-bit ARM Cortex-M4/M0 microcontroller # 14. Package outline Fig 53. Package outline LBGA256 package 147 of 157 Fig 54. Package outline of the TFBGA100 package LPC43S70 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2016. All rights reserved. ### 32-bit ARM Cortex-M4/M0 microcontroller # 15. Soldering Fig 55. Reflow soldering of the LBGA256 package LPC43S70 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2016. All rights reserved. ### 32-bit ARM Cortex-M4/M0 microcontroller Fig 56. Reflow soldering of the TFBGA100 package ## 32-bit ARM Cortex-M4/M0 microcontroller # 16. Abbreviations Table 46. Abbreviations | Table 46. | Abbreviations | |-----------|---------------------------------------------------------| | Acronym | Description | | ADC | Analog-to-Digital Converter | | AHB | Advanced High-performance Bus | | APB | Advanced Peripheral Bus | | API | Application Programming Interface | | BOD | BrownOut Detection | | CAN | Controller Area Network | | CMAC | Cipher-based Message Authentication Code | | CSMA/CD | Carrier Sense Multiple Access with Collision Detection | | DAC | Digital-to-Analog Converter | | DC-DC | Direct Current-to-Direct Current | | DMA | Direct Memory Access | | GPIO | General Purpose Input/Output | | IRC | Internal RC | | IrDA | Infrared Data Association | | JTAG | Joint Test Action Group | | LCD | Liquid Crystal Display | | LSB | Least Significant Bit | | MAC | Media Access Control | | MCU | MicroController Unit | | MIIM | Media Independent Interface Management | | n.c. | not connected | | OHCI | Open Host Controller Interface | | OTG | On-The-Go | | PHY | Physical Layer | | PLL | Phase-Locked Loop | | PMC | Power Mode Control | | PWM | Pulse Width Modulator | | RIT | Repetitive Interrupt Timer | | RMII | Reduced Media Independent Interface | | SDRAM | Synchronous Dynamic Random Access Memory | | SIMD | Single Instruction Multiple Data | | SPI | Serial Peripheral Interface | | SSI | Serial Synchronous Interface | | SSP | Synchronous Serial Port | | UART | Universal Asynchronous Receiver/Transmitter | | ULPI | UTMI+ Low Pin Interface | | USART | Universal Synchronous Asynchronous Receiver/Transmitter | | USB | Universal Serial Bus | | UTMI | USB2.0 Transceiver Macrocell Interface | | | | ## 32-bit ARM Cortex-M4/M0 microcontroller # 17. References [1] LPC43S70 Errata sheet. ## 32-bit ARM Cortex-M4/M0 microcontroller # 18. Revision history ## Table 47. Revision history | Document ID | Release date | Data sheet status | Change notice | Supersedes | | |--------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|---------------|----------------|--| | LPC43S70 v.1.2 | 20160315 | Product data sheet | - | LPC43S70 v.1.1 | | | Modifications: | • | Table 30 "Dynamic character<br>le parameters t <sub>h(D)</sub> min value | | <u> </u> | | | LPC43S70 v.1.1 | 20151117 | Product data sheet | 2015110031 | LPC43S70 v.1.0 | | | Modifications: | lodifications: • Added GPCLKIN section and table. See Section 11.5 "GPCLKIN" and Table 19 "Dynamic characteristic: GPCLKIN". | | | | | | | • | SSP slave and SSP master vin SPI mode". Updated footn | | • | | | <ul> <li>removed t<sub>v(Q)</sub>, data output valid time in SPI mode, minimum value of strom SSP slave mode.</li> </ul> | | | | | | | <ul> <li>added units to t<sub>d</sub>, delay time, for SSP slave and master mode.</li> </ul> | | | | | | | LPC43S70 v.1.0 | 20150210 | Product data sheet | - | - | | ## 32-bit ARM Cortex-M4/M0 microcontroller # 19. Legal information ### 19.1 Data sheet status | Document status[1][2] | Product status[3] | Definition | |--------------------------------|-------------------|---------------------------------------------------------------------------------------| | Objective [short] data sheet | Development | This document contains data from the objective specification for product development. | | Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. | | Product [short] data sheet | Production | This document contains the product specification. | - [1] Please consult the most recently issued document before initiating or completing a design. - [2] The term 'short data sheet' is explained in section "Definitions" - [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com. ### 19.2 Definitions Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. **Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet. ### 19.3 Disclaimers Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device. Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer. **No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. LPC43S70 ### 32-bit ARM Cortex-M4/M0 microcontroller **Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities. Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications. In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications. ### 19.4 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. I<sup>2</sup>C-bus — logo is a trademark of NXP B.V. # 20. Contact information For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com ## 32-bit ARM Cortex-M4/M0 microcontroller # 21. Contents | 1 | General description | 1 | 7.17.6 | High-speed USB Host/Device/OTG interface | | |---------------------|--------------------------------------------|------|-----------|-----------------------------------------------|-----| | 2 | Features and benefits | 1 | | (USB0) | | | 3 | Applications | | 7.17.6.1 | Features | 71 | | 4 | Ordering information | | 7.17.7 | High-speed USB Host/Device interface with | | | <del>-</del><br>4.1 | Ordering options | | | ULPI (USB1) | | | | | | 7.17.7.1 | Features | | | 5 | Block diagram | | 7.17.8 | LCD controller | | | 6 | Pinning information | | 7.17.8.1 | Features | | | 6.1 | Pinning | | 7.17.9 | Ethernet | | | 6.2 | Pin description | 7 | 7.17.9.1 | Features | | | 7 | Functional description | . 57 | 7.18 | Digital serial peripherals | | | 7.1 | Architectural overview | | 7.18.1 | UART1 | | | 7.2 | ARM Cortex-M4 processor | . 57 | 7.18.1.1 | Features | | | 7.3 | ARM Cortex-M0 processors | | 7.18.2 | USART0/2/3 | | | 7.3.1 | ARM Cortex-M0 coprocessor | | 7.18.2.1 | Features | | | 7.3.2 | ARM Cortex-M0 subsytem | | 7.18.3 | SPI serial I/O controller | 74 | | 7.4 | Interprocessor communication | | 7.18.3.1 | Features | 74 | | 7.5 | AHB multilayer matrix | | 7.18.4 | SSP serial I/O controller | 74 | | 7.6 | Nested Vectored Interrupt Controller | . 00 | 7.18.4.1 | Features | 74 | | 7.0 | (NVIC) | 59 | 7.18.5 | I <sup>2</sup> C-bus interface | 74 | | 7.6.1 | Features | | 7.18.5.1 | Features | 75 | | 7.6.2 | Interrupt sources | | 7.18.6 | I <sup>2</sup> S interface | 75 | | 7.7 | System Tick timer (SysTick) | | 7.18.6.1 | Features | 75 | | 7.8 | Event router | | 7.18.7 | C_CAN | 76 | | 7.9 | Global Input Multiplexer Array (GIMA) | | 7.18.7.1 | Features | 76 | | 7.9.1 | Features | | 7.19 | Counter/timers and motor control | 76 | | 7.3.1 | On-chip static RAM | | 7.19.1 | General purpose 32-bit timers/external event | | | 7.10 | In-System Programming (ISP) | | | counters | 76 | | 7.12 | Boot ROM | | 7.19.1.1 | Features | 76 | | 7.12 | Memory mapping | | 7.19.2 | Motor control PWM | 77 | | 7.13<br>7.14 | | | 7.19.3 | Quadrature Encoder Interface (QEI) | 77 | | 7.14 | One-Time Programmable (OTP) memory | | 7.19.3.1 | Features | | | 7.15<br>7.15.1 | General Purpose I/O (GPIO) | | 7.19.4 | Repetitive Interrupt (RI) timer | | | 7.15.1<br>7.16 | | | 7.19.4.1 | Features | | | - | Configurable digital peripherals | | 7.19.5 | Windowed WatchDog Timer (WWDT) | | | 7.16.1<br>7.16.1. | State Configurable Timer (SCT) subsystem . | | 7.19.5.1 | Features | | | 7.16.1. | | | 7.20 | Analog peripherals | 78 | | | Serial GPIO (SGPIO) | | 7.20.1 | 12-bit high-speed Analog-to-Digital Converter | | | 7.16.2. | | | | (ADCHS) | | | 7.17 | AHB peripherals | | 7.20.1.1 | Features | | | 7.17.1 | AES decryption/encryption | | 7.20.2 | 10-bit Analog-to-Digital Converter | | | 7.17.1.1 | | | | (ADC0/1) | 79 | | 7.17.2 | General Purpose DMA (GPDMA) | | 7.20.2.1 | Features | | | 7.17.2. | | | 7.20.3 | Digital-to-Analog Converter (DAC) | | | 7.17.3 | SPI Flash Interface (SPIFI) | | 7.20.3.1 | Features | | | 7.17.3.1 | | | 7.20.0.1 | Peripherals in the RTC power domain | | | 7.17.4 | SD/MMC card interface | | 7.21.1 | RTC | | | 7.17.5 | External Memory Controller (EMC) | | 7.21.1 | Features | | | 7.17.5.1 | I Features | . 70 | 1.4 1.1.1 | . oata100 | , 3 | continued >> ### 32-bit ARM Cortex-M4/M0 microcontroller | 7.21.2 | Alarm timer | . 80 | 13.5 | Standard I/O pin configuration | 138 | |----------|---------------------------------------------|------|--------|----------------------------------------------|-----| | 7.22 | System control | . 80 | 13.6 | Reset pin configuration | 139 | | 7.22.1 | Configuration registers (CREG) | . 80 | 13.7 | Suggested USB interface solutions | 139 | | 7.22.2 | System Control Unit (SCU) | . 80 | 13.8 | Minimizing interference between digital | | | 7.22.3 | Clock Generation Unit (CGU) | . 80 | | signals and 12-bit ADC signals | 142 | | 7.22.4 | Internal RC oscillator (IRC) | | 13.9 | 12-bit ADCHS input selection | 142 | | 7.22.5 | PLL0USB (for USB0) | | 13.9.1 | Inverting single-ended circuit | 144 | | 7.22.6 | PLL0AUDIO (for audio) | | 13.9.2 | Non-inverting single-ended circuit with | | | 7.22.7 | System PLL1 | | | gain = 1 | 145 | | 7.22.8 | Reset Generation Unit (RGU) | | 13.9.3 | Non-inverting single-ended circuit for input | | | 7.22.9 | Power control | | | 0 V to 3.3 V | 146 | | 7.22.9.1 | | | 14 | Package outline | 147 | | 7.22.9.2 | <b>,</b> | | | • | | | 7.23 | Serial Wire Debug/JTAG | | 15 | Soldering | 149 | | _ | _ | | 16 | Abbreviations | 151 | | 8 | Limiting values | | 17 | References | 152 | | 9 | Thermal characteristics | | 18 | Revision history | 153 | | 10 | Static characteristics | | 19 | Legal information | 154 | | 10.1 | Power consumption | | 19.1 | Data sheet status | 154 | | 10.2 | Peripheral power consumption | | 19.2 | Definitions | 154 | | 10.3 | BOD and band gap static characteristics | | 19.3 | Disclaimers | | | 10.4 | Electrical pin characteristics | 102 | 19.4 | Trademarks | | | 11 | Dynamic characteristics | 106 | 20 | Contact information | | | 11.1 | Wake-up times | 106 | | | | | 11.2 | External clock for oscillator in slave mode | 106 | 21 | Contents | 156 | | 11.3 | Crystal oscillator | 107 | | | | | 11.4 | IRC oscillator | | | | | | 11.5 | GPCLKIN | 107 | | | | | 11.6 | I/O pins | 107 | | | | | 11.7 | RTC oscillator | | | | | | 11.8 | I <sup>2</sup> C-bus | | | | | | 11.9 | I <sup>2</sup> S-bus interface | | | | | | 11.10 | USART interface | | | | | | 11.11 | SSP interface | | | | | | 11.12 | SPI interface | | | | | | 11.13 | SSP/SPI timing diagrams | | | | | | 11.14 | SPIFI | | | | | | 11.15 | SGPIO timing | | | | | | 11.15 | External memory interface | | | | | | 11.16 | USB interface | | | | | | | Ethernet | | | | | | 11.18 | | | | | | | 11.19 | SD/MMC | - | | | | | 11.20 | LCD | | | | | | 12 | ADC/DAC electrical characteristics | 130 | | | | 13 13.1 13.2 13.3 13.4 XTAL and RTCX Printed Circuit Board Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'. © NXP B.V. 2016. All rights reserved. For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com