

# 5.0 A 1.0 MHz Fully Integrated Dual Switch-Mode Power Supply

The 34717 is a highly integrated, space-efficient, low cost, dual synchronous buck switching regulator with integrated N-channel power MOSFETs. It is a high performance dual point-of-load (PoL) power supply with many desired features for the 3.3 and 5.0 V environments.

Both channels can provide up to 5.0 A of continuous output current capability with high efficiency and tight output regulation. The second channel has the ability to track an external reference voltage in different configurations.

The 34717 SMARTMOS device offers the designer the flexibility of many control, supervisory, and protection functions to allow for easy implementation of complex designs. It is housed in a Pb-free, thermally enhanced, and space efficient 26 pin exposed pad QFN.

#### Features

- 50 mΩ integrated N-channel power MOSFETs
- Input voltage operating range from 3.0 to 6.0 V
- +  $\pm$ 1% accurate output voltages, ranging from 0.7 to 3.6 V
- The second output has voltage tracking capability in different configurations
- Programmable switching frequency range from 200 kHz to 1.0 MHz
- Programmable soft start timing
- · Over-current limit and short-circuit protection
- Thermal shutdown
- · Output overvoltage and undervoltage detection
- Active low power good output signal
- Active low shutdown input.



#### DUAL SWITCH-MODE POWER SUPPLY



| ORDERING INFORMATION |                 |        |  |  |  |
|----------------------|-----------------|--------|--|--|--|
| Device               | Package         |        |  |  |  |
| MC34717EP/R2         | -40 °C to 85 °C | 26 QFN |  |  |  |



Figure 1. 34717 Simplified Application Diagram

\* This document contains certain information on a new product. Specifications and information herein are subject to change without notice. © Freescale Semiconductor, Inc., 2007-2014. All rights reserved.













# **PIN CONNECTIONS**





# Table 1. 34717 Pin Definitions

A functional description of each pin can be found in the Functional Pin Description section beginning on page 12.

| Pin Number | Pin Name | Pin Function | Formal Name                          | Definition                                                                                                |
|------------|----------|--------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------|
| 1          | BOOT1    | Passive      | Bootstrap                            | Channel 1 Bootstrap capacitor input pin                                                                   |
| 2          | PVIN1    | Supply       | Power Input Voltage                  | Channel 1 Buck converter power input                                                                      |
| 3          | SW1      | Output       | Switching Node                       | Channel 1 Buck converter switching node                                                                   |
| 4          | PGND1    | Ground       | Power Ground                         | Channel 1 Buck converter and discharge MOSFETs power ground                                               |
| 5          | VOUT1    | Output       | Output Voltage<br>Discharge Path     | Channel 1 Buck converter output voltage discharge pin                                                     |
| 6          | INV1     | Input        | Error Amplifier<br>Inverting Input   | Channel 1 Buck converter error amplifier inverting input                                                  |
| 7          | COMP1    | Input        | Buck Convertor<br>Compensation Input | Channel 1 Buck converter external compensation network input                                              |
| 8          | VREFIN   | Input        | Reference Voltage<br>Input           | Voltage tracking reference voltage input                                                                  |
| 9, 26      | NC       | None         | No Connect                           | No internal connections to this pin. Recommend attaching a 0.1 $\mu\text{F}$ capacitor from pin 9 to GND. |
| 10         | PG       | Output       | Power Good Output<br>Signal          | It is an active low open drain power good status reporting output                                         |
| 11         | SD       | Input        | Shutdown Input                       | Shutdown mode input control pin                                                                           |
| 12         | COMP2    | Input        | Buck Convertor<br>Compensation Input | Channel 2 Buck converter external compensation network input                                              |
| 13         | INV2     | Input        | Error Amplifier<br>Inverting Input   | Channel 2 Buck converter error amplifier inverting input                                                  |



# Table 1. 34717 Pin Definitions (continued)

A functional description of each pin can be found in the Functional Pin Description section beginning on page 12.

| Pin Number | Pin Name | Pin Function | Formal Name                         | Definition                                                                                                         |
|------------|----------|--------------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------|
| 14         | VOUT2    | Output       | Output Voltage<br>Discharge Path    | Channel 2 Buck converter output voltage discharge pin                                                              |
| 15         | PGND2    | Ground       | Power Ground                        | Channel 2 Buck converter and discharge MOSFETs power ground                                                        |
| 16         | SW2      | Output       | Switching Node                      | Channel 2 Buck converter switching node                                                                            |
| 17         | PVIN2    | Power        | Power Input Voltage                 | Channel 2 Buck converter power input                                                                               |
| 18         | BOOT2    | Input        | Bootstrap Input                     | Channel 2 Bootstrap capacitor input pin                                                                            |
| 19         | ILIM1    | Input        | Soft Start Adjustment<br>Input CH 1 | Channel 1 soft start adjustment                                                                                    |
| 20         | ILIM2    | Input        | Soft Start Adjustment<br>Input CH 2 | Channel 2 soft start adjustment                                                                                    |
| 21         | FREQ     | Input        | Frequency Adjustment<br>Input       | The buck converters switching frequency adjustment input                                                           |
| 22,23      | VIN      | Power        | Input Supply Voltage                | Power supply voltage of the IC                                                                                     |
| 24         | GND      | Ground       | Signal Ground                       | Analog ground of the IC                                                                                            |
| 25         | VDDI     | Output       | Internal Supply<br>Voltage          | Internal Supply Voltage Output                                                                                     |
| 27         | GND      | Ground       | Thermal Pad                         | Thermal pad for heat transfer. Connect the thermal pad to the analog ground and the ground plane for heat sinking. |



# **ELECTRICAL CHARACTERISTICS**

#### **MAXIMUM RATINGS**

# Table 2. Maximum Ratings

All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device.

| Ratings                                                             | Symbol                              | Value       | Unit |
|---------------------------------------------------------------------|-------------------------------------|-------------|------|
| ELECTRICAL RATINGS                                                  | <u> </u>                            |             |      |
| Input Supply Voltage (VIN) Pin                                      | V <sub>IN</sub>                     | -0.3 to 7.0 | V    |
| High-side MOSFET Drain Voltage (PVIN1, PVIN2) Pins                  | PV <sub>IN</sub>                    | -0.3 to 7.0 | V    |
| Switching Node (SW1, SW2) Pins                                      | V <sub>SW</sub>                     | -0.3 to 7.0 | V    |
| BOOT1, BOOT2 Pins (Referenced to SW1, SW2 Pins Respectively)        | V <sub>BOOT -</sub> V <sub>SW</sub> | -0.3 to 7.0 | V    |
| PG, VOUT1, VOUT2, and SD Pins                                       | -                                   | -0.3 to 7.0 | V    |
| VDDI, FREQ, ILIM1, ILIM2, INV1, INV2, COMP1, COMP2, and VREFIN Pins | -                                   | -0.3 to 3.0 | V    |
| Channel 1 Continuous Output Current <sup>(1)</sup>                  | I <sub>OUT1</sub>                   | +5.0        | А    |
| Channel 2 Continuous Output Current <sup>(1)</sup>                  | I <sub>OUT2</sub>                   | +5.0        | А    |
| ESD Voltage <sup>(2)</sup>                                          |                                     |             | V    |
| Human Body Model                                                    | V <sub>ESD1</sub>                   | ±2000       |      |
| Machine Model (MM)                                                  | V <sub>ESD2</sub>                   | ±200        |      |
| Charge Device Model                                                 | V <sub>ESD3</sub>                   | ±750        |      |

#### THERMAL RATINGS

| Operating Ambient Temperature <sup>(3)</sup>                     | T <sub>A</sub>      | -40 to 85   | °C |
|------------------------------------------------------------------|---------------------|-------------|----|
| Storage Temperature                                              | T <sub>STG</sub>    | -65 to +150 | °C |
| Peak Package Reflow Temperature During Reflow <sup>(4),(5)</sup> | T <sub>PPRT</sub>   | Note 5      | °C |
| Maximum Junction Temperature                                     | T <sub>J(MAX)</sub> | +150        | °C |
| Power Dissipation $(T_A = 85^{\circ}C)^{(6)}$                    | PD                  | 2.03        | W  |

Notes

- 1. Continuous output current capability so long as  $T_J$  is  $\leq T_{J(MAX)}$ .
- 2. ESD testing is performed in accordance with the Human Body Model (HBM) ( $C_{ZAP}$  = 100 pF,  $R_{ZAP}$  = 1500  $\Omega$ ), the Machine Model (MM) ( $C_{ZAP}$  = 200 pF,  $R_{ZAP}$  = 0  $\Omega$ ), and the Charge Device Model (CDM), Robotic ( $C_{ZAP}$  = 4.0 pF).
- 3. The limiting factor is junction temperature, taking into account power dissipation, thermal resistance, and heatsinking.
- 4. Pin soldering temperature limit is for 10 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause malfunction or permanent damage to the device.
- Freescale's Package Reflow capability meets Pb-free requirements for JEDEC standard J-STD-020C. For Peak Package Reflow Temperature and Moisture Sensitivity Levels (MSL), Go to www.freescale.com, search by part number [e.g. remove prefixes/suffixes and enter the core ID to view all orderable parts. (i.e. MC33xxxD enter 33xxx), and review parametrics.
- 6. Maximum power dissipation at indicated ambient temperature.



#### Table 2. Maximum Ratings (continued)

All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device.

| Ratings                                                                         | Symbol            | Value | Unit |
|---------------------------------------------------------------------------------|-------------------|-------|------|
| THERMAL RESISTANCE <sup>(7)</sup>                                               |                   |       |      |
| Thermal Resistance, Junction to Ambient, Single-Layer Board (1s) <sup>(8)</sup> | $R_{	hetaJA}$     | 93    | °C/W |
| Thermal Resistance, Junction to Ambient, Four-Layer Board (2s2p) <sup>(9)</sup> | R <sub>qJMA</sub> | 32    | °C/W |
| Thermal Resistance, Junction to Board <sup>(10)</sup>                           | R <sub>qJB</sub>  | 13.6  | °C/W |

Notes

7. The PVIN, SW, and PGND pins comprise the main heat conduction paths.

8. Per SEMI G38-87 and JEDEC JESD51-2 with the single-layer board (JESD51-3) horizontal.

9. Per JEDEC JESD51-6 with the board (JESD51-7) horizontal. There are thermal vias connecting the package to the two planes in the board. (per JESD51-5)

10. Thermal resistance between the device and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.



# STATIC ELECTRICAL CHARACTERISTICS

#### **Table 3. Static Electrical Characteristics**

Characteristics noted under conditions 3.0 V  $\leq$  V<sub>IN</sub>  $\leq$  6.0 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Characteristic                                                                                                                     | Symbol                 | Min  | Тур | Max              | Unit |
|------------------------------------------------------------------------------------------------------------------------------------|------------------------|------|-----|------------------|------|
| IC INPUT SUPPLY VOLTAGE (VIN)                                                                                                      |                        | I    |     | 1                |      |
| Input Supply Voltage Operating Range                                                                                               | V <sub>IN</sub>        | 3.0  | -   | 6.0              | V    |
| Input DC Supply Current <sup>(11)</sup><br>(Normal Mode: SD = 1, Unloaded Outputs)                                                 | I <sub>IN</sub>        | -    | -   | 35               | mA   |
| Input DC Supply Current <sup>(11)</sup><br>(Shutdown Mode, $\overline{SD} = 0$ )                                                   | I <sub>INOFF</sub>     | -    | -   | 100              | μΑ   |
| INTERNAL SUPPLY VOLTAGE OUTPUT (VDDI)                                                                                              |                        |      |     |                  |      |
| Internal Supply Voltage Range                                                                                                      | V <sub>DDI</sub>       | 2.35 | 2.5 | 2.65             | V    |
| CHANNEL 1 BUCK CONVERTER (PVIN1, SW1, PGND1, BOOT                                                                                  | 1, INV1, COMP1, ILIM1) | L    |     |                  |      |
| Channel 1 High-side MOSFET Drain Voltage Range                                                                                     | P <sub>VIN</sub>       | 2.5  | -   | 6.0              | V    |
| Output Voltage Adjustment Range <sup>(12)</sup>                                                                                    | V <sub>OUTHI1</sub>    | 0.7  | -   | 3.6              | V    |
| Output Voltage Accuracy <sup>(12),(13)</sup>                                                                                       | -                      | -1.0 | -   | 1.0              | %    |
| Line Regulation <sup>(12)</sup><br>(Normal Operation, $V_{IN}$ = 3.0 to 6.0 V, $I_{OUT1}$ = 2.5 A)                                 | REG <sub>LN1</sub>     | -1.0 | -   | 1.0              | %    |
| Load Regulation <sup>(12)</sup><br>(Normal Operation, I <sub>OUT1</sub> = 0.0 to 5.0 A)                                            | REG <sub>LD1</sub>     | -1.0 | -   | 1.0              | %    |
| Error Amplifier Reference Voltage <sup>(12)</sup>                                                                                  | V <sub>REF1</sub>      | -    | 0.7 | -                | V    |
| Output Under-voltage Threshold                                                                                                     | V <sub>UVR1</sub>      | -8.0 | -   | -1.5             | %    |
| Output Over-voltage Threshold                                                                                                      | V <sub>OVR1</sub>      | 1.5  | -   | 8.0              | %    |
| Continuous Output Current                                                                                                          | I <sub>OUT1</sub>      | -    | -   | 5.0              | A    |
| Over-current Limit                                                                                                                 | I <sub>LIM1</sub>      | -    | 6.5 | -                | A    |
| Soft Start Adjusting Reference Voltage Range                                                                                       | V <sub>ILIM1</sub>     | 1.25 | -   | V <sub>DDI</sub> | V    |
| Short-circuit Current Limit                                                                                                        | I <sub>SHORT1</sub>    | -    | 8.5 | -                | А    |
| High-side N-CH Power MOSFET (M4) $R_{DS(on)}^{(12)}$<br>(I <sub>OUT1</sub> = 1.0 A, V <sub>BOOT1</sub> - V <sub>SW1</sub> = 3.3 V) | R <sub>DS(on)HS1</sub> | 10   | -   | 50               | mΩ   |
| Low-side N-CH Power MOSFET (M5) $R_{DS(on)}^{(12)}$<br>(I <sub>OUT1</sub> = 1.0 A, V <sub>IN</sub> = 3.3 V)                        | R <sub>DS(on)LS1</sub> | 10   | -   | 50               | mΩ   |
| M2 R <sub>DS(ON)</sub><br>(V <sub>IN</sub> = 3.3 V, M2 is on)                                                                      | R <sub>DS(on)M2</sub>  | 2.0  | -   | 4.0              | Ω    |

Notes

11. Section "MODES OF OPERATION", page 16 has a detailed description of the different operating modes of the 34717

12. Design information only, this parameter is not production tested.

13. This is directly affected by the accuracy of the external feedback network, 1% feedback resistors are recommended.



#### **Table 3. Static Electrical Characteristics**

Characteristics noted under conditions 3.0 V  $\leq$  V<sub>IN</sub>  $\leq$  6.0 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Characteristic                                                             | Symbol                 | Min  | Тур | Max              | Unit |
|----------------------------------------------------------------------------|------------------------|------|-----|------------------|------|
| SW1 Leakage Current (Standby and Shutdown modes)                           | I <sub>SW</sub>        | -10  | -   | 10               | μA   |
| PVIN1 Pin Leakage Current                                                  | I                      | -10  | _   | 10               | μA   |
| (Shutdown Mode)                                                            | I <sub>PVIN1</sub>     | -10  | -   | 10               | μΑ   |
| Error Amplifier DC Gain <sup>(14)</sup>                                    | A <sub>EA</sub>        | -    | 150 | -                | dB   |
| Error Amplifier Unit Gain Bandwidth <sup>(14)</sup>                        | UGBW <sub>EA</sub>     | -    | 3.0 | -                | MHz  |
| Error Amplifier Slew Rate <sup>(14)</sup>                                  | SR <sub>EA</sub>       | -    | 7.0 | -                | V/µs |
| Error Amplifier Input Offset <sup>(14)</sup>                               | OFFSET <sub>EA</sub>   | -3.0 | 0   | 3.0              | mV   |
| INV1 Pin Leakage Current                                                   | I <sub>INV1</sub>      | -1.0 | -   | 1.0              | μA   |
| Thermal Shutdown Threshold <sup>(14)</sup>                                 | T <sub>SDFET1</sub>    | -    | 170 | -                | °C   |
| Thermal Shutdown Hysteresis <sup>(14)</sup>                                | T <sub>SDHYFET1</sub>  | -    | 25  | -                | °C   |
| CHANNEL 2 BUCK CONVERTER (PVIN2, SW2, PGND2, BOOT                          | 2, INV2, COMP2, ILIM2) |      |     |                  | •    |
| Channel 2 High-side MOSFET Drain Voltage Range                             | P <sub>VIN</sub>       | 2.5  | -   | 6.0              | V    |
| Output Voltage Adjustment Range <sup>(14)</sup>                            | V <sub>OUTHI2</sub>    | 0.7  | -   | 3.6              | V    |
| Output Voltage Accuracy <sup>(14),(15),(16)</sup>                          | -                      | -1.0 | -   | 1.0              | %    |
| Line Regulation <sup>(14)</sup>                                            | DEC                    | 1.0  |     | 1.0              | 0/   |
| (Normal Operation, $V_{IN}$ = 3.0 to 6.0 V, $I_{OUT2}$ = 2.5 A)            | REG <sub>LN2</sub>     | -1.0 | -   | 1.0              | %    |
| Load Regulation <sup>(14)</sup>                                            | REG <sub>LD2</sub>     | -1.0 | -   | 1.0              | %    |
| (Normal Operation, I <sub>OUT2</sub> = 0.0 to 5.0 A)                       |                        | 1.0  |     | 1.0              | ,,,  |
| Error Amplifier Reference Voltage <sup>(14)</sup>                          | V <sub>REF2</sub>      | -    | 0.7 | -                | V    |
| Output Under-voltage Threshold                                             | V <sub>UVR2</sub>      | -8.0 | -   | -1.5             | %    |
| Output Over-voltage Threshold                                              | V <sub>OVR2</sub>      | 1.5  | -   | 8.0              | %    |
| Continuous Output Current                                                  | I <sub>OUT2</sub>      | -    | -   | 5.0              | A    |
| Over-current Limit                                                         | I <sub>LIM2</sub>      | -    | 6.5 | -                | Α    |
| Soft Start Adjusting Reference Voltage Range                               | V <sub>ILIM2</sub>     | 1.25 | -   | V <sub>DDI</sub> | V    |
| Short-circuit Current Limit                                                | I <sub>SHORT2</sub>    | -    | 8.5 | -                | Α    |
| High-side N-CH Power MOSFET (M6) R <sub>DS(on)</sub> <sup>(14)</sup>       | R <sub>DS(on)HS2</sub> | 10   | -   | 50               | mΩ   |
| (I <sub>OUT2</sub> = 1.0 A, V <sub>BOOT2</sub> - V <sub>SW2</sub> = 3.3 V) |                        |      |     |                  |      |
| Low-side N-CH Power MOSFET (M7) R <sub>DS(on)</sub> <sup>(14)</sup>        | R <sub>DS(on)LS2</sub> | 10   | -   | 50               | mΩ   |
| (I <sub>OUT2</sub> = 1.0 A, V <sub>IN</sub> = 3.3 V)                       |                        |      |     |                  |      |
| $M3 R_{DS(ON)}$                                                            | R <sub>DS(on)M3</sub>  | 2.0  | -   | 4.0              | Ω    |
| (V <sub>IN</sub> = 3.3 V, M3 is on)                                        | . ,                    |      |     | 40               |      |
| SW2 Leakage Current (Standby and Shutdown modes)                           | I <sub>SW</sub>        | -10  | -   | 10               | A    |
| PVIN2 Pin Leakage Current<br>(Shutdown Mode)                               | I <sub>PVIN2</sub>     | -10  | -   | 10               | μA   |
|                                                                            |                        |      |     |                  |      |

Notes

14. Design information only, this parameter is not production tested.

15. This is directly affected by the accuracy of the external feedback network, 1% feedback resistors are recommended.

16. ±1% is assured at room temperature



### **Table 3. Static Electrical Characteristics**

Characteristics noted under conditions 3.0 V  $\leq$  V<sub>IN</sub>  $\leq$  6.0 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Characteristic                                          | Symbol                | Min  | Тур | Max              | Unit |
|---------------------------------------------------------|-----------------------|------|-----|------------------|------|
| Error Amplifier DC Gain <sup>(17)</sup>                 | A <sub>EA</sub>       | -    | 150 | -                | dB   |
| Error Amplifier Unit Gain Bandwidth <sup>(17)</sup>     | UGBW <sub>EA</sub>    | -    | 3.0 | -                | MHz  |
| Error Amplifier Slew Rate <sup>(17)</sup>               | SR <sub>EA</sub>      | -    | 7.0 | -                | V/µs |
| Error Amplifier Input Offset <sup>(17)</sup>            | OFFSET <sub>EA</sub>  | -3.0 | 0   | 3.0              | mV   |
| INV2 Pin Leakage Current                                | I <sub>INV2</sub>     | -1.0 | -   | 1.0              | μΑ   |
| Thermal Shutdown Threshold <sup>(17)</sup>              | T <sub>SDFET2</sub>   | -    | 170 | -                | °C   |
| Thermal Shutdown Hysteresis <sup>(17)</sup>             | T <sub>SDHYFET2</sub> | -    | 25  | -                | °C   |
| OSCILLATOR (FREQ)                                       |                       |      |     |                  |      |
| Oscillator Frequency Adjusting Reference Voltage Range  | V <sub>FREQ</sub>     | 0.0  | -   | V <sub>DDI</sub> | V    |
| TRACKING (VREFIN, VOUT1, VOUT2)                         |                       |      |     | 1                | 1    |
| VREFIN External Reference Voltage Range <sup>(17)</sup> | V <sub>REFIN</sub>    | 0.0  | -   | 1.35             | V    |
| VOUT1 Total Discharge Resistance <sup>(17)</sup>        | R <sub>TDS(M8)</sub>  | -    | 50  | -                | Ω    |
| VOUT2 Total Discharge Resistance <sup>(17)</sup>        | R <sub>TDS(M9)</sub>  | -    | 50  | -                | Ω    |
| CONTROL AND SUPERVISORY (SD, PG)                        |                       |      |     |                  |      |
| SD High Level Input Voltage                             | V <sub>SDHI</sub>     | 2.0  | -   | -                | V    |
| SD Low Level Input Voltage                              | V <sub>SDLO</sub>     | -    | -   | 0.4              | V    |
| SD Pin Internal Pull-up Resistor                        | R <sub>SDUP</sub>     | 1.0  | -   | 2.0              | MΩ   |
| PG Low Level Output Voltage                             | V <sub>PGLO</sub>     | -    | -   | 0.4              | V    |
| (I <sub>PG</sub> = 3.0 mA)                              |                       |      |     |                  |      |
| PG Pin Leakage Current<br>(M1 is off, Pulled up to VIN) | I <sub>PGLKG</sub>    | -1.0 | -   | 1.0              | μA   |

Notes

17. Design information only, this parameter is not production tested.



# **DYNAMIC ELECTRICAL CHARACTERISTICS**

#### Table 4. Dynamic Electrical Characteristics

Characteristics noted under conditions 3.0 V  $\leq$  V<sub>IN</sub>  $\leq$  6.0 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Characteristic                                               | Symbol                | Min                           | Тур               | Max | Unit |
|--------------------------------------------------------------|-----------------------|-------------------------------|-------------------|-----|------|
| CHANNEL 1 BUCK CONVERTER (PVIN1, SW1, PGND1, BOOT1, INV1, CO | MP1, ILIM1)           |                               | 1                 | 1   |      |
| Switching Node (SW1) Rise Time <sup>(18)</sup>               |                       | -                             | 8.0               | -   |      |
| (P <sub>VIN</sub> = 3.3 V, I <sub>OUT1</sub> = 5.0 A)        | t <sub>RISE1</sub>    |                               |                   |     | ns   |
| Switching Node (SW1) Fall Time <sup>(18)</sup>               |                       | -                             | 5.0               | -   |      |
| (P <sub>VIN</sub> = 3.3 V, I <sub>OUT1</sub> = 5.0 A)        | t <sub>FALL1</sub>    |                               |                   |     | ns   |
| Minimum OFF Time                                             | t <sub>OFFMIN</sub>   | -                             | 150               | -   | ns   |
| Minimum ON Time                                              | t <sub>ONMIN</sub>    | -                             | 0 <sup>(19)</sup> | -   | ns   |
| Soft Start Duration (Normal Mode)                            | t <sub>SS1</sub>      |                               |                   |     |      |
| ILIM1: 1.25 to 1.49 V                                        |                       | - 8.0 -<br>- 5.0 -<br>- 150 - |                   |     |      |
| 1.5 to 1.81 V                                                |                       | -                             | 1.6               | -   | ms   |
| 1.82 to 2.13 V                                               |                       | -                             | 0.8               | -   |      |
| 2.14 to 2.5 V                                                |                       | -                             | 0.4               | -   |      |
| Over-current Limit Timer                                     | t <sub>LIM1</sub>     | -                             | 10                | -   | ms   |
| Over-current Limit Retry Timeout Period                      | t <sub>TIMEOUT1</sub> | 80                            | -                 | 120 | ms   |
| Output Under-voltage/Over-voltage Filter Delay Timer         | t <sub>FILTER1</sub>  | 5.0                           | -                 | 25  | μs   |

#### CHANNEL 2 BUCK CONVERTER (PVIN2, SW2, PGND2, BOOT2, INV2, COMP2, ILIM2)

| Switching Node (SW2) Rise Time <sup>(18)</sup>        |                       | -   | 28                | -   |    |
|-------------------------------------------------------|-----------------------|-----|-------------------|-----|----|
| (P <sub>VIN</sub> = 3.3 V, I <sub>OUT2</sub> = 5.0 A) | t <sub>RISE2</sub>    |     |                   |     | ns |
| Switching Node (SW2) Fall Time <sup>(18)</sup>        |                       | -   | 12.0              | -   |    |
| (P <sub>VIN</sub> = 3.3 V, I <sub>OUT2</sub> = 5.0 A) | t <sub>FALL2</sub>    |     |                   |     | ns |
| Minimum OFF Time                                      | t <sub>OFFMIN</sub>   | -   | 150               | -   | ns |
| Minimum ON Time                                       | t <sub>ONMIN</sub>    | -   | 0 <sup>(19)</sup> | -   | ns |
| Soft Start Duration (Normal Mode)                     | t <sub>SS2</sub>      |     |                   |     | ms |
| ILIM2: 1.25 to 1.49 V                                 |                       | -   | 3.2               | -   |    |
| 1.5 to 1.81 V                                         |                       | -   | 1.6               | -   |    |
| 1.82 to 2.13 V                                        |                       | -   | 0.8               | -   |    |
| 2.14 to 2.5 V                                         |                       | -   | 0.4               | -   |    |
| Over-current Limit Timer                              | t <sub>LIM2</sub>     | -   | 10                | -   | ms |
| Over-current Limit Retry Timeout Period               | t <sub>TIMEOUT2</sub> | 80  | -                 | 120 | ms |
| Output Under-voltage/Over-voltage Filter Delay Timer  | t <sub>FILTER2</sub>  | 5.0 | -                 | 25  | μs |

Notes

18. Design information only, this parameter is not production tested.

19. The regulator has the ability to enter into pulse skip mode when the inductor current ripple reaches the threshold for the LS zero detect, which has a typical value of 500 mA.



#### **Table 4. Dynamic Electrical Characteristics**

Characteristics noted under conditions 3.0 V  $\leq$  V<sub>IN</sub>  $\leq$  6.0 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Characteristic                                         | Symbol               | Min | Тур | Мах  | Unit |
|--------------------------------------------------------|----------------------|-----|-----|------|------|
| OSCILLATOR (FREQ) <sup>(20)</sup>                      | ·                    |     |     |      |      |
| Oscillator Default Switching Frequency<br>(FREQ = GND) | F <sub>SW</sub>      | -   | 1.0 | -    | MHz  |
| Oscillator Switching Frequency Range                   | F <sub>SW</sub>      | 200 | -   | 1000 | kHz  |
| CONTROL AND SUPERVISORY (SD, PG)                       | •                    |     |     |      |      |
| PG Reset Delay                                         | <sup>t</sup> pgreset | 8.0 | -   | 12   | ms   |
| Thermal Shutdown Retry Timeout Period <sup>(21)</sup>  | t <sub>TIMEOUT</sub> | 80  | -   | 120  | ms   |

Notes

20. Oscillator frequency is ±10%

21. Design information only, this parameter is not production tested.



# FUNCTIONAL DESCRIPTION

### **INTRODUCTION**

Today's advanced systems are increasingly requiring more efficient and accurate power supplies. They present a set of challenges that include highly accurate voltage regulation, high current and fast transient response capability, voltage monitoring (power sequencing), and increased operating frequency. Point of Load power supplies offer adequate solutions to these challenges. They are non-isolated DC to DC converters that are located near their load and take their input voltage from an intermediate not, necessarily, regulated bus. their close proximity to the load is of a high importance with newer device requirements. While meeting the challenges, they allow for higher efficiency, localized protection, and minimum distribution losses. Their compact design and value makes them cost effective.

The 34717 is a PoL dual output power supply. Its integrated solution offers a cost effective system and reliable operation. It utilizes a voltage mode synchronous buck switching converter topology with integrated low  $R_{DS(on)}$  (50 m $\Omega$ ) N-channel power MOSFETs for higher efficiency operation. It provides an output voltage with an accuracy of less than ±2.0%, and capable of supplying up to 5.0 A of continuous current from both channels. The second output tracking abilities makes it ideal for systems with multiple related supply rails. It has a programmable switching frequency that allows for flexibility and optimization over the operating conditions and can operate at up to 1.0 MHz to significantly reduce the external components size and cost. It also provides the ability to program the over-current limit for both channels. It protects against output over-current, over-voltage, under-voltage, and over-temperature conditions. It also protects the system from short-circuit events. It incorporates a power good output signal to alert the host when a fault occurs.

It can be enabled and disabled by controlling the  $\overline{SD}$  pin, which offers power sequencing capabilities.

By integrating the control/supervisory circuitry along with the Power MOSFET switches for the buck converter into a spaceefficient package, the 34717 offers a complete, small-size, cost-effective, and simple solution to satisfy the needs of today's systems.

# FUNCTIONAL PIN DESCRIPTION

#### **BOOTSTRAP INPUT (BOOT1, BOOT2)**

Bootstrap capacitor input pin. Connect a capacitor (as discussed in Bootstrap capacitor on page 23) between this pin and the SW pin of the respective channel to enhance the gate of the high-side Power MOSFET during switching.

#### **POWER INPUT VOLTAGE (PVIN1, PVIN2)**

Buck converter power input voltage. This is the drain of the buck converter high-side power MOSFET.

#### SWITCHING NODE (SW1, SW2)

Buck converter switching node. This pin is connected to the output inductor.

#### POWER GROUND (PGND1, PGND2)

Buck converter and discharge MOSFETs power ground. It is the source of the buck converter low-side power MOSFET.

#### **COMPENSATION INPUT (COMP1, COMP2)**

Buck converter external compensation network connects to this pin. Use a type III compensation network.

#### ERROR AMPLIFIER INVERTING INPUT (INV1, INV2)

Buck converter error amplifier inverting input. Connect the  $V_{DDQ}$  voltage (channel 1) to INV1 pin through a resistor divider and connect the  $V_{TT}$  voltage (channel 2) directly to INV2 pin.

# INTERNAL SUPPLY VOLTAGE OUTPUT (VDDI)

This is the output of the internal bias voltage regulator. Connect a 1.0  $\mu$ F, 6.0 V low ESR ceramic filter capacitor between this pin and the GND pin. Filtering any spikes on this output is essential to the internal circuitry stable operation.

#### SIGNAL GROUND (GND)

Analog ground of the IC. Internal analog signals are referenced to this pin voltage.



#### **INPUT SUPPLY VOLTAGE (VIN)**

IC power supply input voltage. Input filtering is required for the device to operate properly.

# POWER GOOD OUTPUT SIGNAL (PG)

This is an active low open drain output that is used to report the status of the device to a host. This output activates after a successful power up sequence and stays active as long as the device is in normal operation and is not experiencing any faults. This output activates after a 10 ms delay and must be pulled up by an external resistor to a supply voltage like V<sub>IN</sub>.

# SHUTDOWN INPUT (SD)

If this pin is tied to the GND pin, the device will be in Shutdown mode. If left unconnected or tied to the VIN pin, the device will be in Normal mode. The pin has an internal pull-up of  $1.5 \text{ M}\Omega$ .

# **REFERENCE VOLTAGE INPUT (VREFIN)**

The output of channel two will track the voltage applied at this pin.

### FREQUENCY ADJUSTMENT INPUT (FREQ)

The buck converters switching frequency can be adjusted by connecting this pin to an external resistor divider between VDDI and GND pins. The default switching frequency (FREQ pin connected to ground, GND) is set at 1.0 MHz.

### SOFT START ADJUSTMENT INPUT (ILIM1, ILIM2)

Soft Start can be adjusted by applying a voltage between 1.25 V and VDDI on each ILIM pin.



# FUNCTIONAL INTERNAL BLOCK DESCRIPTION



#### Figure 4. Block Illustration

### **INTERNAL BIAS CIRCUITS**

This block contains all circuits that provide the necessary supply voltages and bias currents for the internal circuitry. It consists of:

- Internal voltage supply regulator: This regulator supplies the V<sub>DDI</sub> voltage that is used to drive the digital/analog internal circuits. It is equipped with a Power-On-Reset (POR) circuit that watches for the right regulation levels. External filtering is needed on the VDDI pin. This block will turn off during the shutdown mode.
- Internal bandgap reference voltage: This supplies the reference voltage to some of the internal circuitry.
- · Bias circuit: This block generates the bias currents necessary to run all of the blocks in the IC.

# SYSTEM CONTROL AND LOGIC

This block is the brain of the IC where the device processes data and reacts to it. Based on the status of the SD pin, the system control reacts accordingly and orders the device into the right status. It also takes inputs from all of the monitoring/protection circuits and initiates power up or power down commands. It communicates with the buck converter to manage the switching operation and protects it against any faults.

#### OSCILLATOR

This block generates the clock cycles necessary to run the IC digital blocks. It also generates the buck converters switching frequency. The switching frequency can be programmed by connecting a resistor divider to the FREQ pin, between VDDI and GND pins (See Figure 1).

#### **PROTECTION FUNCTIONS**

This block contains the following circuits:

- Over-current limit and short-circuit detection: This block monitors the output of the buck converters for over-current conditions and short-circuit events and alerts the system control for further command.
- Thermal limit detection: This block monitors the temperature of the device for overheating events. If the temperature rises above the thermal shutdown threshold, this block will alert the system control for further commands.
- Output over-voltage and under-voltage monitoring: This block monitors the buck converters output voltages to ensure they are within regulation boundaries. If not, this block alerts the system control for further commands.



#### CONTROL AND SUPERVISORY FUNCTIONS

This block is used to interface with an outside host. It contains the following circuits.

- Shutdown control input: An outside host can put the 34717 device into shutdown mode by sending a logic "0" to the SD pin.
- Power good output signal: The 34717 can communicate to an outside host that a fault has occurred by pulling the voltage on the PG pin high.

#### TRACKING AND SEQUENCING

This block allows the second output of the 34717 to track the voltage applied at the VREFIN pin in different tracking configurations. This will be discussed in further details later in this document. For power down during a shutdown mode, the 34717 uses internal discharge MOSFETs (M8 and M9 on Figure 2, page 2) to discharge the first and second output respectively. The discharge MOSFETs are only active during shutdown mode. Using this block along with controlling the SD pin can offer the user power sequencing capabilities by controlling when to turn the 34717 outputs on or off.

### **BUCK CONVERTER**

This block provides the main function of the 34717: DC to DC conversion from an un-regulated input voltage to a regulated output voltage used by the loads for reliable operation. The buck converter is a high performance, fixed frequency (externally adjustable), synchronous buck PWM voltage-mode control. It drives integrated  $50m\Omega$  N-channel power MOSFETs saving board space and enhancing efficiency. The switching regulator output voltage is adjustable with an accuracy of less than  $\pm 2\%$  to meet today's requirements. The second channel's output has the ability to track the voltage applied at the VREFIN pin. The regulator's voltage control loop is compensated using a type III compensation network, with external components to allow for optimizing the loop compensation, for a wide range of operating conditions. A typical Bootstrap circuit with an internal PMOS switch is used to provide the voltage necessary to properly enhance the high-side MOSFET gate.

The 34717 has the ability to supply up to 5.0 A of continuous current from each channel, making it suitable for many high current applications.



# FUNCTIONAL DEVICE OPERATION

# **OPERATIONAL MODES**



Figure 5. Operation Modes Diagram

# MODES OF OPERATION

The 34717 has two primary modes of operation:

#### Normal Mode

In Normal mode, all functions and outputs are fully operational. To be in this mode, the V<sub>IN</sub> needs to be within its operating range, Shutdown input is high, and no faults are present. This mode consumes the most amount of power.

#### Shutdown Mode

In this mode, activated by pulling the SD pin low, the chip is in a shutdown state and the output is disabled and discharged. In this mode, the 34717 consumes the least amount of power since almost all of the internal blocks are disabled.

#### **START-UP SEQUENCE**

When power is first applied, the 34717 checks the status of the  $\overline{SD}$  pin. If the device is in a shutdown mode, no block will power up and the output will not attempt to ramp. Once the  $\overline{SD}$  pin is set to high, the V<sub>DDI</sub> internal supply voltage and the bias currents will be established, so the internal V<sub>DDI</sub> POR signal can be released. The rest of the internal blocks will be enabled and the buck converter switching frequency and soft start timing values are determined by reading the FREQ, ILIM1, and ILIM2 pins. A soft start cycle is then initiated to ramp up the output of the buck converter. The first channel uses an internal 0.7 V reference for its error amplifier while the second channel's error amplifier uses the voltage on the VREFIN pin as its reference voltage until V<sub>REFIN</sub> is equal to 0.7 V, then the error amplifier defaults to the internal 0.7 V reference voltage. This method allows the second output to achieve multiple tracking configurations as will be explained later in this document.



Soft start is used to prevent the output voltage from overshooting during startup. At initial startup, the output capacitor is at zero volts;  $V_{OUT} = 0$  V. Therefore, the voltage across the inductor will be  $PV_{IN}$  during the capacitor charge phase which will create a very sharp di/dt ramp. Allowing the inductor current to rise too high can result in a large difference between the charging current and the actual load current that can result in an undesired voltage spike once the capacitor is fully charged. The soft start is active each time the IC goes out of standby or shutdown mode, power is recycled, or after a fault retry.

After a successful start-up cycle where the device is enabled, no faults have occurred, and the output voltage has reached its regulation point, the 34717 pulls the power good output signal low after a 10 ms reset delay, to indicate to the host that the device is in normal operation.

#### **PROTECTION FUNCTIONS**

The 34717 monitors the application for several fault conditions to protect the load from overstress. The reaction of the IC to these faults ranges from turning off the outputs to just alerting the host that something is wrong. In the following paragraphs, each fault condition is explained:

#### **Output Over-voltage**

An over-voltage condition occurs once the output voltage goes higher than the rising over-voltage threshold ( $V_{OVR}$ ). In this case, the power good output signal is pulled high, alerting the host that a fault is present, but the output will stay active. To avoid erroneous over-voltage conditions, a 20 µs filter is implemented. The buck converter will use its feedback loop to attempt to correct the fault. Once the output voltage falls below the falling over-voltage threshold ( $V_{OVF}$ ), the fault is cleared and the power good output signal is pulled low, the device is back in normal operation.

#### **Output Under-voltage**

An under-voltage condition occurs once the output voltage falls below the falling under-voltage threshold ( $V_{UVF}$ ). In this case, the power good output signal is pulled high, alerting the host that a fault is present, but the output will stay active. To avoid erroneous under-voltage conditions, a 20 µs filter is implemented. The buck converter will use its feedback loop to attempt to correct the fault. Once the output voltage rises above the rising under-voltage threshold ( $V_{UVR}$ ), the fault is cleared and the power good output signal is pulled low, the device is back in normal operation.

#### **Output Over-current**

This block detects over-current in the Power MOSFETs of the buck converter. It is comprised of a sense MOSFET and a comparator. The sense MOSFET acts as a current detecting device by sampling a ratio of the load current. That sample is compared via the comparator with an internal reference to determine if the output is in over-current or not. If the peak current in the output inductor reaches the over current limit ( $I_{LIM}$ ), the converter will start a cycle-by-cycle operation to limit the current, and a 10 ms over-current limit timer ( $t_{LIM}$ ) starts. The converter will stay in this mode of operation until one of the following occurs:

- The current is reduced back to the normal level before t<sub>LIM</sub> expires, and in this case normal operation is regained.
- t<sub>LIM</sub> expires without regaining normal operation, at which point the device turns off the output and the power good output signal is pulled high. At the end of a time-out period of 100 ms (t<sub>TIMEOUT</sub>), the device will attempt another soft start cycle.
- The device reaches the thermal shutdown limit (T<sub>SDFET</sub>) and turns off the output. The power good output signal is pulled high.
- The output current keeps increasing until it reaches the short-circuit current limit (I<sub>SHORT</sub>). See below for more details.

#### **Short-circuit Current Limit**

This block uses the same current detection mechanism as the over-current limit detection block. If the load current reaches the  $I_{SHORT}$  value, the device reacts by shutting down the output immediately. This is necessary to prevent damage in case of a permanent short-circuit. Then, at the end of a timeout period of 100 ms ( $t_{TIMEOUT}$ ), the device will attempt another soft start cycle.

#### **Thermal Shutdown**

Thermal limit detection block monitors the temperature of the device and protects against excessive heating. If the temperature reaches the thermal shutdown threshold ( $T_{SDFET}$ ), the converter output switches off and the power good output signal indicates a fault by pulling high. The device will stay in this state until the temperature has decreased by the hysteresis value and then After a timeout period ( $t_{TIMEOUT}$ ) of 100 ms, the device will retry automatically and the output will go through a soft start cycle. If successful normal operation is regained, the power good output signal is asserted low to indicate it.



# **TYPICAL APPLICATIONS**









#### Figure 6. 34717 Typical Application



Figure 7. 34717 Typical Application



# CONFIGURING THE OUTPUT VOLTAGE:

Both channels for the 34717 are general purpose DC-DC converters. The resistor divider to the INV node is responsible for setting the output voltage. The equation is:

$$V_{OUT} = V_{REF} \left(\frac{R1}{R2} + 1\right)$$

For channel 1: V<sub>REF</sub>=V<sub>BG</sub>=0.7V.

For channel 2: The second channel of the 34717 has an internal reference selector, thus  $V_{REF}$  can be either the voltage at VREFIN pin or the internal reference voltage  $V_{BG}$ . The reference value is given by the following condition:  $V_{REF}$ =VREFIN if VREFIN is less than  $V_{BG}$ =0.7 V. Otherwise,  $V_{REF}$ =V $_{BG}$ . Usually the output regulation voltage is calculated using the internal reference  $V_{BG}$ , and the condition  $V_{REF}$ =VREFIN is used for tracking purposes.

#### SWITCHING FREQUENCY CONFIGURATION

The switching frequency will have a value of 1.0MHz by connecting the FREQ pin to the GND. If the smallest frequency value of 200 kHz is desired, then connect the FREQ pin to VDDI. To program the switching frequency to another value, an external resistor divider must be connected to the FREQ pin to achieve the voltages given by <u>Table 5</u>.

| FREQUENCY | VOLTAGE APPLIED TO PIN FREQ |
|-----------|-----------------------------|
| 200       | 2.341 – 2.500               |
| 253       | 2.185 - 2.340               |
| 307       | 2.029 - 2.184               |
| 360       | 1.873 - 2.028               |
| 413       | 1.717 – 1.872               |
| 466       | 1.561 – 1.716               |
| 520       | 1.405 - 1.560               |
| 573       | 1.249 - 1.404               |
| 627       | 1.093 - 1.248               |
| 680       | 0.936 - 1.092               |
| 733       | 0.781 - 0.936               |
| 787       | 0.625 - 0.780               |
| 840       | 0.469 - 0.624               |
| 893       | 0.313 - 0.468               |
| 947       | 0.157 - 0.312               |
| 1000      | 0.000 - 0.156               |

 Table 5. Frequency Selection





# SOFT START ADJUSTMENT

Table 6 shows the voltage that should be applied to the ILIM1 and ILIM2 pins to get the desired soft start timing.

| Table 6. | Soft Star | Configurations |
|----------|-----------|----------------|
|----------|-----------|----------------|

| SOFT START [MS] | VOLTAGE APPLIED TO ILIM |
|-----------------|-------------------------|
| 3.2             | 1.19 - 1.49 V           |
| 1.6             | 1.50 - 1.81 V           |
| 0.8             | 1.82 - 2.13 V           |
| 0.4             | 2.14 - 2.50 V           |







### SELECTING INDUCTOR

The Inductor calculation process is the same for both Channels. The equation is the following:

$$L = D'_{MAX} * T * \frac{(V_{OUT} + I_{OUT} * (Rds(on) \_ls + r \_w))}{\Delta I_{OUT}}$$

$$D'_{MAX} = 1 - \frac{V_{OUT}}{Vin\_max}$$
Maximum Off Time Percentage
$$T$$
Switching Period
$$Rds(on)\_ls$$
Drain - to - Source
Resistance of FET
$$r\_w$$
Winding Resistance of Inductor
$$\Delta I_{OUT}$$
Output Current Ripple

#### SELECTING THE OUTPUT FILTER CAPACITOR

The following considerations are most important for the output capacitor, and not the actual Farad value: the physical size, the ESR of the capacitor, and the voltage rating.

Calculate the minimum output capacitor using the following formula:

$$Co = \frac{I_{OUT} * dt \_ I \_ rise}{TR \_ V \_ dip}$$

Transient Response percentage: TR\_% (Use a recommended value of 2 to 4% to assure a good transient response.)

Maximum Transient Voltage: TR\_V\_dip = V<sub>OUT</sub>\*TR\_%

Maximum Current Step:

$$\Delta Iout\_step = \frac{(Vin\_min-Vout)*D\_max}{Fsw*L}$$

Inductor Current Rise Time:

$$dt\_I\_rise = \frac{T*I_{OUT}}{\Delta I_{OUT}\_step}$$



The following formula is helpful to find the maximum allowed ESR.

$$ESR_{\max} = \frac{\Delta V_{OUT} * Fsw * L}{V_{OUT} (1 - D\min)}$$

The effects of the ESR is often neglected by the designers and may present a hidden danger to the ultimate supply stability. Poor quality capacitors have a widely disparate ESR value, which can make the closed loop response inconsistent.

#### **BOOTSTRAP CAPACITOR**

The bootstrap capacitor is needed to supply the gate voltage for the high-side MOSFET. This N-Channel MOSFET needs a voltage difference between its gate and source to be able to turn on. The high-side MOSFET source is the SW node, so it is not at ground and it is floating and shifting in voltage. We cannot just apply a voltage directly to the gate of the high-side that is referenced to ground. We need a voltage referenced to the SW node. This is why the bootstrap capacitor is needed. This capacitor charges during the high- side off time. The low-side will be on during that time. The SW node and the bottom of the bootstrap capacitor will be connected to ground, and the top of the capacitor will be connected to a voltage source. The capacitor will charge up to that voltage source (for example 5.0 V). Now when the low- side MOSFET switches off and the high-side MOSFET switches on, the SW nodes will rise to  $V_{IN}$ , and the voltage on the boot pin will be  $V_{CAP} + V_{IN}$ . The gate of the high-side will have  $V_{CAP}$  across it and it will be able to stay enhanced. A 0.1  $\mu$ F capacitor is a good value for this bootstrap element.

#### **TYPE III COMPENSATION NETWORK**

Power supplies are desired to offer accurate and tight regulation output voltages. A high DC gain is required to accomplish this, but with high gain comes the possibility of instability. The purpose of adding compensation to the internal error amplifier is to counteract some of the gains and phases contained in the control-to-output transfer function that could jeopardized the stability of the power supply. The Type III compensation network used for the 34717 comprises two poles (one integrator and one high frequency to cancel the zero generated from the ESR of the output capacitor) and two zeros to cancel the two poles generated from the LC filter as shown in Figure 9.



Figure 9. Type III compensation network

1. Choose a value for R1

2. Consider a Crossover frequency of one tenth of the switching frequency, set the Zero pole frequency to Fcross/10

$$F_{P0} = \frac{1}{10} F_{CROSS} = \frac{1}{2\pi * R_1 C_F}$$
$$C_F = \frac{1}{2\pi * R_1 F_{PO}}$$

3. Knowing the LC frequency, the Frequency of Zero 1 and Zero 2 in the compensation network are equal to FLC



$$F_{LC} = \frac{1}{2\pi\sqrt{L_X Co_X}} = F_{Z1} = F_{Z2}$$
$$F_{Z1} = \frac{1}{2\pi * R_F C_F} \qquad \qquad F_{Z2} = \frac{1}{2\pi * R_1 C_S}$$

This gives the result

$$R_F = \frac{1}{2\pi * C_F F_{Z1}} \qquad C_S = \frac{1}{2\pi * R_1 F_{Z2}}$$

4. Calculate  $\mathsf{R}_S$  by placing the first pole at the ESR zero frequency

$$F_{ESR} = \frac{1}{2\pi * Co_X * ESR} = F_{P_1}$$
$$F_{P_1} = \frac{1}{2\pi * R_S C_S} \longrightarrow R_S = \frac{1}{2\pi * F_{P_1} C_S}$$

5. Equating pole 2 to 5 times the Crossover Frequency achieves a faster response and a proper phase margin

$$5 \bullet F_{CROSS} = F_{P2} = \frac{1}{2\pi \bullet R_F \frac{C_F C_X}{C_F + C_x}}$$
$$C_X = \frac{C_F}{2\pi * R_F C_F F_{P2} - 1}$$

#### TRACKING CONFIGURATIONS.

This device allows two tracking configurations: Ratiometric and Co-incidental Tracking.



Figure 10. Ratiometric Tracking





Figure 11. Co-incidental Tracking

### **RATIOMETRIC TRACKING CIRCUIT CONFIGURATION**

The master voltage feedback resistor divider network is used in place of R<sub>3</sub> and R<sub>4</sub> as shown in Figure 12. The slave output is connected through its own feedback resistor divider network to the INV- pin, resistors R1 and R2. All four resistors will affect the accuracy of the system and must be 1% accurate resistors.

To achieve this tracking configuration, the master voltage must be connected in the way shown and cannot be directly connected to the VREFIN pin.



Figure 12. Ratiometric Tracking Circuit Connections

# **EQUATIONS**

- $V_{M} = V_{BG M}(1+R_{3}/R_{4})$
- $V_{\text{REFIN}} = \overline{V}_{\text{M}} * R_4 / (R_3 + R_4)$
- V<sub>REFOUT</sub> = V<sub>REFIN</sub>
- $V_{\rm S} = V_{\rm REFOUT}(1+R_1/R_2) = V_{\rm M}^* R_4/(R_3+R_4)^*(R_2+R_1)/R_2,$ if  $V_{REFOUT} < V_{BG_S}$ •  $V_S = V_{BG_S}(1+R_1/R_2)$ , if  $V_{REFOUT} \ge V_{BG_S}$





#### **CO-INCIDENTAL TRACKING CIRCUIT CONFIGURATION:**

Connect a three resistor divider to the master voltage (V<sub>M</sub>) and Route the upper tap point of the divider to the VREFIN pin, resistors R<sub>3</sub>, R<sub>4</sub>, and R<sub>5</sub> as shown in Figure 14. This resistor divider must be the same ratio as the slave output's (V<sub>S</sub>) feedback resistor divider, which in turn connects to the INV- pin, resistors  $R_1$  and  $R_2$  below (Condition:  $R_1 = R_3$  and  $R_2 = R_4 + R_5$ ). The master's feedback resistor divider would be (R3+R4) and R5. All five resistors will affect the accuracy of the system and must be 1% accurate resistors.

To achieve this tracking configuration, the master voltage must be connected in the way shown and cannot be directly connected to the VREFIN pin.



Figure 14. Co-incidental Tracking Circuit Connections

### **EQUATIONS**

- $V_{M} = V_{BG_M}[1+(R_3+R_4)/R_5]$   $V_{REFIN} = V_{M}^{*}(R_4+R_5)/(R_3+R_4+R_5)$
- V<sub>REFOUT</sub> = V<sub>REFIN</sub>
- $V_{\rm S} = V_{\rm REFOUT}(1+R_1/R_2) = V_{\rm M}^*(R_4+R_5)/(R_3+R_4+R_5)^*(R_2+R_1)/R_2 = V_{\rm M}$  if  $V_{\rm REFOUT} < V_{\rm BG-S}$
- $V_S = V_{BG S}(1+R_1/R_2)$ , if  $V_{REFOUT} \ge V_{BG_S}$





#### Figure 15. Co-incidental Tracking Plot

Not-DDR Mode (Source Only Mode) is the case when no tracking is needed. VREFIN should be connected to VDDI and the reference selection block will use the internal band gap voltage as the error amplifier's reference voltage.

A user can potentially apply a voltage to the VREFIN pin directly or through a resistor divider to get a buffered output for use in the application. The condition here is, the voltage applied to the VREFIN pin is greater than  $V_{BG}$  to guarantee that the reference selection block will not switch back to the  $V_{REFOUT}$  voltage.

# LAYOUT GUIDELINES

The layout of any switching regulator requires careful consideration. First, there are high di/dt signals present, and the traces carrying these signals need to be kept as short and as wide as possible to minimize the trace inductance, and therefore reduce the voltage spikes they can create. To do this, an understanding of the major current carrying loops is important. See Figure 16. These loops, and their associated components, should be placed in such a way as to minimize the loop size to prevent coupling to other parts of the circuit. Also, the current carrying power traces and their associated return traces should run adjacent to one another, to minimize the amount of noise coupling. If sensitive traces must cross the current carrying traces, they should be made perpendicular to one another to reduce field interaction.

Second, small signal components which connect to sensitive nodes need consideration. The critical small signal components are the ones associated with the feedback circuit. The high impedance input of the error amp is especially sensitive to noise, and the feedback and compensation components should be placed as far from the switch node, and as close to the input of the error amplifier as possible. Other critical small signal components include the bypass capacitors for VIN, VREFIN, and VDDI. Locate the bypass capacitors as close to the pin as possible.

The use of a multi-layer printed circuit board is recommended. Dedicate one layer, usually the layer under the top layer, as a ground plane. Make all critical component ground connections with vias to this layer. Make sure that the power grounds, PGND1 and PGND2 are connected directly to the ground plane and not routed through the thermal pad or analog ground. Dedicate another layer as a power plane and split this plane into local areas for common voltage nets.

The IC input supply (VIN) should be connected with a dedicated trace to the input supply. This will help prevent noise on the buck regulator's power inputs (PVIN1 and PVIN2) from injecting switching noise into the IC's analog circuitry.

In order to effectively transfer heat from the top layer to the ground plane and other layers of the printed circuit board, thermal vias need to be used in the thermal pad design. It is recommended that 5 to 9 vias be spaced evenly and have a finished diameter of 0.3 mm.



Buck Converter 1 and 2

Figure 16. Current Loop

34717



# PACKAGING

# **PACKAGING DIMENSIONS**



| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED.                   | MECHANICAL OUTLINE |                     | PRINT VERSION NOT TO SCALE |  |
|---------------------------------------------------------------------------|--------------------|---------------------|----------------------------|--|
| TITLE:<br>QFN, THERMALLY ENHANCED,<br>5 X 5 X 0.9, 0.5 PITCH, 26 TERMINAL |                    | DOCUMEN             | NT NO: 98ASA00702D REV: 0  |  |
|                                                                           |                    | STANDARD: NON-JEDEC |                            |  |
|                                                                           |                    |                     | 01 APR 2014                |  |

#### 34717





DETAIL G view rotated 90°CW

| © FREESCALE SEMICONDUCTOR, INC.<br>All RIGHTS RESERVED.                   | Mechanical ou | TLINE               | PRINT VERSION NOT TO | ) SCALE  |
|---------------------------------------------------------------------------|---------------|---------------------|----------------------|----------|
| TITLE:<br>QFN, THERMALLY ENHANCED,<br>5 X 5 X 0.9, 0.5 PITCH, 26 TERMINAL |               | DOCUMEN             | NT NO: 98ASA00702D   | REV: 0   |
|                                                                           |               | STANDARD: NON-JEDEC |                      |          |
|                                                                           |               |                     | 01 .                 | APR 2014 |



NOTES:

- 1. ALL DIMENSIONS ARE IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- 3. THIS IS A NON-JEDEC REGISTERED PACKAGE.
- 4. COPLANARITY APPLIES TO LEADS AND DIE ATTACH FLAG.
- 5. MIN. METAL GAP SHOULD BE 0.2 MM.

| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED.                   |  |         | PRINT VERSION NOT  | TO SCALE |
|---------------------------------------------------------------------------|--|---------|--------------------|----------|
| TITLE:<br>QFN, THERMALLY ENHANCED,<br>5 X 5 X 0.9, 0.5 PITCH, 26 TERMINAL |  | DOCUMEN | NT NO: 98ASA00702D | REV: O   |
|                                                                           |  | STANDAF | RD: NON-JEDEC      |          |
|                                                                           |  |         | 01                 | APR 2014 |



# **REVISION HISTORY**

| REVISION | DATE    | DESCRIPTION OF CHANGES                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.0      | 2/2006  | <ul><li>Pre-release version</li><li>Implemented Revision History page</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 2.0      | 1/2007  | <ul> <li>Initial release</li> <li>Converted format from Market Assessment to Product Preview</li> <li>Major updates to the data, form, and style</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 3.0      | 5/2007  | <ul> <li>Changed Feature from 2% to 1%, relabeled to include soft start</li> <li>Change references for 45 mΩ Integrated N-Channel Power MOSFETs to 50 mΩ</li> <li>Removed Machine Model in Maximum Ratings</li> <li>Added Channel 1 High-side MOSFET Drain Voltage Range</li> <li>Changed Output Voltage Accuracy<sup>(12),(13)</sup></li> <li>Changed Soft Start Adjusting Reference Voltage Range and Short-circuit Current Limit</li> <li>Changed High-side N-CH Power MOSFET (M4) RDS(on)<sup>(12)</sup> and Low-side N-CH Power MOSFET (M5) RDS(on)<sup>(12)</sup></li> <li>Changed M2 RDS(ON) and PVIN1 Pin Leakage Current</li> <li>Added Channel 2 High-side MOSFET Drain Voltage Range</li> <li>Changed Soft Start Adjusting Reference Voltage Range</li> <li>Changed Soft Start Adjusting Reference Voltage Range</li> <li>Changed Soft Start Adjusting Reference Voltage Range</li> <li>Changed Short-circuit Current Limit</li> <li>Changed M3 RDS(ON) and PVIN2 Pin Leakage Current</li> <li>Changed Channel 1 Soft Start Duration (Normal Mode), Over-current Limit Retry Timeout Period, and Output Under-voltage/Over-voltage Filter Delay Timer</li> <li>Changed Oscillator Default Switching Frequency</li> <li>Changed Oscillator Default Switching Frequency</li> <li>Changed Definition for Soft Start ADJUStment input (ILIM1, ILIM2)</li> <li>Changed definition for Soft Start ADJUStment input (ILIM1, ILIM2)</li> <li>Changed tab lefor Soft Start Adjustment</li> <li>Removed PC34717EP/R2 from the ordering information and added MC34717EP/R2</li> <li>Changed data sheet status to Advance Information</li> </ul> |
| 4.0      | 12/2008 | <ul> <li>Made changes to Switching Node (SW1, SW2) Pins, BOOT1, BOOT2 Pins (Referenced to SW1, SW2 Pins Respectively), Output Under-voltage Threshold, Output Over-voltage Threshold, Both channels of High-side N-CH Power MOSFET (M4) RDS(on)<sup>(12)</sup>, Both channels of Low-side N-CH Power MOSFET (M5) RDS(on)<sup>(12)</sup>, Charge Device Model</li> <li>Added Machine Model (MM), Both channels of SW2 Leakage Current (Standby and Shutdown modes), Both channels of (Error Amplifier DC Gain<sup>(14)</sup>, Error Amplifier Unit Gain Bandwidth<sup>(14)</sup>, Error Amplifier Slew Rate<sup>(14)</sup>, Error Amplifier Input Offset<sup>(14)</sup>)</li> <li>Fixed drawing for Type III compensation network</li> <li>Added the section Layout Guidelines</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 5.0      | 12/2014 | Updated case outline (changed 98ASA10728D to 98ASA00702D) as per PCN 16331                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| L        | 1       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |





#### How to Reach Us:

Home Page: freescale.com

Web Support: freescale.com/support Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document.

Freescale reserves the right to make changes without further notice to any products herein. Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/SalesTermsandConditions.

Freescale and the Freescale logo are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. SMARTMOS is a trademark of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.

© 2014 Freescale Semiconductor, Inc.

Document Number: MC34717 Rev 5.0 12/2014

