# 3.3 V / 5 V ECL JK Flip-Flop

## Description

The MC100EP35 is a higher speed/low voltage version of the EL35 JK flip-flop. The J/K data enters the master portion of the flip-flop when the clock is LOW and is transferred to the slave, and thus the outputs, upon a positive transition of the clock. The reset pin is asynchronous and is activated with a logic HIGH.

The 100 Series contains temperature compensation.

## Features

- 410 ps Propagation Delay
- Maximum Frequency > 3 GHz Typical
- PECL Mode Operating Range:
  - $V_{CC} = 3.0 \text{ V}$  to 5.5 V with  $V_{EE} = 0 \text{ V}$
- NECL Mode Operating Range:
  - $V_{CC} = 0$  V with  $V_{EE} = -3.0$  V to -5.5 V
- Open Input Default State
- Q Output Will Default LOW with Inputs Open or at  $V_{EE}$
- These Devices are Pb-Free, Halogen Free and are RoHS Compliant



# **ON Semiconductor®**

www.onsemi.com



SOIC-8 NB D SUFFIX CASE 751-07

DT SUFFIX CASE 948R-02





\*For additional marking information, refer to

Application Note <u>AND8002/D</u>.

#### ORDERING INFORMATION

See detailed ordering and shipping information on page 6 of this data sheet.



Figure 1. 8-Lead Pinout (Top View) and Logic Diagram

### Table 1. PIN DESCRIPTION

| PIN             | FUNCTION               |
|-----------------|------------------------|
| CLK*            | ECL Clock Inputs       |
| J*, K*          | ECL Signal Inputs      |
| RESET*          | ECL Asynchronous Reset |
| Q, <u>Q</u>     | ECL Data Outputs       |
| V <sub>CC</sub> | Positive Supply        |
| V <sub>EE</sub> | Negative Supply        |

\* Pins will default LOW when left open.

# Table 2. TRUTH TABLE

| J                | К         | RESET | CLK              | Qn+1        |
|------------------|-----------|-------|------------------|-------------|
| L<br>L<br>H<br>X | L H L H X |       | Z<br>Z<br>Z<br>X | Qn L H Qn L |

Z = LOW to HIGH Transition

| Characteristics                                                             | Value                       |
|-----------------------------------------------------------------------------|-----------------------------|
| Internal Input Pulldown Resistor                                            | 75 kΩ                       |
| Internal Input Pullup Resistor                                              | N/A                         |
| ESD Protection<br>Human Body Model<br>Machine Model<br>Charged Device Model | > 4 kV<br>> 200 V<br>> 2 kV |
| Moisture Sensitivity, Indefinite Time Out of Drypack (Note 1)               | Pb-Free Pkg                 |
| SOIC-8 NB<br>TSSOP-8                                                        | Level 1<br>Level 3          |
| Flammability Rating<br>Oxygen Index: 28 to 34                               | UL-94 V-0 @ 0.125 in        |
| Transistor Count                                                            | 77 Devices                  |
| Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test                      |                             |

# Table 3. ATTRIBUTES

1. For additional information, see Application Note <u>AND8003/D</u>.

## **Table 4. MAXIMUM RATINGS**

| Symbol           | Parameter                                          | Condition 1                                    | Condition 2                                                       | Rating      | Unit |
|------------------|----------------------------------------------------|------------------------------------------------|-------------------------------------------------------------------|-------------|------|
| V <sub>CC</sub>  | PECL Mode Power Supply                             | V <sub>EE</sub> = 0 V                          |                                                                   | 6           | V    |
| $V_{EE}$         | NECL Mode Power Supply                             | $V_{CC} = 0 V$                                 |                                                                   | -6          | V    |
| VI               | PECL Mode Input Voltage<br>NECL Mode Input Voltage | V <sub>EE</sub> = 0 V<br>V <sub>CC</sub> = 0 V | $\begin{array}{l} V_I \leq V_{CC} \\ V_I \geq V_{EE} \end{array}$ | 6<br>-6     | V    |
| l <sub>out</sub> | Output Current                                     | Continuous<br>Surge                            |                                                                   | 50<br>100   | mA   |
| T <sub>A</sub>   | Operating Temperature Range                        |                                                |                                                                   | -40 to +85  | °C   |
| T <sub>stg</sub> | Storage Temperature Range                          |                                                |                                                                   | -65 to +150 | °C   |
| $\theta_{JA}$    | Thermal Resistance (Junction-to-Ambient)           | 0 lfpm<br>500 lfpm                             | SOIC-8 NB                                                         | 190<br>130  | °C/W |
| $\theta_{JC}$    | Thermal Resistance (Junction-to-Case)              | Standard Board                                 | SOIC-8 NB                                                         | 41 to 44    | °C/W |
| $\theta_{JA}$    | Thermal Resistance (Junction-to-Ambient)           | 0 lfpm<br>500 lfpm                             | TSSOP-8                                                           | 185<br>140  | °C/W |
| $\theta_{JC}$    | Thermal Resistance (Junction-to-Case)              | Standard Board                                 | TSSOP-8                                                           | 41 to 44    | °C/W |
| T <sub>sol</sub> | Wave Solder (Pb-Free)                              | <2 to 3 sec @ 260°C                            |                                                                   | 265         | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. 1. JEDEC standard multilayer board – 2S2P (2 signal, 2 power)

|                 |                                   | –40°C |      |      | 25°C |      |      | 85°C |      |      |      |
|-----------------|-----------------------------------|-------|------|------|------|------|------|------|------|------|------|
| Symbol          | Characteristic                    | Min   | Тур  | Max  | Min  | Тур  | Max  | Min  | Тур  | Max  | Unit |
| I <sub>EE</sub> | Power Supply Current              | 30    | 40   | 50   | 30   | 40   | 50   | 30   | 40   | 50   | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 2)      | 2155  | 2280 | 2405 | 2155 | 2280 | 2405 | 2155 | 2280 | 2405 | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 2)       | 1355  | 1480 | 1605 | 1355 | 1480 | 1605 | 1355 | 1480 | 1605 | mV   |
| V <sub>IH</sub> | Input HIGH Voltage (Single-Ended) | 2075  |      | 2420 | 2075 |      | 2420 | 2075 |      | 2420 | mV   |
| VIL             | Input LOW Voltage (Single-Ended)  | 1355  |      | 1675 | 1355 |      | 1675 | 1355 |      | 1675 | mV   |
| I <sub>IH</sub> | Input HIGH Current                |       |      | 150  |      |      | 150  |      |      | 150  | μΑ   |
| IIL             | Input LOW Current                 | 0.5   |      |      | 0.5  |      |      | 0.5  |      |      | μΑ   |

## Table 5. 100EP DC CHARACTERISTICS, PECL (V<sub>CC</sub> = 3.3 V, V<sub>EE</sub> = 0 V (Note 1))

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

1. Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary +0.3 V to –2.2 V.

2. All loading with 50  $\Omega$  to V\_CC – 2.0 V.

Table 6. 100EP DC CHARACTERISTICS, PECL (V<sub>CC</sub> = 5.0 V, V<sub>EE</sub> = 0 V (Note 1))

|                 |                                   | <b>−40°C</b> |      |      | 25°C |      |      | 85°C |      |      |      |
|-----------------|-----------------------------------|--------------|------|------|------|------|------|------|------|------|------|
| Symbol          | Characteristic                    | Min          | Тур  | Max  | Min  | Тур  | Max  | Min  | Тур  | Max  | Unit |
| I <sub>EE</sub> | Power Supply Current              | 30           | 40   | 50   | 30   | 40   | 50   | 30   | 40   | 50   | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 2)      | 3855         | 3980 | 4105 | 3855 | 3980 | 4105 | 3855 | 3980 | 4105 | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 2)       | 3055         | 3180 | 3305 | 3055 | 3180 | 3305 | 3055 | 3180 | 3305 | mV   |
| VIH             | Input HIGH Voltage (Single-Ended) | 3775         |      | 4120 | 3775 |      | 4120 | 3775 |      | 4120 | mV   |
| V <sub>IL</sub> | Input LOW Voltage (Single-Ended)  | 3055         |      | 3375 | 3055 |      | 3375 | 3055 |      | 3375 | mV   |
| I <sub>IH</sub> | Input HIGH Current                |              |      | 150  |      |      | 150  |      |      | 150  | μΑ   |
| IIL             | Input LOW Current                 | 0.5          |      |      | 0.5  |      |      | 0.5  |      |      | μΑ   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

1. Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary +2.0 V to -0.5 V.

2. All loading with 50  $\Omega$  to V<sub>CC</sub> – 2.0 V.

#### Table 7. 100EP DC CHARACTERISTICS, NECL (V<sub>CC</sub> = 0 V; V<sub>EE</sub> = -5.5 V to -3.0 V (Note 1))

|                 |                                   | <b>−40°C</b> |       |       | 25°C  |       |       | 85°C  |       |       |      |
|-----------------|-----------------------------------|--------------|-------|-------|-------|-------|-------|-------|-------|-------|------|
| Symbol          | Characteristic                    | Min          | Тур   | Max   | Min   | Тур   | Max   | Min   | Тур   | Max   | Unit |
| I <sub>EE</sub> | Power Supply Current              | 30           | 40    | 50    | 30    | 40    | 50    | 30    | 40    | 50    | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 2)      | -1145        | -1020 | -895  | -1145 | -1020 | -895  | -1145 | -1020 | -895  | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 2)       | -1945        | -1820 | -1695 | -1945 | -1820 | -1695 | -1945 | -1820 | -1695 | mV   |
| VIH             | Input HIGH Voltage (Single-Ended) | -1225        |       | -880  | -1225 |       | -880  | -1225 |       | -880  | mV   |
| V <sub>IL</sub> | Input LOW Voltage (Single-Ended)  | -1945        |       | -1625 | -1945 |       | -1625 | -1945 |       | -1625 | mV   |
| I <sub>IH</sub> | Input HIGH Current                |              |       | 150   |       |       | 150   |       |       | 150   | μΑ   |
| ١ <sub>IL</sub> | Input LOW Current                 | 0.5          |       |       | 0.5   |       |       | 0.5   |       |       | μΑ   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

1. Input and output parameters vary 1:1 with  $V_{\mbox{\scriptsize CC}}.$ 

2. All loading with 50  $\Omega$  to V<sub>CC</sub> – 2.0 V.

|                                        |                                                                      |            | –40°C 25°C |     |            |          |     |            |          |     |      |
|----------------------------------------|----------------------------------------------------------------------|------------|------------|-----|------------|----------|-----|------------|----------|-----|------|
| Symbol                                 | Characteristic                                                       | Min        | Тур        | Max | Min        | Тур      | Max | Min        | Тур      | Мах | Unit |
| f <sub>max</sub>                       | Maximum Frequency<br>(See Figure 2. F <sub>max</sub> /JITTER)        |            | > 3        |     |            | > 3      |     |            | > 3      |     | GHz  |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay to Output Differential R, CLK to Q, $\overline{Q}$ | 200        | 400        | 480 | 200        | 410      | 490 | 200        | 420      | 575 | ps   |
| t <sub>RR</sub>                        | Reset Recovery                                                       | 150        | 80         |     | 150        | 90       |     | 150        | 100      |     | ps   |
| t <sub>S</sub><br>t <sub>H</sub>       | Setup Time<br>Hold Time                                              | 150<br>150 | 50<br>50   |     | 150<br>150 | 50<br>50 |     | 150<br>150 | 80<br>80 |     | ps   |
| t <sub>PW</sub>                        | Minimum Pulse width<br>RESET                                         | 550        | 400        |     | 550        | 400      |     | 550        | 400      |     | ps   |
| t <sub>JITTER</sub>                    | Cycle-to-Cycle Jitter<br>(See Figure 2. F <sub>max</sub> /JITTER)    |            | 0.2        | < 1 |            | 0.2      | < 1 |            | 0.2      | < 1 | ps   |
| t <sub>r</sub><br>t <sub>f</sub>       | Output Rise/Fall Times<br>Q, Q (20% – 80%)                           | 70         | 120        | 170 | 80         | 130      | 180 | 100        | 150      | 200 | ps   |
|                                        |                                                                      |            |            |     |            |          |     |            |          |     |      |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

1. Measured using a 750 mV source, 50% duty cycle clock source. All loading with 50  $\Omega$  to V<sub>CC</sub> – 2.0 V.



Figure 2. F<sub>max</sub>/Jitter



Figure 3. Typical Termination for Output Driver and Device Evaluation (See Application Note <u>AND8020/D</u> – Termination of ECL Logic Devices.)

## **ORDERING INFORMATION**

| Device         | Package                | Shipping <sup>†</sup> |
|----------------|------------------------|-----------------------|
| MC100EP35DG    | SOIC-8 NB<br>(Pb-Free) | 98 Units / Rail       |
| MC100EP35DTG   | TSSOP–8<br>(Pb-Free)   | 100 Units / Rail      |
| MC100EP35DTR2G | TSSOP–8<br>(Pb-Free)   | 2500 / Tape & Reel    |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, <u>BRD8011/D</u>.

## **Resource Reference of Application Notes**

| AN1405/D  | - | ECL Clock Distribution Techniques           |
|-----------|---|---------------------------------------------|
| AN1406/D  | _ | Designing with PECL (ECL at +5.0 V)         |
| AN1503/D  | _ | ECLinPS <sup>™</sup> I/O SPiCE Modeling Kit |
| AN1504/D  | _ | Metastability and the ECLinPS Family        |
| AN1568/D  | _ | Interfacing Between LVDS and ECL            |
| AN1672/D  | _ | The ECL Translator Guide                    |
| AND8001/D | _ | Odd Number Counters Design                  |
| AND8002/D | _ | Marking and Date Codes                      |
| AND8020/D | _ | Termination of ECL Logic Devices            |
| AND8066/D | _ | Interfacing with ECLinPS                    |
| AND8090/D | _ | AC Characteristics of ECL Devices           |

## PACKAGE DIMENSIONS

SOIC-8 NB CASE 751-07 **ISSUE AK** 



NOTES:

- NOTES:
   DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
   CONTROLLING DIMENSION: MILLIMETER.
   DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION.
   MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.
   DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.
   751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07.
- STANDARD IS 751-07.

|     | MILLIN | IETERS | INCHES |       |  |  |
|-----|--------|--------|--------|-------|--|--|
| DIM | MIN    | MAX    | MIN    | MAX   |  |  |
| Α   | 4.80   | 5.00   | 0.189  | 0.197 |  |  |
| В   | 3.80   | 4.00   | 0.150  | 0.157 |  |  |
| С   | 1.35   | 1.75   | 0.053  | 0.069 |  |  |
| D   | 0.33   | 0.51   | 0.013  | 0.020 |  |  |
| G   | 1.27   | 7 BSC  | 0.05   | D BSC |  |  |
| Н   | 0.10   | 0.25   | 0.004  | 0.010 |  |  |
| J   | 0.19   | 0.25   | 0.007  | 0.010 |  |  |
| κ   | 0.40   | 1.27   | 0.016  | 0.050 |  |  |
| М   | 0 °    | 8 °    | 0 °    | 8 °   |  |  |
| Ν   | 0.25   | 0.50   | 0.010  | 0.020 |  |  |
| S   | 5.80   | 6.20   | 0.228  | 0.244 |  |  |

#### **SOLDERING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### PACKAGE DIMENSIONS

TSSOP-8 CASE 948R-02 ISSUE A



DETAIL E

NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
   CONTROLLING DIMENSION: MILLIMETER.
- CONTROLLING DIMENSION: MILLIMETER.
   DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS. MOLD FLASH. OR GATE BURRS SHALL NOT EXCEED 0.15 (2000) DED CIDE CONTROL OF CONTR
- (0.006) PER SIDE.
   DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE.
- 5. TERMINAL NUMBERS ARE SHOWN FOR
- REFERENCE ONLY.
  DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-.

|     | MILLIMETERS |      | INCHES    |       |
|-----|-------------|------|-----------|-------|
| DIM | MIN         | MAX  | MIN       | MAX   |
| Α   | 2.90        | 3.10 | 0.114     | 0.122 |
| В   | 2.90        | 3.10 | 0.114     | 0.122 |
| C   | 0.80        | 1.10 | 0.031     | 0.043 |
| D   | 0.05        | 0.15 | 0.002     | 0.006 |
| F   | 0.40        | 0.70 | 0.016     | 0.028 |
| G   | 0.65 BSC    |      | 0.026 BSC |       |
| K   | 0.25        | 0.40 | 0.010     | 0.016 |
| L   | 4.90 BSC    |      | 0.193 BSC |       |
| м   | 0°          | 6 °  | 0°        | 6 °   |

#### ECLinPS is a registered trademark of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries.

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns me rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor dates sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights or the rights of others. ON Semiconductor and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized application. Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable at

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative