# Quad 2-Input NAND Gate with Open-Drain Outputs High-Performance Silicon-Gate CMOS

The MC74HC03A is identical in pinout to the LS03. The device inputs are compatible with Standard CMOS outputs; with pullup resistors, they are compatible with LSTTL outputs.

The HC03A NAND gate has, as its outputs, a high-performance MOS N-Channel transistor. This NAND gate can, therefore, with a suitable pullup resistor, be used in wired-AND applications. Having the output characteristic curves given in this data sheet, this device can be used as an LED driver or in any other application that only requires a sinking current.

### **Features**

- Output Drive Capability: 10 LSTTL Loads With Suitable Pullup Resistor
- Outputs Directly Interface to CMOS, NMOS and TTL
- High Noise Immunity Characteristic of CMOS Devices
- Operating Voltage Range: 2.0 to 6.0 V
- Low Input Current: 1 μA
- In Compliance With the JEDEC Standard No. 7 A Requirements
- Chip Complexity: 28 FETs or 7 Equivalent Gates
- NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant

# LOGIC DIAGRAM



Pinout: 14-Lead Packages (Top View)



1



# ON Semiconductor®

http://onsemi.com

# MARKING DIAGRAMS



SOIC-14 D SUFFIX CASE 751A





TSSOP-14 DT SUFFIX CASE 948G



Assembly Location

L, WL = Wafer Lot

Y, YY = Year W. WW = Work Week

G or ■ = Pb-Free Package

(Note: Microdot may be in either location)

# **FUNCTION TABLE**

| Inputs |   | Output |
|--------|---|--------|
| Α      | В | Υ      |
| L      | L | Z      |
| L      | Н | Z      |
| Н      | L | Z      |
| Н      | Н | L      |

Z = High Impedance

# **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 5 of this data sheet.

#### **MAXIMUM RATINGS**

| Symbol           | Parameter                                                                           | Value                          | Unit |
|------------------|-------------------------------------------------------------------------------------|--------------------------------|------|
| V <sub>CC</sub>  | DC Supply Voltage (Referenced to GND)                                               | - 0.5 to + 7.0                 | V    |
| V <sub>in</sub>  | DC Input Voltage (Referenced to GND)                                                | - 0.5 to V <sub>CC</sub> + 0.5 | V    |
| V <sub>out</sub> | DC Output Voltage (Referenced to GND)                                               | - 0.5 to V <sub>CC</sub> + 0.5 | V    |
| l <sub>in</sub>  | DC Input Current, per Pin                                                           | ± 20                           | mA   |
| l <sub>out</sub> | DC Output Current, per Pin                                                          | ± 25                           | mA   |
| I <sub>CC</sub>  | DC Supply Current, V <sub>CC</sub> and GND Pins                                     | ± 50                           | mA   |
| $P_D$            | Power Dissipation in Still Air SOIC Package <sup>†</sup> TSSOP Package <sup>†</sup> | 500<br>450                     | mW   |
| T <sub>stg</sub> | Storage Temperature                                                                 | -65 to + 150                   | °C   |
| TL               | Lead Temperature, 1 mm from Case for 10 Seconds<br>SOIC or TSSOP Package            | 260                            | °C   |

 $V_{out}$  should be constrained to the range GND  $\leq$  ( $V_{in}$  or  $V_{out}$ )  $\leq$   $V_{CC}$ . Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or  $V_{CC}$ ). Unused outputs must be left open.

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation, V<sub>in</sub> and

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

†Derating - SOIC Package: - 7 mW/°C from 65° to 125°C TSSOP Package: - 6.1 mW/°C from 65° to 125°C

# **RECOMMENDED OPERATING CONDITIONS**

| Symbol                             | Parameter                                      | Min                           | Max             | Unit               |    |
|------------------------------------|------------------------------------------------|-------------------------------|-----------------|--------------------|----|
| V <sub>CC</sub>                    | DC Supply Voltage (Referenced to GND)          | 2.0                           | 6.0             | V                  |    |
| V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage (Referenced t | 0                             | V <sub>CC</sub> | V                  |    |
| T <sub>A</sub>                     | Operating Temperature, All Package Types       |                               | <del>-</del> 55 | +125               | °C |
| t <sub>r</sub> , t <sub>f</sub>    | (Figure 1) V <sub>CC</sub>                     | = 2.0 V<br>= 4.5 V<br>= 6.0 V | 0<br>0<br>0     | 1000<br>500<br>400 | ns |

## **DESIGN GUIDE**

| Criteria                        | Value  | Unit |
|---------------------------------|--------|------|
| Internal Gate Count*            | 7.0    | ea   |
| Internal Gate Propagation Delay | 1.5    | ns   |
| Internal Gate Power Dissipation | 5.0    | μW   |
| Speed Power Product             | 0.0075 | рJ   |

<sup>\*</sup>Equivalent to a two-input NAND gate

# DC CHARACTERISTICS (Voltages Referenced to GND)

|                 |                                                   |                                                                                                                                                                         | V <sub>CC</sub>          | Guara                        | nteed Lim                    | _imit                        |      |
|-----------------|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------------------------------|------------------------------|------------------------------|------|
| Symbol          | Parameter                                         | Condition                                                                                                                                                               | V                        | -55 to 25°C                  | ≤ <b>85°C</b>                | ≤125°C                       | Unit |
| V <sub>IH</sub> | Minimum High-Level Input Voltage                  | $V_{out} = 0.1V \text{ or } V_{CC} - 0.1V$<br>$ I_{out}  \le 20 \mu A$                                                                                                  | 2.0<br>3.0<br>4.5<br>6.0 | 1.50<br>2.10<br>3.15<br>4.20 | 1.50<br>2.10<br>3.15<br>4.20 | 1.50<br>2.10<br>3.15<br>4.20 | >    |
| V <sub>IL</sub> | Maximum Low-Level Input Voltage                   | $V_{out} = 0.1V$ or $V_{CC} - 0.1V$ $ I_{out}  \le 20\mu A$                                                                                                             | 2.0<br>3.0<br>4.5<br>6.0 | 0.50<br>0.90<br>1.35<br>1.80 | 0.50<br>0.90<br>1.35<br>1.80 | 0.50<br>0.90<br>1.35<br>1.80 | >    |
| V <sub>OL</sub> | Maximum Low-Level Output<br>Voltage               | $V_{out} = 0.1V$ or $V_{CC} - 0.1V$<br>$ I_{out}  \le 20\mu A$                                                                                                          | 2.0<br>4.5<br>6.0        | 0.1<br>0.1<br>0.1            | 0.1<br>0.1<br>0.1            | 0.1<br>0.1<br>0.1            | ٧    |
|                 |                                                   | $\begin{aligned} V_{in} = V_{IH} \text{ or } V_{IL} & &  I_{out}  \leq 2.4 \text{mA} \\ &  I_{out}  \leq 4.0 \text{mA} \\ &  I_{out}  \leq 5.2 \text{mA} \end{aligned}$ | 3.0<br>4.5<br>6.0        | 0.26<br>0.26<br>0.26         | 0.33<br>0.33<br>0.33         | 0.40<br>0.40<br>0.40         |      |
| I <sub>in</sub> | Maximum Input Leakage Current                     | V <sub>in</sub> = V <sub>CC</sub> or GND                                                                                                                                | 6.0                      | ±0.1                         | ±1.0                         | ±1.0                         | μΑ   |
| Icc             | Maximum Quiescent Supply<br>Current (per Package) | $V_{in} = V_{CC}$ or GND $I_{out} = 0\mu A$                                                                                                                             | 6.0                      | 1.0                          | 10                           | 40                           | μΑ   |
| I <sub>OZ</sub> | Maximum Three-State Leakage<br>Current            | Output in High-Impedance State $V_{in} = V_{IL}$ or $V_{IH}$ $V_{out} = V_{CC}$ or GND                                                                                  | 6.0                      | ±0.5                         | ±5.0                         | ±10                          | μΑ   |

# AC CHARACTERISTICS ( $C_L = 50 \text{ pF, Input } t_f = t_f = 6 \text{ ns}$ )

|                                        |                                                                         | V <sub>CC</sub>          | Guaranteed Limit      |                       |                       |      |
|----------------------------------------|-------------------------------------------------------------------------|--------------------------|-----------------------|-----------------------|-----------------------|------|
| Symbol                                 | Parameter                                                               | V                        | -55 to 25°C           | ≤85°C                 | ≤125°C                | Unit |
| t <sub>PLZ</sub> ,<br>t <sub>PZL</sub> | Maximum Propagation Delay, Input A or B to Output Y (Figures 1 and 2)   | 2.0<br>3.0<br>4.5<br>6.0 | 120<br>45<br>24<br>20 | 150<br>60<br>30<br>26 | 180<br>75<br>36<br>31 | ns   |
| t <sub>TLH</sub> ,<br>t <sub>THL</sub> | Maximum Output Transition Time, Any Output (Figures 1 and 2)            | 2.0<br>3.0<br>4.5<br>6.0 | 75<br>27<br>15<br>13  | 95<br>32<br>19<br>16  | 110<br>36<br>22<br>19 | ns   |
| C <sub>in</sub>                        | Maximum Input Capacitance                                               |                          | 10                    | 10                    | 10                    | pF   |
| C <sub>out</sub>                       | Maximum Three-State Output Capacitance (Output in High-Impedance State) |                          | 10                    | 10                    | 10                    | pF   |

|          |                                             | Typical @ 25°C, V <sub>CC</sub> = 5.0 V, V <sub>EE</sub> = 0 V |    |
|----------|---------------------------------------------|----------------------------------------------------------------|----|
| $C_{PD}$ | Power Dissipation Capacitance (Per Buffer)* | 8.0                                                            | pF |

<sup>\*</sup>Used to determine the no–load dynamic power consumption:  $P_D = C_{PD} V_{CC}^2 f + I_{CC} V_{CC}$ .





\*Includes all probe and jig capacitance

Figure 1. Switching Waveforms

Figure 2. Test Circuit



<sup>\*</sup>The expected minimum curves are not guarantees, but are design aids.

Figure 3. Open-Drain Output Characteristics



Figure 4. Wired AND

Figure 5. LED Driver With Blanking

# **ORDERING INFORMATION**

| Device           | Package               | Shipping <sup>†</sup> |
|------------------|-----------------------|-----------------------|
| MC74HC03ADG      | SOIC-14<br>(Pb-Free)  | 55 Units / Rail       |
| MC74HC03ADR2G    | SOIC-14<br>(Pb-Free)  | 2500 / Tape & Reel    |
| MC74HC03ADTR2G   | TSSOP-14<br>(Pb-Free) | 2500 / Tape & Reel    |
| NLV74HC03ADG*    | SOIC-14<br>(Pb-Free)  | 55 Units / Rail       |
| NLV74HC03ADR2G*  | SOIC-14<br>(Pb-Free)  | 2500 / Tape & Reel    |
| NLV74HC03ADTR2G* | TSSOP-14<br>(Pb-Free) | 2500 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.
\*NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable

# **PACKAGE DIMENSIONS**

# SOIC-14 NB CASE 751A-03 ISSUE K







- NOTES:

  1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.

  2. CONTROLLING DIMENSION: MILLIMETERS.

  3. DIMENSION & DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF AT MAXIMUM MATERIAL CONDITION.

  4. DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSIONS.

  5. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE.

|            | MILLIMETERS INCHES |      |           | HES   |
|------------|--------------------|------|-----------|-------|
| DIM        | MIN                | MAX  | MIN       | MAX   |
| Α          | 1.35               | 1.75 | 0.054     | 0.068 |
| <b>A</b> 1 | 0.10               | 0.25 | 0.004     | 0.010 |
| А3         | 0.19               | 0.25 | 0.008     | 0.010 |
| ь          | 0.35               | 0.49 | 0.014     | 0.019 |
| D          | 8.55               | 8.75 | 0.337     | 0.344 |
| Е          | 3.80               | 4.00 | 0.150     | 0.157 |
| е          | 1.27               | BSC  | 0.050 BSC |       |
| Η          | 5.80               | 6.20 | 0.228     | 0.244 |
| h          | 0.25               | 0.50 | 0.010     | 0.019 |
| ۲          | 0.40               | 1.25 | 0.016     | 0.049 |
| М          | 0 °                | 7°   | 0 °       | 7°    |

# **SOLDERING FOOTPRINT\***



DIMENSIONS: MILLIMETERS

<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

# **PACKAGE DIMENSIONS**

# TSSOP-14 **DT SUFFIX** CASE 948G-01 **ISSUE B**



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER
  - TIMENSIONING AND TOLERANCING FEIT ANSI Y14.5M, 1982.
     CONTROLLING DIMENSION: MILLIMETER.
     DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.
     MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.

     DIMENSION B DOES NOT INCLUDE.

  - EXCEED 0.15 (0.006) PER SIDE.
    4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE.
    5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION.
    6. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY.

  - REFERENCE ONLY.

    7. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-.

|     | MILLIN | IETERS   | INCHES |       |
|-----|--------|----------|--------|-------|
| DIM | MIN    | MAX      | MIN    | MAX   |
| Α   | 4.90   | 5.10     | 0.193  | 0.200 |
| В   | 4.30   | 4.50     | 0.169  | 0.177 |
| С   |        | 1.20     |        | 0.047 |
| D   | 0.05   | 0.15     | 0.002  | 0.006 |
| F   | 0.50   | 0.75     | 0.020  | 0.030 |
| G   | 0.65   | 0.65 BSC |        | BSC   |
| Н   | 0.50   | 0.60     | 0.020  | 0.024 |
| J   | 0.09   | 0.20     | 0.004  | 0.008 |
| J1  | 0.09   | 0.16     | 0.004  | 0.006 |
| Κ   | 0.19   | 0.30     | 0.007  | 0.012 |
| K1  | 0.19   | 0.25     | 0.007  | 0.010 |
| L   | 6.40   | 6.40 BSC |        | BSC   |
| М   | 0 °    | 8 °      | 0 °    | 8 °   |

# **SOLDERING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and war registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC was the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any licenses under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunit

# **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative