# **Octal Bus Transceiver**

# With 5 V–Tolerant Inputs

The MC74LVX245 is an advanced high speed CMOS octal bus transceiver.

It is intended for two-way asynchronous communication between data buses. The direction of data transmission is determined by the level of the  $T/\overline{R}$  input. The output enable pin ( $\overline{OE}$ ) can be used to disable the device, so that the buses are effectively isolated.

All inputs are equipped with protection circuits against static discharge.

## Features

- High Speed:  $t_{PD} = 4.7$  ns (Typ) at  $V_{CC} = 3.3$  V
- Low Power Dissipation:  $I_{CC} = 4 \mu A$  (Max) at  $T_A = 25^{\circ}C$
- Power Down Protection Provided on Inputs
- Balanced Propagation Delays
- Low Noise:  $V_{OLP} = 0.8 V$  (Max)
- Pin and Function Compatible with Other Standard Logic Families
- Latchup Performance Exceeds 300 mA
- ESD Performance: Human Body Model > 2000 V; Machine Model > 200 V
- These Devices are Pb-Free and are RoHS Compliant

### **Application Notes**

- Do Not Force a Signal on an I/O Pin when it is an Active Output, Damage May Occur
- All Floating (High Impedance) Input or I/O Pins must be Fixed by Means of Pullup or Pulldown Resistors or Bus Terminator ICs
- A Parasitic Diode is Formed between the Bus and V<sub>CC</sub> Terminals Therefore, the LVX245 cannot be Used to Interface 5.0 V to 3.0 V Systems Directly



# **ON Semiconductor®**

http://onsemi.com



DW SUFFIX CASE 751D



PIN ASSIGNMENT



#### MARKING DIAGRAMS



### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 5 of this data sheet.



Figure 1. Logic Diagram

#### Table 1. PIN NAMES

| Pins  | Function                                 |
|-------|------------------------------------------|
| OE    | Output Enable Input                      |
| T/R   | Transmit/Receive Input                   |
| A0–A7 | Side A 3–State Inputs or 3–State Outputs |
| Bo–B7 | Side B 3–State Inputs or 3–State Outputs |

| INP | JTS | OPERATING MODE  |
|-----|-----|-----------------|
| OE  | T/R | Non-Inverting   |
| L   | L   | B Data to A Bus |
| L   | Н   | A Data to B Bus |
| Н   | Х   | Z               |

H = High Voltage Level; L = Low Voltage Level; Z = High Impedance State; X = High or Low Voltage Level and Transitions are Acceptable; For  $I_{CC}$  reasons, Do Not Float Inputs

## MAXIMUM RATINGS

| Symbol           | Parameter                                       | Value                        | Unit |
|------------------|-------------------------------------------------|------------------------------|------|
| V <sub>CC</sub>  | DC Supply Voltage                               | -0.5 to +7.0                 | V    |
| Vin              | DC Input Voltage (T/R, OE)                      | -0.5 to +7.0                 | V    |
| V <sub>I/O</sub> | DC Output Voltage                               | –0.5 to V <sub>CC</sub> +0.5 | V    |
| Ι <sub>ΙΚ</sub>  | Input Diode Current                             | -20                          | mA   |
| I <sub>OK</sub>  | Output Diode Current                            | ±20                          | mA   |
| I <sub>out</sub> | DC Output Current, per Pin                      | ±25                          | mA   |
| I <sub>CC</sub>  | DC Supply Current, V <sub>CC</sub> and GND Pins | ±75                          | mA   |
| PD               | Power Dissipation                               | 180                          | mW   |
| T <sub>stg</sub> | Storage Temperature                             | -65 to +150                  | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

# **RECOMMENDED OPERATING CONDITIONS**

| Symbol                | Parameter                                               | Min | Max             | Unit |
|-----------------------|---------------------------------------------------------|-----|-----------------|------|
| V <sub>CC</sub>       | DC Supply Voltage                                       | 2.0 | 3.6             | V    |
| V <sub>in</sub>       | DC Input Voltage (T/R, OE)                              | 0   | 5.5             | V    |
| V <sub>I/O</sub>      | DC Output Voltage                                       | 0   | V <sub>CC</sub> | V    |
| T <sub>A</sub>        | T <sub>A</sub> Operating Temperature, All Package Types |     | +85             | °C   |
| $\Delta t / \Delta V$ | Input Rise and Fall Time                                | 0   | 100             | ns/V |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

### DC ELECTRICAL CHARACTERISTICS

|                 |                                                                                      | V <sub>cc</sub>                                                            |                   | Т                  | A = 25°    | С                  | T <sub>A</sub> = -40 | ) to 85°C          |      |
|-----------------|--------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-------------------|--------------------|------------|--------------------|----------------------|--------------------|------|
| Symbol          | Parameter                                                                            | Test Conditions                                                            | V                 | Min                | Тур        | Max                | Min                  | Max                | Unit |
| V <sub>IH</sub> | High-Level Input Voltage                                                             |                                                                            | 2.0<br>3.0<br>3.6 | 1.5<br>2.0<br>2.4  |            |                    | 1.5<br>2.0<br>2.4    |                    | V    |
| V <sub>IL</sub> | Low–Level Input Voltage                                                              |                                                                            | 2.0<br>3.0<br>3.6 |                    |            | 0.5<br>0.8<br>0.8  |                      | 0.5<br>0.8<br>0.8  | V    |
| V <sub>OH</sub> | High–Level Output Voltage<br>(V <sub>in</sub> = V <sub>IH</sub> or V <sub>IL</sub> ) | $I_{OH} = -50 \ \mu A$<br>$I_{OH} = -50 \ \mu A$<br>$I_{OH} = -4 \ m A$    | 2.0<br>3.0<br>3.0 | 1.9<br>2.9<br>2.58 | 2.0<br>3.0 |                    | 1.9<br>2.9<br>2.48   |                    | V    |
| V <sub>OL</sub> | Low-Level Output Voltage<br>(V <sub>in</sub> = V <sub>IH</sub> or V <sub>IL</sub> )  | $I_{OL} = 50 \ \mu A$<br>$I_{OL} = 50 \ \mu A$<br>$I_{OL} = 4 \ m A$       | 2.0<br>3.0<br>3.0 |                    | 0.0<br>0.0 | 0.1<br>0.1<br>0.36 |                      | 0.1<br>0.1<br>0.44 | V    |
| I <sub>in</sub> | Input Leakage Current                                                                | $V_{in} = 5.5 \text{ V or GND}$<br>(T/R, $\overline{\text{OE}}$ )          | 3.6               |                    |            | ±0.1               |                      | ±1.0               | μΑ   |
| I <sub>OZ</sub> | Maximum 3-State Leakage Current                                                      | $V_{in} = V_{IL} \text{ or } V_{IH}$<br>$V_{out} = V_{CC} \text{ or } GND$ | 3.6               |                    |            | ±0.2<br>5          |                      | ±2.5               | μΑ   |
| I <sub>CC</sub> | Quiescent Supply Current                                                             | $V_{in} = V_{CC}$ or GND                                                   | 3.6               |                    |            | 4.0                |                      | 40.0               | μΑ   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

## AC ELECTRICAL CHARACTERISTICS (Input $t_f = t_f = 3.0 \text{ ns}$ )

|                                        |                                                |                                                              |                                                  | Т   | A = 25°     | С            | T <sub>A</sub> = -40 | to 85°C      |      |
|----------------------------------------|------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------|-----|-------------|--------------|----------------------|--------------|------|
| Symbol                                 | Parameter                                      | Test Con                                                     | ditions                                          | Min | Тур         | Max          | Min                  | Max          | Unit |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay<br>Input to Output           | V <sub>CC</sub> = 2.7 V                                      | C <sub>L</sub> = 15 pF<br>C <sub>L</sub> = 50 pF |     | 6.1<br>8.6  | 10.7<br>14.2 | 1.0<br>1.0           | 13.5<br>17.0 | ns   |
|                                        |                                                | $V_{CC} = 3.3 \pm 0.3 \text{ V}$                             | C <sub>L</sub> = 15 pF<br>C <sub>L</sub> = 50 pF |     | 4.7<br>7.2  | 6.6<br>10.1  | 1.0<br>1.0           | 8.0<br>11.5  |      |
| t <sub>PZL</sub> ,<br>t <sub>PZH</sub> | Output Enable Time to<br>High and Low Level    | $V_{CC} = 2.7 V$<br>$R_L = 1 k\Omega$                        | C <sub>L</sub> = 15 pF<br>C <sub>L</sub> = 50 pF |     | 9.0<br>11.5 | 16.9<br>20.4 | 1.0<br>1.0           | 20.5<br>24.0 | ns   |
|                                        |                                                | $V_{CC} = 3.3 \pm 0.3 \text{ V}$ $R_{L} = 1 \text{ k}\Omega$ | C <sub>L</sub> = 15 pF<br>C <sub>L</sub> = 50 pF |     | 7.1<br>9.6  | 11.0<br>14.5 | 1.0<br>1.0           | 13.0<br>16.5 |      |
| t <sub>PLZ</sub> ,<br>t <sub>PHZ</sub> | Output Disable Time From<br>High and Low Level | $V_{CC} = 2.7 V$<br>$R_L = 1 k\Omega$                        | C <sub>L</sub> = 50 pF                           |     | 11.5        | 18.0         | 1.0                  | 21.0         | ns   |
|                                        |                                                | $V_{CC} = 3.3 \pm 0.3 \text{ V}$ $R_{L} = 1 \text{ k}\Omega$ | C <sub>L</sub> = 50 pF                           |     | 9.6         | 12.8         | 1.0                  | 14.5         |      |
| t <sub>OSHL</sub><br>t <sub>OSLH</sub> | Output-to-Output Skew<br>(Note 1)              | $V_{CC} = 2.7 V$<br>$V_{CC} = 3.3 \pm 0.3 V$                 | C <sub>L</sub> = 50 pF<br>C <sub>L</sub> = 50 pF |     |             | 1.5<br>1.5   |                      | 1.5<br>1.5   | ns   |

 Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH-to-LOW (t<sub>OSHL</sub>) or LOW-to-HIGH (t<sub>OSLH</sub>); parameter guaranteed by design.

# **CAPACITIVE CHARACTERISTICS**

|                  |                                        | $T_A = 25^{\circ}C$ $T_A = -40 \text{ to } 85^{\circ}$ |     | to 85°C |     |     |      |
|------------------|----------------------------------------|--------------------------------------------------------|-----|---------|-----|-----|------|
| Symbol           | Parameter                              | Min                                                    | Тур | Max     | Min | Max | Unit |
| C <sub>in</sub>  | Input Capacitance (T/R, OE)            |                                                        | 4   | 10      |     | 10  | pF   |
| C <sub>I/O</sub> | Maximum 3-State I/O Capacitance        |                                                        | 8   |         |     |     | pF   |
| C <sub>PD</sub>  | Power Dissipation Capacitance (Note 2) |                                                        | 21  |         |     |     | pF   |

2.  $C_{PD}$  is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation:  $I_{CC(OPR)} = C_{PD} \bullet V_{CC} \bullet f_{in} + I_{CC}/8$  (per bit).  $C_{PD}$  is used to determine the no–load dynamic power consumption;  $P_D = C_{PD} \bullet V_{CC}^2 \bullet f_{in} + I_{CC} \bullet V_{CC}$ .

# **NOISE CHARACTERISTICS** (Input $t_f = t_f = 3.0$ ns, $C_L = 50$ pF, $V_{CC} = 3.3$ V, Measured in SOIC Package)

|                  |                                              |  | 25°C |      |
|------------------|----------------------------------------------|--|------|------|
| Symbol           | I Characteristic                             |  | Max  | Unit |
| V <sub>OLP</sub> | Quiet Output Maximum Dynamic V <sub>OL</sub> |  | 0.8  | V    |
| V <sub>OLV</sub> | Quiet Output Minimum Dynamic V <sub>OL</sub> |  | -0.8 | V    |
| V <sub>IHD</sub> | Minimum High Level Dynamic Input Voltage     |  | 2.0  | V    |
| V <sub>ILD</sub> | Maximum Low Level Dynamic Input Voltage      |  | 0.8  | V    |

# SWITCHING WAVEFORMS





Figure 2.

**TEST CIRCUITS** 



\*Includes all probe and jig capacitance



\*Includes all probe and jig capacitance

Figure 5. 3–State Test Circuit

#### **ORDERING INFORMATION**

| Device          | Package               | Shipping <sup>†</sup> |
|-----------------|-----------------------|-----------------------|
| MC74LVX245DWR2G | SOIC-20<br>(Pb-Free)  | 1000 / Tape & Reel    |
| MC74LVX245DTR2G | TSSOP-20<br>(Pb-Free) | 2500 / Tape & Reel    |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

## PACKAGE DIMENSIONS

TSSOP-20 CASE 948E-02 **ISSUE C** 



NOTES:

 DTES:
 DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
 CONTROLLING DIMENSION: MILLIMETER.
 DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.
 DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION.
 INTERLEAD FLASH OR PROTRUSION.
 SHALL NOT EXCEED 0.25 (0.010) PER SIDE.
 DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL

CONDITION. 5. TERMINAL NUMBERS ARE SHOWN FOR 6.

TERMINAL NOMBERS ARE SHOWN REFERENCE ONLY.
 DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE – W–.

|     | MILLIN      | IETERS   | INC       | HES   |  |
|-----|-------------|----------|-----------|-------|--|
| DIM | MIN         | MAX      | MIN       | MAX   |  |
| Α   | 6.40        | 6.60     | 0.252     | 0.260 |  |
| В   | 4.30        | 4.50     | 0.169     | 0.177 |  |
| C   |             | 1.20     |           | 0.047 |  |
| D   | 0.05 0.15   |          | 0.002     | 0.006 |  |
| F   | 0.50        | 0.75     | 0.020     | 0.030 |  |
| G   | 0.65        | BSC      | 0.026 BSC |       |  |
| н   | 0.27        | 0.37     | 0.011     | 0.015 |  |
| J   | 0.09        | 0.20     | 0.004     | 0.008 |  |
| J1  | 0.09        | 0.16     | 0.004     | 0.006 |  |
| K   | 0.19        | 0.30     | 0.007     | 0.012 |  |
| K1  | I 0.19 0.25 |          | 0.007     | 0.010 |  |
| L   |             | 6.40 BSC |           | BSC   |  |
| Μ   | 0°          | 8°       | 0°        | 8°    |  |



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### PACKAGE DIMENSIONS

SOIC-20 CASE 751D-05 ISSUE G



NOTES:

- 1. DIMENSIONS ARE IN MILLIMETERS.
- 2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994.
- 3. DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSION.
- MAXIMUM MOLD PROTRUSION 0.15 PER SIDE.
  DIMENSION B DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF B DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIMETERS |       |  |  |  |
|-----|-------------|-------|--|--|--|
| DIM | MIN         | MAX   |  |  |  |
| Α   | 2.35        | 2.65  |  |  |  |
| A1  | 0.10        | 0.25  |  |  |  |
| В   | 0.35        | 0.49  |  |  |  |
| C   | 0.23        | 0.32  |  |  |  |
| D   | 12.65       | 12.95 |  |  |  |
| Ε   | 7.40        | 7.60  |  |  |  |
| е   | 1.27        | BSC   |  |  |  |
| Н   | 10.05       | 10.55 |  |  |  |
| h   | 0.25        | 0.75  |  |  |  |
| L   | 0.50        | 0.90  |  |  |  |
| θ   | 0 °         | 7 °   |  |  |  |

ON Semiconductor and the use are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdt/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product for any such unintended or unauthorized application. Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This liter

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative