

# STD40NF03L

## N-channel 30V - 0.0090Ω - 40A - DPAK Low gate charge STripFET™ II Power MOSFET

### **General features**

| Туре       | V <sub>DSS</sub> | R <sub>DS(on)</sub> | I <sub>D</sub> |
|------------|------------------|---------------------|----------------|
| STD40NF03L | 30V              | <0.011Ω             | 40A            |

- Logic level device
- Optimal R<sub>DS(on)</sub> x Q<sub>g</sub> trade-off
- Conduction losses reduced
- Switching losses reduced
- Low threshold drive

### Description

This application specific Power MOSFET is the third generation of STMicroelectronics unique "Single Feature Size™" strip-based process. The resulting transistor shows the best trade-off between on-resistance and gate charge. When used as high and low side in buck regulators, it gives the best performance in terms of both conduction and switching losses. This is extremely important for motherboards where fast switching and high efficiency are of paramount importance.

### Applications

Switching application

### Order codes

### Internal schematic diagram



| Γ | Part number  | Marking  | Package | Packaging   |
|---|--------------|----------|---------|-------------|
|   | STD40NF03LT4 | D40NF03L | DPAK    | Tape & reel |

## Contents

| 1 | Electrical ratings                      | 3  |
|---|-----------------------------------------|----|
| 2 | Electrical characteristics              | 4  |
|   | 2.1 Electrical characteristics (curves) | 6  |
| 3 | Test circuit                            | 8  |
| 4 | Package mechanical data                 | 9  |
| 5 | Packing mechanical data 1               | 1  |
| 6 | Revision history1                       | 12 |



## 1 Electrical ratings

| Table 1. | Absolute maxim | um ratings |
|----------|----------------|------------|
|          |                | amiaamige  |

| Symbol                         | Parameter                                            | Value     | Unit |
|--------------------------------|------------------------------------------------------|-----------|------|
| V <sub>DS</sub>                | Drain-source voltage ( $V_{GS} = 0$ )                | 30        | V    |
| V <sub>DGR</sub>               | Drain-gate voltage ( $R_{GS} = 20 \text{ k}\Omega$ ) | 30        | V    |
| V <sub>GS</sub>                | Gate- source voltage                                 | ± 20      | V    |
| I <sub>D</sub> <sup>(1)</sup>  | Drain current (continuous) at $T_C = 25^{\circ}C$    | 40        | А    |
| ۱ <sub>D</sub>                 | Drain current (continuous) at $T_C = 100^{\circ}C$   | 28        | А    |
| I <sub>DM</sub> <sup>(2)</sup> | Drain current (pulsed)                               | 160       | А    |
| P <sub>tot</sub>               | Total dissipation at $T_C = 25^{\circ}C$             | 80        | W    |
|                                | Derating Factor                                      | 0.53      | W/°C |
| dv/dt <sup>(3)</sup>           | Peak diode recovery voltage slope                    | 5.5       | V/ns |
| $E_{AS}^{(4)}$                 | Single pulse avalanche energy                        | 850       | mJ   |
| T <sub>stg</sub>               | Storage temperature                                  | 55 to 175 | °C   |
| Тј                             | Max. operating junction temperature                  | 55 to 175 |      |

1. Current limited by package

2. Pulse width limited by safe operating area.

3. I<sub>SD</sub>  $\leq$ 0A, di/dt  $\leq$ 50A/µs, V<sub>DD</sub>  $\leq$ V<sub>(BR)DSS</sub>, T<sub>j</sub>  $\leq$ T<sub>JMAX</sub>

4. Starting  $T_j = 25 \text{ °C}$ ,  $I_D = 20A$ ,  $V_{DD} = 25V$ 

| Rthj-case | Thermal resistance junction-case max           | 1.88 | °C/W |
|-----------|------------------------------------------------|------|------|
| Rthj-amb  | Thermal resistance junction-ambient max        | 100  | °C/W |
| TJ        | Maximum lead temperature for soldering purpose | 300  | °C   |

## 2 Electrical characteristics

(T<sub>CASE</sub>=25°C unless otherwise specified)

|                      | • • • • • • • • • • • • • • • • • • • •                  |                                                                    |      |                  |                  |          |
|----------------------|----------------------------------------------------------|--------------------------------------------------------------------|------|------------------|------------------|----------|
| Symbol               | Parameter                                                | Test conditions                                                    | Min. | Тур.             | Max.             | Unit     |
| V <sub>(BR)DSS</sub> | Drain-source<br>breakdown voltage                        | I <sub>D</sub> = 250μA, V <sub>GS</sub> =0                         | 30   |                  |                  | V        |
| I <sub>DSS</sub>     | Zero gate voltage<br>drain current (V <sub>GS</sub> = 0) | $V_{DS}$ = max rating<br>$V_{DS}$ = max rating,<br>$T_{C}$ = 125°C |      |                  | 1<br>10          | μΑ<br>μΑ |
| I <sub>GSS</sub>     | Gate-body leakage<br>current (V <sub>DS</sub> = 0)       | $V_{GS} = \pm 20V$                                                 |      |                  | ±100             | nA       |
| V <sub>GS(th)</sub>  | Gate threshold voltage                                   | $V_{DS} = V_{GS}, I_D = 250 \mu A$                                 | 1    |                  |                  | V        |
| R <sub>DS(on)</sub>  | Static drain-source on resistance                        | $V_{GS} = 10V$ , $I_D = 20A$<br>$V_{GS} = 5V$ , $I_D = 10A$        |      | 0.0090<br>0.0150 | 0.0110<br>0.0195 | Ω<br>Ω   |

#### Table 3. On/off states

#### Table 4. Dynamic

| Symbol                                                                        | Parameter                                                                  | Test conditions                                                                         | Min. | Тур.                  | Max. | Unit                 |
|-------------------------------------------------------------------------------|----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|------|-----------------------|------|----------------------|
| 9 <sub>fs</sub> <sup>(1)</sup>                                                | Forward<br>transconductance                                                | V <sub>DS</sub> = 15V <sub>,</sub> I <sub>D</sub> = 20A                                 |      | 23                    |      | S                    |
| C <sub>iss</sub><br>C <sub>oss</sub><br>C <sub>rss</sub>                      | Input capacitance<br>Output capacitance<br>Reverse transfer<br>capacitance | V <sub>DS</sub> = 25V, f = 1MHz,<br>V <sub>GS</sub> = 0                                 |      | 1440<br>560<br>135    |      | pF<br>pF<br>pF       |
| t <sub>d(on)</sub><br>t <sub>r</sub><br>t <sub>d(off)</sub><br>t <sub>f</sub> | Turn-on delay time<br>Rise time<br>Turn-off delay time<br>Fall time        | $V_{DD} = 15V, I_D = 20A$ $R_G = 4.7\Omega V_{GS} = 5V$ (see <i>Figure 13</i> )         |      | 22<br>165<br>21<br>25 |      | ns<br>ns<br>ns<br>ns |
| Q <sub>g</sub><br>Q <sub>gs</sub><br>Q <sub>gd</sub>                          | Total gate charge<br>Gate-source charge<br>Gate-drain charge               | $V_{DD} = 15V, I_D = 40A,$<br>$V_{GS} = 5V, R_G = 4.7\Omega$<br>(see <i>Figure 14</i> ) |      | 22.5<br>9<br>12       | 30   | nC<br>nC<br>nC       |

1. Pulsed: Pulse duration =  $300 \ \mu s$ , duty cycle 1.5%.

| Symbol                                                 | Parameter                                                                    | Test conditions                                                                                      | Min. | Тур.            | Max.      | Unit          |
|--------------------------------------------------------|------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|------|-----------------|-----------|---------------|
| I <sub>SD</sub><br>I <sub>SDM</sub> <sup>(1)</sup>     | Source-drain current<br>Source-drain current<br>(pulsed)                     |                                                                                                      |      |                 | 40<br>160 | A<br>A        |
| V <sub>SD</sub> <sup>(2)</sup>                         | Forward on voltage                                                           | $I_{SD} = 20A, V_{GS} = 0$                                                                           |      |                 | 1.3       | V             |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse recovery time<br>Reverse recovery charge<br>Reverse recovery current | $I_{SD} = 40A, di/dt = 100A/\mu s,$<br>$V_{DD} = 20V, T_j = 150^{\circ}C$<br>(see <i>Figure 15</i> ) |      | 42<br>52<br>2.5 |           | ns<br>nC<br>A |

Table 5.Source drain diode

1. Pulse width limited by safe operating area.

2. Pulsed: Pulse duration = 300  $\mu$ s, duty cycle 1.5%



### 2.1 Electrical characteristics (curves)

### Figure 1. Safe operating area







Figure 2.













**Thermal impedance** 



### Figure 7. Gate charge vs. gate-source voltage Figure 8. Capacitance variations





Figure 11. Source-drain diode forward characteristics



Figure 10. Normalized on resistance vs. temperature



Figure 12. Normalized breakdown voltage vs. temperature





## 3 Test circuit

Figure 13. Switching times test circuit for resistive load



Figure 15. Test circuit for inductive load switching and diode recovery times







Figure 14. Gate charge test circuit





Figure 18. Switching time waveform



## 4 Package mechanical data

In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a Lead-free second level interconnect. The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com



| DIM  |      | mm.  |      | inch  |       |       |
|------|------|------|------|-------|-------|-------|
| DIM. | MIN. | ТҮР  | MAX. | MIN.  | TYP.  | MAX.  |
| А    | 2.2  |      | 2.4  | 0.086 |       | 0.094 |
| A1   | 0.9  |      | 1.1  | 0.035 |       | 0.043 |
| A2   | 0.03 |      | 0.23 | 0.001 |       | 0.009 |
| В    | 0.64 |      | 0.9  | 0.025 |       | 0.035 |
| b4   | 5.2  |      | 5.4  | 0.204 |       | 0.212 |
| С    | 0.45 |      | 0.6  | 0.017 |       | 0.023 |
| C2   | 0.48 |      | 0.6  | 0.019 |       | 0.023 |
| D    | 6    |      | 6.2  | 0.236 |       | 0.244 |
| D1   |      | 5.1  |      |       | 0.200 |       |
| E    | 6.4  |      | 6.6  | 0.252 |       | 0.260 |
| E1   |      | 4.7  |      |       | 0.185 |       |
| е    |      | 2.28 |      |       | 0.090 |       |
| e1   | 4.4  |      | 4.6  | 0.173 |       | 0.181 |
| Н    | 9.35 |      | 10.1 | 0.368 |       | 0.397 |
| L    | 1    |      |      | 0.039 |       |       |
| (L1) |      | 2.8  |      |       | 0.110 |       |
| L2   |      | 0.8  |      |       | 0.031 |       |
| L4   | 0.6  |      | 1    | 0.023 |       | 0.039 |
| R    |      | 0.2  |      |       | 0.008 |       |
| V2   | 0°   |      | 8°   | 0°    |       | 8°    |
|      |      | 1    |      |       |       |       |

### **DPAK MECHANICAL DATA**





## 5 Packing mechanical data

#### **DPAK FOOTPRINT**





#### **TAPE AND REEL SHIPMENT**

51

# 6 Revision history

| Date        | Revision | Changes                         |
|-------------|----------|---------------------------------|
| 21-Jun-2004 | 9        | Preliminary data                |
| 11-Jul-2006 | 10       | New template, no content change |
| 20-Feb-2007 | 11       | Typo mistake on page 1          |



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2007 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

