# ne<mark>x</mark>peria

#### Important notice

Dear Customer,

On 7 February 2017 the former NXP Standard Product business became a new company with the tradename **Nexperia**. Nexperia is an industry leading supplier of Discrete, Logic and PowerMOS semiconductors with its focus on the automotive, industrial, computing, consumer and wearable application markets

In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below.

Instead of <u>http://www.nxp.com</u>, <u>http://www.philips.com/</u> or <u>http://www.semiconductors.philips.com/</u>, use <u>http://www.nexperia.com</u>

Instead of sales.addresses@www.nxp.com or sales.addresses@www.semiconductors.philips.com, use **salesaddresses@nexperia.com** (email)

Replace the copyright notice at the bottom of each page or elsewhere in the document, depending on the version, as shown below:

- © NXP N.V. (year). All rights reserved or © Koninklijke Philips Electronics N.V. (year). All rights reserved

Should be replaced with:

- © Nexperia B.V. (year). All rights reserved.

If you have any questions related to the data sheet, please contact our nearest sales office via e-mail or telephone (details via **salesaddresses@nexperia.com**). Thank you for your cooperation and understanding,

Kind regards,

Team Nexperia

# INTEGRATED CIRCUITS



Product data Replaces data sheet 74ABT/H16273 of 1998 Feb 27 2004 Feb 12





# 74ABT16273

#### FEATURES

- 16-bit D-type edge triggered flip-flops
- Output capability: +64 mA/-32 mA
- TTL input and output switching levels
- Live insertion/extraction permitted
- Power-up reset
- Latch-up protection exceeds 500mA per JEDEC Std 17
- ESD protection exceeds 2000V per MIL STD 883 Method 3015 and 200 V per Machine Model

#### DESCRIPTION

The 74ABT16273 high-performance BiCMOS device combines low static and dynamic power dissipation with high speed and high output drive.

This part is a 16-bit edge triggered D-type flip-flop with non-inverting high drive outputs. This device can be used as two 8-bit flip-flops or one 16-bit flip-flop. When the clock (CP) goes High, the data on the D inputs is stored and the Q outputs display the stored data.

This device also features a master reset ( $\overline{\text{MR}}$ ) that resets all flip-flops to the Low state when  $\overline{\text{MR}}$  is set to the Low state.

#### QUICK REFERENCE DATA

| SYMBOL                               | PARAMETER                                 | CONDITIONS<br>T <sub>amb</sub> = 25°C; GND = 0V | TYPICAL    | UNIT |
|--------------------------------------|-------------------------------------------|-------------------------------------------------|------------|------|
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>An to Bn or Bn to An | $C_L = 50 pF;$<br>$V_{CC} = 5.0 V$              | 2.5<br>2.0 | ns   |
| C <sub>IN</sub>                      | Input capacitance                         | $V_{I} = 0V \text{ or } V_{CC}$                 | 4          | pF   |
| ICCH                                 | Quiescent supply current                  | Outputs High; $V_{CC} = 5.5V$                   | 200        | μΑ   |
| I <sub>CCL</sub>                     | Quescent supply current                   | Outputs low; $V_{CC} = 5.5V$                    | 8          | mA   |

#### ORDERING INFORMATION

| PACKAGES                     | TEMPERATURE RANGE | OUTSIDE NORTH AMERICA | DWG NUMBER |
|------------------------------|-------------------|-----------------------|------------|
| 48-Pin Plastic SSOP Type III | –40°C to +85°C    | 74ABT16273 DL         | SOT370-1   |
| 48-Pin Plastic TSSOP Type II | -40°C to +85°C    | 74ABT16273 DGG        | SOT362-1   |

#### LOGIC SYMBOL



#### **PIN DESCRIPTION**

| PIN NUMBER                                                     | SYMBOL                    | NAME AND<br>FUNCTION                   |
|----------------------------------------------------------------|---------------------------|----------------------------------------|
| 1, 24                                                          | 1 <u>MR</u> , 2 <u>MR</u> | Master reset input<br>(active-Low)     |
| 2, 3, 5, 6, 8, 9, 11, 12,13,<br>14, 16, 17, 19, 20, 22, 23     | 1Q0-1Q7<br>2Q0-2Q7        | Data outputs                           |
| 47, 46, 44, 43, 41, 40, 38, 37, 36, 35, 33, 32, 30, 29, 27, 26 | 1D0-1D7<br>2D0-2D7        | Data inputs                            |
| 25, 48                                                         | 1CP, 2CP                  | Clock pulse input (active rising edge) |
| 4, 10, 15, 21, 28, 34, 39, 45                                  | GND                       | Ground (0V)                            |
| 7, 18, 31, 42                                                  | V <sub>CC</sub>           | Positive supply voltage                |

## 74ABT16273

#### LOGIC SYMBOL (IEEE/IEC)

16-bit D-type flip-flop



#### **FUNCTION TABLE**

|     | Inputs |     | Output         | operating     |
|-----|--------|-----|----------------|---------------|
| nMR | nCP    | nDX | nQ0-nQ7        | mode          |
| L   | Х      | Х   | L              | Reset (clear) |
| н   | ↑      | h   | Н              | Load "1"      |
| н   | ↑      | I   | L              | Load "0"      |
| Н   | L      | Х   | Q <sub>0</sub> | Retain state  |

H = High voltage level h = high voltage level one set-up time prior to the Low-to-High clock transition

Low voltage level =

Low voltage level one set-up time prior to the Low-to-High I = clock transition

Х = Don't care

L

 $\hat{\uparrow} = \text{Low-to-High clock transition}$  $Q_0 = \text{Output as it was}$ 

#### **PIN CONFIGURATION**

|     |       | ,    |     |
|-----|-------|------|-----|
| 1MR | 1     | 48   | CP  |
| 1Q0 | 2     | 47   | 1D0 |
| !Q1 | 3     | 46   | 1D1 |
| GND | 4     | 45   | GND |
| 1Q2 | 5     | 44   | 1D2 |
| 1Q3 | 6     | 43   | 1D3 |
| VCC | 7     | 42   | VCC |
| 1Q4 | 8     | 41   | 1D4 |
| 1Q5 | 9     | 40   | 1D5 |
| GND | 10    | 39   | GND |
| 1Q6 | 11    | 38   | 1D6 |
| 1Q7 | 12    | 37   | 1D7 |
| 2Q0 | 13    | 36   | 2D0 |
| 2Q1 | 14    | 35   | 2D1 |
| GND | 15    | 34   | GND |
| 2Q2 | 16    | 33   | 2D2 |
| 2Q3 | 17    | 32   | 2D3 |
| VCC | 18    | 31   | VCC |
| 2Q4 | 19    | 30   | 2D4 |
| 2Q5 | 20    | 29   | 2D5 |
| GND | 21    | 28   | GND |
| 2Q6 | 22    | 27   | 2D6 |
| 2Q7 | 23    | 26   | 2D7 |
| 2MR | 24    | 25   | 2CP |
|     | SHOO  | 0.54 |     |
|     | 0/100 | 004  |     |

# 74ABT16273

LOGIC DIAGRAM



#### ABSOLUTE MAXIMUM RATINGS<sup>1, 2</sup>

| SYMBOL           | PARAMETER                      | L PARAMETER CONDITIONS      |              | UNIT |
|------------------|--------------------------------|-----------------------------|--------------|------|
| V <sub>CC</sub>  | DC supply voltage              |                             | -0.5 to -7.0 | V    |
| I <sub>IK</sub>  | DC input diode current         | V <sub>1</sub> < 0          | -18          | mA   |
| VI               | DC input voltage <sup>3</sup>  |                             | -1.2 to +7.0 | V    |
| I <sub>OK</sub>  | DC output diode current        | V <sub>O</sub> < 0          | -50          | mA   |
| V <sub>OUT</sub> | DC output voltage <sup>3</sup> | Output in Off or High state | -0.5 to +5.5 | V    |
|                  |                                | Output in Low state         | 128          |      |
| IOUT             | DC output current              | Output in High state        | -64          | - mA |
| T <sub>stg</sub> | Storage temperature range      |                             | -65 to +150  | °C   |

NOTES:

1. Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

2. The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction temperatures which are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150°C.

3. The input and output negative voltage ratings may be exceeded if the input and output clamp current ratings are observed.

#### **RECOMMENDED OPERATING CONDITIONS**

| SYMBOL           | PARAMETER                                           | LIM | UNIT            |      |
|------------------|-----------------------------------------------------|-----|-----------------|------|
|                  |                                                     | MIN | МАХ             |      |
| V <sub>CC</sub>  | DC supply voltage                                   | 4.5 | 5.5             | V    |
| VI               | Input voltage                                       | 0   | V <sub>CC</sub> | V    |
| V <sub>IH</sub>  | High-level input voltage                            | 2.0 |                 | V    |
| V <sub>IL</sub>  | Input voltage                                       |     | 0.8             | V    |
| I <sub>ОН</sub>  | High-level output current                           |     | -32             | mA   |
| I <sub>OL</sub>  | Low-level output current                            |     | 64              | mA   |
| Δt/Δv            | Input transition rise or fall rate; Outputs enabled | 0   | 10              | ns/V |
| T <sub>amb</sub> | Operating free-air temperature range                | -40 | +85             | °C   |

# 74ABT16273

#### **DC ELECTRICAL CHARACTERISTICS**

|                  |                                                      |                                                                                |     | LIMITS       |      |     |                          |    |  |
|------------------|------------------------------------------------------|--------------------------------------------------------------------------------|-----|--------------|------|-----|--------------------------|----|--|
| SYMBOL PARAMETER |                                                      | TEST CONDITIONS                                                                |     | Temp = +25°C |      |     | Temp = -40°C<br>to +85°C |    |  |
|                  |                                                      |                                                                                | MIN | ТҮР          | MAX  | MIN | MAX                      | 1  |  |
| V <sub>IK</sub>  | Input clamp voltage                                  | V <sub>CC</sub> = 4.5V; I <sub>IK</sub> = -18mA                                |     | 0.9          | -1.2 |     | -1.2                     | V  |  |
|                  |                                                      | $V_{CC}$ = 4.5V; $I_{OH}$ = -3mA; $V_I$ = $V_{IL}$ or $V_{IH}$                 | 2.5 | 2.9          |      | 2.5 |                          |    |  |
| V <sub>OH</sub>  | High-level output voltage                            | $V_{CC}$ = 5.0V; $I_{OH}$ = -3mA; $V_I$ = $V_{IL}$ or $V_{IH}$                 | 3.0 | 3.4          |      | 3.0 |                          | V  |  |
|                  |                                                      | $V_{CC}$ = 4.5V; $I_{OH}$ = -32mA; $V_{IL}$ or $V_{IH}$                        | 2.0 | 2.4          |      | 2.0 |                          | 1  |  |
| V <sub>OL</sub>  | Low-level output voltage                             | $V_{CC}$ = 4.5V; $I_{OL}$ = 64mA; $V_I$ = $V_{IL}$ or $V_{IH}$                 |     | 0.42         | 0.55 |     | 0.55                     |    |  |
| V <sub>RST</sub> | Power-up output<br>voltage <sup>3</sup>              | $V_{CC}$ = 5.5V; I <sub>O</sub> = 1mA; V <sub>I</sub> = GND or V <sub>CC</sub> |     | 0.13         | 0.55 |     | 0.55                     | V  |  |
| łı               | Input leakage current                                | $V_{CC} = 5.5V; V_1 = V_{CC} \text{ or GND}$                                   |     | ±0.1         | ±1   |     | ±1                       | μA |  |
| I <sub>OFF</sub> | Power-off leakage<br>current                         | $V_{CC}\text{=}$ 0.0V; $V_{O} \text{ or } V_{I} < 4.5 \text{V}$                |     | ±5.0         | ±100 |     | ±100                     | μA |  |
| Ι <sub>Ο</sub>   | output current <sup>1</sup>                          | $V_{CC} = 5.5V; V_{O} = 2.5V$                                                  | -50 | -70          | -180 | -50 | -180                     | mA |  |
| I <sub>CEX</sub> | Output High leakage<br>current                       | $V_{CC}$ = 5.5V; $V_{O}$ = 5.5V; $V_{I}$ = GND or $V_{CC}$                     |     | 5.0          | 50   |     | 50                       | μA |  |
| ICCH             |                                                      | $V_{CC}$ = 5.5V; Outputs High, $V_{I}$ = GND or $V_{CC}$                       |     | 0.2          | 1    |     | 1                        | mA |  |
| I <sub>CCL</sub> | Quiescent supply current                             | $V_{CC}$ = 5.5V; Outputs Low, $V_I$ = GND or $V_{CC}$                          |     | 8            | 19   |     | 19                       |    |  |
| $\Delta I_{CC}$  | Additional supply current per input pin <sup>2</sup> | $V_{CC}$ = 5.5V; One input at 3.4V.<br>Other inputs at $V_{CC}$ or GND         |     | 5            | 100  |     | 100                      | μA |  |

#### NOTES:

Not more than one output should be tested at a time, and the duration of the test should not exceed one second.
 This is the increase in supply current for each input at 3.4V.
 For valid test results, data must not be loaded into the flip-flops (or latches) after applying the power.

#### **AC CHARACTERISTICS**

 $GND = 0V; t_R = t_F = 2.5ns; C_L = 50pF; R_L = 500\Omega;$ 

|                                      |                                 |   | LIMITS                                              |            |            |                                                                   |            |      |
|--------------------------------------|---------------------------------|---|-----------------------------------------------------|------------|------------|-------------------------------------------------------------------|------------|------|
| SYMBOL                               | DL PARAMETER WAVEFORM           |   | T <sub>amb</sub> = +25°C<br>V <sub>CC</sub> = +5.0V |            |            | T <sub>amb</sub> = −40 to +85 °C<br>V <sub>CC</sub> = +5.0V ±0.5V |            | UNIT |
|                                      |                                 |   | MIN                                                 | ТҮР        | MAX        | MIN                                                               | MAX        |      |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>nCP to nQx | 1 | 1.5<br>1.2                                          | 2.5<br>2.0 | 3.4<br>2.7 | 1.5<br>1.2                                                        | 4.0<br>3.0 | ns   |
| t <sub>PHL</sub>                     | Propagation delay<br>nMR to nQx | 2 | 1.9                                                 | 3.7        | 4.3        | 1.9                                                               | 5.3        | ns   |
| f <sub>MAX</sub>                     | Maximum clock frequency         | 1 | 150                                                 | 240        |            | 150                                                               |            | MHz  |

Product data

#### AC SETUP REQUIREMENTS

GND = 0V;  $t_R = t_F = 2.5 \text{ns}$ ;  $C_L = 50 \text{pF}$ ;  $R_L = 500 \Omega$ 

|                                          |                                       |          |                                         | LII            | MITS                                                              |      |
|------------------------------------------|---------------------------------------|----------|-----------------------------------------|----------------|-------------------------------------------------------------------|------|
| SYMBOL                                   | PARAMETER                             | WAVEFORM | T <sub>amb</sub> =<br>V <sub>CC</sub> = | +25°C<br>+5.0V | T <sub>amb</sub> = −40 to +85 °C<br>V <sub>CC</sub> = +5.0V ±0.5V | UNIT |
|                                          |                                       |          | MIN                                     | TYP            | MIN                                                               |      |
| t <sub>S</sub> (H)<br>t <sub>S</sub> (L) | Setup time, High or Low<br>nDx to nCP | 3        | 2.0<br>2.0                              | 1.0<br>1.0     | 2.0<br>2.0                                                        | ns   |
| t <sub>h</sub> (H)<br>t <sub>h</sub> (L) | Hold time, High or Low<br>nDx to nCP  | 3        | 0<br>0                                  | -0.6<br>-0.6   | 0<br>0                                                            | ns   |
| t <sub>W</sub> (H)<br>t <sub>W</sub> (L) | Clock pulse width<br>High or Low      | 1        | 3.3<br>3.3                              | 1.2<br>1.0     | 3.3<br>3.3                                                        | ns   |
| t <sub>W</sub> (L)                       | Master Reset pulse width, Low         | 2        | 3.3                                     | 1.1            | 3.3                                                               | ns   |
| t <sub>REC</sub>                         | Recovery time<br>nMR + nCP            | 2        | 2.0                                     | 0.0            | 2.0                                                               | ns   |

#### AC WAVEFORMS

 $V_{M}$  = 1.5V,  $V_{IN}$  = GND to 2.7V



Waveform 1. Propagation Delay, Clock Input to Output, Clock Pulse Width, and Maximum Clock Frequency



Waveform 2. Master Reset Pulse Width, Master Reset to Output Delay and Master Reset to Clock Recovery Time



Waveform 3. Data Setup and Hold Times

# 74ABT16273

#### **TEST CIRCUIT AND WAVEFORM**



 $R_T$  = Termination resistance should be equal to  $Z_{OUT}$  of pulse generators.

| FAMILY  |          |           | INPUT PULSE REQUIREMENTS |                |                |  |  |  |  |  |
|---------|----------|-----------|--------------------------|----------------|----------------|--|--|--|--|--|
| Ar      | mplitude | Rep. Rate | t <sub>W</sub>           | t <sub>R</sub> | t <sub>F</sub> |  |  |  |  |  |
| 74ABT16 | 3.0V     | 1MHz      | 500ns                    | 2.5ns          | 2.5ns          |  |  |  |  |  |

SH00059

Product data

# 16-bit D-type flip-flop

### 74ABT16273



Product data

# 16-bit D-type flip-flop

## 74ABT16273



# 74ABT16273

#### **REVISION HISTORY**

| Rev | Date     | Description                                                                                                                                      |
|-----|----------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| _3  | 20040212 | Product data (9397 750 12892); 853-1793 ECN 01–A15421 of 26 January 2004.<br>Replaces data sheet 74ABT_H16273_2 of 1998 Feb 27 (9397 750 03489). |
|     |          | Modifications:                                                                                                                                   |
|     |          | <ul> <li>Delete all references to 74ABTH16273 (product discontinued).</li> </ul>                                                                 |
| _2  | 19980227 | Product data (9397 750 03489); ECN 853-1793 19027 of 27 February 1998. Supersedes initial version.                                               |

## 74ABT16273

#### Data sheet status

| Level | Data sheet status <sup>[1]</sup> | Product<br>status <sup>[2]</sup> <sup>[3]</sup> | Definitions                                                                                                                                                                                                                                                                                          |
|-------|----------------------------------|-------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | Objective data                   | Development                                     | This data sheet contains data from the objective specification for product development.                                                                                                                                                                                                              |
|       | Preliminary data                 | Qualification                                   | Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                                                                                                                  |
|       | Preliminary data                 | Quanneation                                     | This data sheet contains data from the preliminary specification. Supplementary data will be published<br>at a later date. Philips Semiconductors reserves the right to change the specification without notice, in<br>order to improve the design and supply the best possible product.             |
| Ш     | Product data                     | Production                                      | This data sheet contains data from the product specification. Philips Semiconductors reserves the<br>right to make changes at any time in order to improve the design, manufacturing and supply. Relevant<br>changes will be communicated via a Customer Product/Process Change Notification (CPCN). |

[1] Please consult the most recently issued data sheet before initiating or completing a design.

[2] The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.

[3] For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.

#### Definitions

Short-form specification — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### Disclaimers

Life support — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes in the products—including circuits, standard cells, and/or software—described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

#### Contact information

For additional information please visit http://www.semiconductors.philips.com. Fax:

sales.addresses@www.semiconductors.philips.com

For sales offices addresses send e-mail to:

Fax: +31 40 27 24825

© Koninklijke Philips Electronics N.V. 2004 All rights reserved. Printed in U.S.A.

Date of release: 02-04

9397 750 12892

Let's make things better.



Document order number:

