# 1. General description

The 74ABT841 high performance BiCMOS device combines low static and dynamic power dissipation with high speed and high output drive.

The 74ABT841 bus interface register is designed to provide extra data width for wider data/address paths of buses carrying parity.

The 74ABT841 consists of ten D-type latches with 3-state outputs. The flip-flops appear transparent to the data when latch enable (LE) is HIGH. This allows asynchronous operation, as the output transition follows the data in transition. On the LE HIGH-to-LOW transition, the data that meets the set-up and hold time is latched.

Data appears on the bus when the output enable ( $\overline{OE}$ ) is LOW. When  $\overline{OE}$  is HIGH the output is in the high-impedance state.

### 2. Features and benefits

- High speed parallel latches
- Extra data width for wide address/data paths or buses carrying parity
- Ideal where high speed, light loading, or increased fan-in are required with MOS microprocessors
- Broadside pinout
- Output capability: +64 mA and -32 mA
- Power-up 3-state
- Power-up reset
- Latch-up protection exceeds 500 mA per JESD78B class II level A
- ESD protection:
  - HBM JESD22-A114F exceeds 2000 V
  - MM JESD22-A115-A exceeds 200 V



#### **Ordering information** 3.

| Table 1. Orderin | ng information       |         |                                                                           |          |  |  |  |  |  |  |
|------------------|----------------------|---------|---------------------------------------------------------------------------|----------|--|--|--|--|--|--|
| Type number      | Package              |         |                                                                           |          |  |  |  |  |  |  |
|                  | Temperature<br>range | Name    | Description                                                               | Version  |  |  |  |  |  |  |
| 74ABT841D        | –40 °C to +85 °C     | SO24    | plastic small outline package; 24 leads;<br>body width 7.5 mm             | SOT137-1 |  |  |  |  |  |  |
| 74ABT841DB       | –40 °C to +85 °C     | SSOP24  | plastic shrink small outline package; 24 leads;<br>body width 5.3 mm      | SOT340-1 |  |  |  |  |  |  |
| 74ABT841PW       | –40 °C to +85 °C     | TSSOP24 | plastic thin shrink small outline package; 24 leads;<br>body width 4.4 mm | SOT355-1 |  |  |  |  |  |  |

#### **Functional diagram** 4.





74ABT841 **Product data sheet** 

# 5. Pinning information

### 5.1 Pinning



### 5.2 Pin description

| Table 2.         Pin description |                                        |                                          |
|----------------------------------|----------------------------------------|------------------------------------------|
| Symbol                           | Pin                                    | Description                              |
| ŌĒ                               | 1                                      | output enable input (active LOW)         |
| D0 to D9                         | 2, 3, 4, 5, 6, 7, 8, 9,10, 11          | data input                               |
| GND                              | 12                                     | ground (0 V)                             |
| LE                               | 13                                     | latch enable input (active falling edge) |
| Q0 to Q9                         | 23, 22, 21, 20, 19, 18, 17, 16, 15, 14 | data output                              |
| V <sub>CC</sub>                  | 24                                     | positive supply voltage                  |

# 6. Functional description

| Table | 3.         | Function | table <sup>[1]</sup> |
|-------|------------|----------|----------------------|
| IUDIC | <b>U</b> . | i unouon |                      |

| Input |              |    | Output   | Operating mode |
|-------|--------------|----|----------|----------------|
| OE    | LE           | nD | Q0 to Q9 |                |
| L     | Н            | L  | L        | transparent    |
| L     | Н            | Н  | Н        |                |
| L     | $\downarrow$ | I  | L        | latched        |
| L     | $\downarrow$ | h  | Н        |                |
| Н     | Х            | Х  | Z        | high-impedance |
| L     | L            | Х  | NC       | hold           |

[1] H = HIGH voltage level;

h = HIGH voltage level one set-up time prior to the LOW-to-HIGH LE transition;

L = LOW voltage level;

I = LOW voltage level one set-up time prior to the LOW-to-HIGH LE transition;

 $\downarrow$  = HIGH-to-LOW clock transition;

NC = no change;

X = don't care;

Z = high-impedance OFF-state.

# 7. Limiting values

#### Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter               | Conditions                        | Min             | Max  | Unit |
|------------------|-------------------------|-----------------------------------|-----------------|------|------|
| V <sub>CC</sub>  | supply voltage          |                                   | -0.5            | +7.0 | V    |
| VI               | input voltage           |                                   | <u>[1]</u> –1.2 | +7.0 | V    |
| Vo               | output voltage          | output in OFF-state or HIGH-state | <u>[1]</u> –0.5 | +5.5 | V    |
| I <sub>IK</sub>  | input clamping current  | V <sub>1</sub> < 0 V              | -18             | -    | mA   |
| I <sub>OK</sub>  | output clamping current | V <sub>O</sub> < 0 V              | -50             | -    | mA   |
| lo               | output current          | output in LOW-state               | -               | 128  | mA   |
| Tj               | junction temperature    |                                   | [2] _           | 150  | °C   |
| T <sub>stg</sub> | storage temperature     |                                   | -65             | +150 | °C   |

[1] The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

[2] The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction temperatures which are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150 °C.

# 8. Recommended operating conditions

| Symbol<br>V <sub>CC</sub> | Parameter                           | Conditions  | Min | <b>T</b> |                 |      |
|---------------------------|-------------------------------------|-------------|-----|----------|-----------------|------|
|                           | 1 14                                |             |     | Тур      | Max             | Unit |
|                           | supply voltage                      |             | 4.5 | -        | 5.5             | V    |
| VI                        | input voltage                       |             | 0   | -        | V <sub>CC</sub> | V    |
| V <sub>IH</sub>           | HIGH-level input voltage            |             | 2.0 | -        | -               | V    |
| V <sub>IL</sub>           | LOW-level input voltage             |             | -   | -        | 0.8             | V    |
| I <sub>OH</sub>           | HIGH-level output current           |             | -32 | -        | -               | mA   |
| I <sub>OL</sub>           | LOW-level output current            |             | -   | -        | 64              | mA   |
| $\Delta t / \Delta V$     | input transition rise and fall rate |             | 0   | -        | 5               | ns/V |
| T <sub>amb</sub>          | ambient temperature                 | in free air | -40 | -        | +85             | °C   |

# 9. Static characteristics

| Symbol                | Parameter                             | Conditions                                                                               |            | 25 °C |       |      | –40 °C t | o +85 °C | Unit |
|-----------------------|---------------------------------------|------------------------------------------------------------------------------------------|------------|-------|-------|------|----------|----------|------|
|                       |                                       |                                                                                          |            | Min   | Тур   | Max  | Min      | Max      |      |
| V <sub>IK</sub>       | input clamping voltage                | $V_{CC} = 4.5 \text{ V}; \text{ I}_{IK} = -18 \text{ mA}$                                |            | -1.2  | -0.9  | -    | -1.2     | -        | V    |
| V <sub>OH</sub>       | HIGH-level output                     | $V_{I} = V_{IL} \text{ or } V_{IH}$                                                      |            |       |       |      |          |          |      |
|                       | voltage                               | $V_{CC} = 4.5 \text{ V}; \text{ I}_{OH} = -3 \text{ mA}$                                 |            | 2.5   | 3.5   | -    | 2.5      | -        | V    |
|                       |                                       | $V_{CC} = 5.0 \text{ V}; \text{ I}_{OH} = -3 \text{ mA}$                                 |            | 3.0   | 4.0   | -    | 3.0      | -        | V    |
|                       |                                       | $V_{CC} = 4.5 \text{ V}; \text{ I}_{OH} = -32 \text{ mA}$                                |            | 2.0   | 2.6   | -    | 2.0      | -        | V    |
| V <sub>OL</sub>       | LOW-level output voltage              |                                                                                          |            | -     | 0.42  | 0.55 | -        | 0.55     | V    |
| V <sub>OL(pu)</sub>   | power-up LOW-level<br>output voltage  | $V_{CC}$ = 5.5 V; I <sub>O</sub> = 1 mA;<br>V <sub>I</sub> = GND or V <sub>CC</sub>      | <u>[1]</u> | -     | 0.13  | 0.55 | -        | 0.55     | V    |
| I <sub>I</sub>        | input leakage current                 | $V_{CC}$ = 5.5 V; $V_I$ = GND or 5.5 V                                                   |            |       |       |      |          |          |      |
|                       |                                       | control pins                                                                             |            | -     | ±0.01 | ±1.0 | -        | ±1.0     | μΑ   |
|                       |                                       | data pins                                                                                |            | -     | ±5    | ±100 | -        | ±100     | μΑ   |
| I <sub>OFF</sub>      | power-off leakage<br>current          | $V_{CC}$ = 0 V; $V_{I}$ or $V_{O} \leq 4.5$ V                                            |            | -     | ±5.0  | ±100 | -        | ±100     | μΑ   |
| I <sub>O(pu/pd)</sub> | power-up/power-down<br>output current | $V_{CC}$ = 2.0 V; $V_{O}$ = 0.5 V;<br>V <sub>I</sub> = GND or V <sub>CC</sub> ; OEn HIGH | [2]        | -     | ±5.0  | ±50  | -        | ±50      | μΑ   |
| l <sub>oz</sub>       | OFF-state output current              | $V_{CC}$ = 5.5 V; $V_I$ = $V_{IL}$ or $V_{IH}$                                           |            |       |       |      |          |          |      |
|                       |                                       | $V_{O} = 2.7 V$                                                                          |            | -     | 5.0   | 50   | -        | 50       | μΑ   |
|                       |                                       | $V_{O} = 0.5 V$                                                                          |            | -     | -5.0  | -50  | -        | -50      | μΑ   |
| I <sub>LO</sub>       | output leakage current                | HIGH-state; $V_O = 5.5 V$ ;<br>$V_{CC} = 5.5 V$ ; $V_I = GND$ or $V_{CC}$                |            | -     | 5.0   | 50   | -        | 50       | μΑ   |
| lo                    | output current                        | $V_{CC} = 5.5 \text{ V}; V_{O} = 2.5 \text{ V}$                                          | [3]        | -180  | -100  | -50  | -180     | -50      | mΑ   |

#### **NXP Semiconductors**

# 74ABT841

10-bit bus interface latch; 3-state

| Symbol Parameter |                           | Conditions                                                                                         |            |     | 25 °C |     | –40 °C t | o +85 °C | Unit |
|------------------|---------------------------|----------------------------------------------------------------------------------------------------|------------|-----|-------|-----|----------|----------|------|
|                  |                           |                                                                                                    |            | Min | Тур   | Max | Min      | Max      |      |
| I <sub>CC</sub>  | supply current            | $V_{CC}$ = 5.5 V; $V_I$ = GND or $V_{CC}$                                                          |            |     |       |     |          |          |      |
|                  |                           | outputs HIGH-state                                                                                 |            | -   | 0.5   | 250 | -        | 250      | μA   |
|                  |                           | outputs LOW-state                                                                                  |            | -   | 25    | 38  | -        | 38       | mA   |
|                  |                           | outputs disabled                                                                                   |            | -   | 0.5   | 250 | -        | 250      | μA   |
| $\Delta I_{CC}$  | additional supply current | per input pin; V <sub>CC</sub> = 5.5 V; one input at 3.4 V; other inputs at V <sub>CC</sub> or GND | <u>[4]</u> | -   | 0.5   | 1.5 | -        | 1.5      | mA   |
| CI               | input capacitance         | $V_I = 0 V \text{ or } V_{CC}$                                                                     |            | -   | 4     | -   | -        | -        | pF   |
| Co               | output capacitance        | outputs disabled; $V_0 = 0 V$ or $V_{CC}$                                                          |            | -   | 7     | -   | -        | -        | pF   |

#### Table 6. Static characteristics ...continued

[1] For valid test results, data must not be loaded into the flip-flops (or latches) after applying the power.

[2] This parameter is valid for any V<sub>CC</sub> between 0 V and 2.1 V with a transition time of up to 10 ms. For V<sub>CC</sub> = 2.1 V to V<sub>CC</sub> = 5 V  $\pm$  10 %, a transition time of up to 100  $\mu$ s is permitted.

[3] Not more than one output should be tested at a time, and the duration of the test should not exceed one second.

[4] This is the increase in supply current for each input at 3.4 V.

# **10.** Dynamic characteristics

#### Table 7.Dynamic characteristics

GND = 0 V; for test circuit, see <u>Figure 9</u>.

| Symbol Parameter   |                                     | Conditions              |   | 25 °C; | V <sub>CC</sub> = | 5.0 V | -40 °C to +70 °C;<br>V <sub>CC</sub> = 5.0 V ± 0.5 V |     | Unit |
|--------------------|-------------------------------------|-------------------------|---|--------|-------------------|-------|------------------------------------------------------|-----|------|
|                    |                                     |                         |   | Min    | Тур               | Max   | Min                                                  | Max |      |
| t <sub>PLH</sub>   | LOW to HIGH                         | Dn to Qn; see Figure 5  |   | 2.1    | 4.1               | 5.5   | 2.1                                                  | 6.2 | ns   |
|                    | propagation delay                   | LE to Qn; see Figure 6  |   | 2.1    | 4.1               | 5.9   | 2.1                                                  | 6.5 | ns   |
| t <sub>PHL</sub>   | HIGH to LOW                         | Dn to Qn; see Figure 5  |   | 2.0    | 4.0               | 5.5   | 2.0                                                  | 6.2 | ns   |
|                    | propagation delay                   | LE to Qn; see Figure 6  |   | 2.8    | 4.6               | 6.2   | 2.8                                                  | 6.7 | ns   |
| t <sub>PZH</sub>   | OFF-state to HIGH propagation delay | OE to Qn; see Figure 7  |   | 1.0    | 3.0               | 4.5   | 1.0                                                  | 5.3 | ns   |
| t <sub>PZL</sub>   | OFF-state to LOW propagation delay  | OE to Qn; see Figure 7  |   | 2.2    | 4.1               | 5.6   | 2.2                                                  | 6.3 | ns   |
| t <sub>PHZ</sub>   | HIGH to OFF-state propagation delay | OE to Qn; see Figure 7  |   | 2.7    | 4.7               | 6.2   | 2.7                                                  | 7.1 | ns   |
| t <sub>PLZ</sub>   | LOW to OFF-state propagation delay  | OE to Qn; see Figure 7  |   | 2.8    | 4.6               | 6.1   | 2.8                                                  | 6.5 | ns   |
| t <sub>su(H)</sub> | set-up time HIGH                    | Dn to LE; see Figure 8  |   | 2.5    | 1.0               | -     | 2.5                                                  | -   | ns   |
| t <sub>su(L)</sub> | set-up time LOW                     | Dn to LE; see Figure 8  |   | 1.5    | 0                 | -     | 1.5                                                  | -   | ns   |
| t <sub>h(H)</sub>  | hold time HIGH                      | Dn to LE; see Figure 8  |   | 1.5    | 0.2               | -     | 1.5                                                  | -   | ns   |
| t <sub>h(L)</sub>  | hold time LOW                       | Dn to LE; see Figure 8  | - | +1.0   | -0.8              | -     | 1.0                                                  | -   | ns   |
| t <sub>WH</sub>    | pulse width HIGH                    | LE; see Figure 6        |   | 3.3    | 1.9               | -     | 3.3                                                  | -   | ns   |
| t <sub>WL</sub>    | pulse width LOW                     | LE; see <u>Figure 6</u> |   | 3.3    | 1.9               | -     | 3.3                                                  | -   | ns   |

# 74ABT841

# 11. Waveforms



 $V_{\text{OL}}$  and  $V_{\text{OH}}$  are typical voltage output levels that occur with the output load.





#### **NXP Semiconductors**

# 74ABT841

#### 10-bit bus interface latch; 3-state



V<sub>EXT</sub> = Test voltage for switching times.

#### Fig 9. Test circuit for measuring switching times

#### Table 8.Test data

| Input |                |                |                                 | Load  |       | V <sub>EXT</sub>                    |                                     |                                     |
|-------|----------------|----------------|---------------------------------|-------|-------|-------------------------------------|-------------------------------------|-------------------------------------|
| VI    | f <sub>l</sub> | t <sub>W</sub> | t <sub>r</sub> , t <sub>f</sub> | CL    | RL    | t <sub>PHL</sub> , t <sub>PLH</sub> | t <sub>PZH</sub> , t <sub>PHZ</sub> | t <sub>PZL</sub> , t <sub>PLZ</sub> |
| 3.0 V | 1 MHz          | 500 ns         | $\leq$ 2.5 ns                   | 50 pF | 500 Ω | open                                | open                                | 7.0 V                               |

10-bit bus interface latch; 3-state

# 12. Package outline



#### Fig 10. Package outline SOT137-1 (SO24)

All information provided in this document is subject to legal disclaimers.

74ABT841

10-bit bus interface latch; 3-state



#### Fig 11. Package outline SOT340-1 (SSOP24)

All information provided in this document is subject to legal disclaimers.

74ABT841

10-bit bus interface latch; 3-state



Fig 12. Package outline SOT355-1 (TSSOP24)

74ABT841

# **13. Abbreviations**

| Table 9. | Abbreviations                                   |
|----------|-------------------------------------------------|
| Acronym  | Description                                     |
| BiCMOS   | Bipolar Complementary Metal-Oxide Semiconductor |
| DUT      | Device Under Test                               |
| ESD      | ElectroStatic Discharge                         |
| HBM      | Human Body Model                                |
| MM       | Machine Model                                   |

# 14. Revision history

#### Table 10.Revision history

| Document ID    | Release date                        | Data sheet status     | Change notice | Supersedes   |
|----------------|-------------------------------------|-----------------------|---------------|--------------|
| 74ABT841 v.4   | 20111107                            | Product data sheet    | -             | 74ABT841 v.3 |
| Modifications: | <ul> <li>Legal pages upd</li> </ul> | ated.                 |               |              |
| 74ABT841 v.3   | 20100325                            | Product data sheet    | -             | 74ABT841 v.2 |
| 74ABT841 v.2   | 20100302                            | Product data sheet    | -             | 74ABT841     |
| 74ABT841       | 19950906                            | Product specification | -             | -            |

# 15. Legal information

#### 15.1 Data sheet status

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

#### 15.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

### 15.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Rev. 4 — 7 November 2011

# 74ABT841

#### 10-bit bus interface latch; 3-state

**Non-automotive qualified products** — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond

# 16. Contact information

NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

### 15.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: <a href="mailto:salesaddresses@nxp.com">salesaddresses@nxp.com</a>

# 74ABT841

#### 10-bit bus interface latch; 3-state

### **17. Contents**

| 1    | General description 1              |
|------|------------------------------------|
| 2    | Features and benefits 1            |
| 3    | Ordering information 2             |
| 4    | Functional diagram 2               |
| 5    | Pinning information 3              |
| 5.1  | Pinning                            |
| 5.2  | Pin description 3                  |
| 6    | Functional description 4           |
| 7    | Limiting values 4                  |
| 8    | Recommended operating conditions 5 |
| 9    | Static characteristics 5           |
| 10   | Dynamic characteristics 6          |
| 11   | Waveforms 7                        |
| 12   | Package outline 9                  |
| 13   | Abbreviations 12                   |
| 14   | Revision history 12                |
| 15   | Legal information 13               |
| 15.1 | Data sheet status 13               |
| 15.2 | Definitions 13                     |
| 15.3 | Disclaimers                        |
| 15.4 | Trademarks 14                      |
| 16   | Contact information 14             |
| 17   | Contents 15                        |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2011.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 7 November 2011 Document identifier: 74ABT841