

# **TDA18204HN**

# Cable pre-processor and low-power silicon tuner

Rev. 2 — 12 July 2013

**Product short data sheet** 

### 1. General description

TDA18204HN is a cable pre-processor coupled with a low-power silicon tuner to address the front-end part of cable modems and gateways.

The cable pre-processor allows for smooth signal processing by a wideband receiver connected to its output. It inputs single ended cable signal and provides amplification, tilt compensation in the 42 MHz to 1 GHz bandwidth, low-pass filtering to reject signals above 1 GHz and provides a balanced output signal.

The low-power silicon tuner can be used for the battery-powered "emergency call" function of the Cable gateways. It provides a single channel reception using as little power as possible. The output signal of the low-power silicon tuner section is a low-IF signal, interfacing a narrowband ADC at system level.

TDA18204HN copes with all cable standards worldwide and interfaces ideally to NXP Full Spectrum Transceiver (FST) product family to make the full multi-stream RF front end of a cable receiver or cable modem in a very small form factor, while providing with no additional component the low-power path for VoIP in battery operated mode.

### 2. Features and benefits

- RF front end for FST family of products
- Very low-Noise Figure (NF); 3.9 dB typical
- Very low-power consumption; 360 mW in wideband application
- Direct interfacing to the cable with single ended input
- Covers all cable standards worldwide
- Input frequency range up to 1 GHz
- Gain control to provide a stable output power irrespective of the input power
- Cable tilt correction to provide a flat output spectrum whatever the distance from the cable head-end to the user
- Balanced output to drive directly a high-performance ADC like the one implemented in NXP FST products
- Narrowband low-power silicon tuner
- Additional outputs for optional standalone tuners or Loop-Through (LT)



Cable pre-processor and low-power silicon tuner

### 3. Quick reference data

Table 1. Quick reference data

| Symbol              | Parameter                         | Conditions                                                              | Min          | Тур        | Max  | Unit   |
|---------------------|-----------------------------------|-------------------------------------------------------------------------|--------------|------------|------|--------|
| •                   | processor                         |                                                                         |              | -71-       |      |        |
| V <sub>CC</sub>     | supply voltage                    |                                                                         | 3.13         | 3.3        | 3.47 | V      |
| I <sub>CC</sub>     | supply current                    | Standby mode                                                            | -            | 6          | -    | mA     |
|                     |                                   | Standby mode with LT ON                                                 | -            | 52         | -    | mA     |
|                     |                                   | operation mode                                                          | <u>[1]</u> _ | 109        | -    | mA     |
| f <sub>RF</sub>     | RF frequency                      | channel edge                                                            | 42           | -          | 1002 | MHz    |
| NF                  | noise figure                      | maximum gain; f = 500 MHz                                               | -            | 3.9        | -    | dB     |
| G <sub>v(max)</sub> | maximum voltage gain              | f = 500 MHz                                                             | -            | 41         | -    | dB     |
| G <sub>v(min)</sub> | minimum voltage gain              |                                                                         | -            | -17        | -    | dB     |
| $\alpha_{\sf gtc}$  | gain tilt compensation            | setting 1                                                               | [2] _        | +15.5      | -    | dB     |
|                     |                                   | setting 2                                                               | [2] _        | +10.5      | -    | dB     |
|                     |                                   | setting 3                                                               | [2] _        | +5.5       | -    | dB     |
|                     |                                   | setting 4                                                               | [2] _        | +3.5       | -    | dB     |
|                     |                                   | setting 5                                                               | [2] _        | 0          | -    | dB     |
|                     |                                   | setting 6                                                               | [2] _        | -4.5       | -    | dB     |
|                     |                                   | setting 7                                                               | [2] _        | -8         | -    | dB     |
| СТВ                 | composite triple beat             | 135 channels at 75 dB $\mu$ V, flat plan. worst case in frequency range | <u>[3]</u> _ | -60        | -    | dB     |
| CSO                 | composite second-order distortion | 135 channels at 75 dBμV, flat plan. worst case in frequency range       | [3] -        | <b>–57</b> | -    | dB     |
| Low-powe            | r silicon tuner                   |                                                                         |              |            |      |        |
| f <sub>RF</sub>     | RF frequency                      | channel edge                                                            | 42           | -          | 1002 | MHz    |
| NF <sub>tun</sub>   | tuner noise figure                | maximum gain                                                            | -            | 4.3        | -    | dB     |
| φ <sub>n</sub>      | phase noise                       | worst case in the RF range                                              |              |            |      |        |
|                     |                                   | 10 kHz                                                                  | -            | -90        | -    | dBc/Hz |
|                     |                                   | 100 kHz                                                                 | -            | -100       | -    | dBc/Hz |
| Р                   | power dissipation                 |                                                                         | -            | 560        | -    | mW     |
| $lpha_{image}$      | image rejection                   |                                                                         | -            | 62         | -    | dB     |

<sup>[1]</sup> Without GPO and LTO.

# 4. Ordering information

Table 2. Ordering information

| Type number   | Package |                                                                                                                  |           |  |
|---------------|---------|------------------------------------------------------------------------------------------------------------------|-----------|--|
|               | Name    | Description                                                                                                      | Version   |  |
| TDA18204HN/C1 | HVQFN36 | plastic thermal enhanced very thin quad flat package; no leads; 36 terminals; body 6 $\times$ 6 $\times$ 0.85 mm | SOT1092-3 |  |

TDA18204HN\_SDS All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2013. All rights reserved.

<sup>[2]</sup> A positive tilt correction (for instance: +15 dB) means that the Tilt EQ compensates for a low-pass effect on the cable. A negative tilt correction means that the Tilt EQ compensates for a high-pass effect on the cable.α<sub>gtc</sub> value is normalized with setting 5 as a reference.

<sup>[3]</sup> NTSC 135 frequency plan.

Cable pre-processor and low-power silicon tuner

#### **Block diagram 5**.



#### **Limiting values** 6.

Table 3. **Limiting values** 

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter                       | Conditions                  | Min           | Max            | Unit |
|------------------|---------------------------------|-----------------------------|---------------|----------------|------|
| $V_{CC}$         | supply voltage                  |                             | -0.3          | +3.6           | V    |
| VI               | input voltage                   | V <sub>CC</sub> < 3.3 V     | -0.3          | $V_{CC} + 0.3$ | V    |
|                  |                                 | V <sub>CC</sub> > 3.3 V     | -0.3          | +3.6           | V    |
| T <sub>stg</sub> | storage temperature             |                             | -40           | +150           | °C   |
| Tj               | junction temperature            |                             | -             | 150            | °C   |
| V <sub>ESD</sub> | electrostatic discharge voltage | EIA/JESD22-A114<br>(HBM)    | <u>[1]</u> –2 | +2             | kV   |
|                  |                                 | EIA/JESD22-C101-C<br>(FCDM) | 2 0.75        | -              | kV   |

It withstands class 3A of JEDEC standard.

#### **Abbreviations** 7.

Table 4 Abbreviations

| Table 4. | Abbieviations               |
|----------|-----------------------------|
| Acronym  | Description                 |
| AAF      | Anti Aliasing Filter        |
| ADC      | Analog-to-Digital Converter |
| AGC      | Automatic Gain Control      |
|          |                             |

Product short data sheet

TDA18204HN SDS

It withstands class IV of JEDEC standard.

NXP Semiconductors TDA18204HN

### Cable pre-processor and low-power silicon tuner

 Table 4.
 Abbreviations ...continued

| 14510 11 /15510 | orkmada                                         |
|-----------------|-------------------------------------------------|
| Acronym         | Description                                     |
| CTRL            | ConTRoLer                                       |
| Det             | Detector                                        |
| DOCSIS          | Data Over Cable Service Interface Specification |
| FCDM            | Field-induced Charged Device Model              |
| FST             | Full Spectrum Transceiver                       |
| GPO             | General-Purpose Output                          |
| НВМ             | Human Body Model                                |
| IC              | Integrated Circuit                              |
| LNA             | Low Noise Amplifier                             |
| LT              | Loop-Through                                    |
| LTO             | Loop-Through Output                             |
| MTO             | Multi-Tuners Output                             |
| NB              | Narrow Band                                     |
| NF              | Noise Figure                                    |
| PCB             | Printed-Circuit Board                           |
| RF              | Radio Frequency                                 |
| S2D             | Single-to-Differential                          |
| SCL             | Serial CLock                                    |
| SDA             | Serial Data                                     |
| STB             | Set-Top Box                                     |
| TiltEQ          | Tilt EQualizer                                  |
| TOP             | Take-Over Point                                 |
| VoIP            | Voice over IP                                   |
| WB              | Wide Band                                       |
|                 |                                                 |

# 8. Revision history

### Table 5. Revision history

| Document ID           | Release date | Data sheet status        | Change notice | Supersedes |
|-----------------------|--------------|--------------------------|---------------|------------|
| TDA18204HN_SDS v.2[1] | 20130712     | Product short data sheet | -             | -          |

<sup>[1]</sup> Revision 1 is not available.

#### Cable pre-processor and low-power silicon tuner

### 9. Legal information

#### 9.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

#### 9.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 9.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

TDA18204HN\_SDS

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2013. All rights reserved.

NXP Semiconductors TDA18204HN

### Cable pre-processor and low-power silicon tuner

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b)

whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### 9.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

I<sup>2</sup>C-bus — logo is a trademark of NXP B.V.

### 10. Contact information

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: <a href="mailto:salesaddresses@nxp.com">salesaddresses@nxp.com</a>

**TDA18204HN NXP Semiconductors** 

### Cable pre-processor and low-power silicon tuner

## 11. Tables

| Table 2. | Quick reference data.2Ordering information.2Limiting values.3 |  |  |
|----------|---------------------------------------------------------------|--|--|
| 12. Fi   | gures                                                         |  |  |

Fig 1. Block diagram ......3

**TDA18204HN** 

### Cable pre-processor and low-power silicon tuner

### 13. Contents

| 1   | General description   |
|-----|-----------------------|
| 2   | Features and benefits |
| 3   | Quick reference data  |
| 4   | Ordering information  |
| 5   | Block diagram         |
| 6   | Limiting values       |
| 7   | Abbreviations         |
| 8   | Revision history      |
| 9   | Legal information     |
| 9.1 | Data sheet status     |
| 9.2 | Definitions           |
| 9.3 | Disclaimers           |
| 9.4 | Trademarks6           |
| 10  | Contact information   |
| 11  | Tables                |
| 12  | Figures               |
| 13  | Contents              |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.