# 1.0 Watt Audio Power **Amplifier with Earpiece Driving Capability**

The NCP4896 is an audio power amplifier designed for portable communication device applications such as mobile phones. This part is capable of delivering 1.0 W of continuous average power to an  $8.0~\Omega$  BTL load from a 5.0~V power supply and, 250 mW to a  $4.0~\Omega$ BTL from 2.6 V power supply. It also provides the control of driving a single-ended earpiece and delivers 90 mW from a 5.0 V power supply to a 32  $\Omega$  load.

This device provides high quality audio while requiring few external components and minimal power consumption. It features a low-power consumption shutdown mode, which is achieved by driving the shutdown pin with logic Low.

The NCP4896 contains circuitry to prevent from "pop and click" noise that would otherwise occur during turn-on and turn-off transitions. It is also efficient when switching modes from BTL to SE and SE to BTL.

For maximum flexibility, the part provides an externally controlled gain (with resistors), as well as an externally controlled turn-on time (with bypass capacitor).

Due to its excellent PSRR, it can be directly connected to the battery, saving the use of an LDO.

### **Features**

- Single-Ended or Differential Control
- 1.0 W to an 8.0 Ω BTL Load from a 5.0 V Power Supply
- Excellent PSRR: Direct Connection to the Battery
- Ultra Low Current Shutdown Mode
- 2.2 V-5.5 V Operation
- External Gain Configuration Capability
- External Turn-on Time Configuration Capability
- Thermal Overload Protection Circuitry
- Up to 1.0 nF Capacitive Load Driving Capability
- "Pop and Click" Noise Protection Circuit
- This is a Pb-Free Device

## **Typical Applications**

- Portable Electronic Devices
- PDAs
- Mobile Phones



## ON Semiconductor®

http://onsemi.com



## 9-PIN FLIP-CHIP **FC SUFFIX** CASE 499AL



**MARKING** 

XXX = Specific Device Code = Assembly Location

= Year

= Work Week WW

## PIN CONNECTIONS 9-PIN FLIP-CHIP CSP



#### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 15 of this data sheet.



Figure 1. Typical NCP4896 Application Circuit with Single-Ended Input

## **PIN DESCRIPTION**

| Pin | Туре | Symbol | Description                                                                                                                              |  |  |
|-----|------|--------|------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| A1  | I    | SE/BTL | When this pin is Low, the audio amplifier is in differential mode. If a High level is applied, the configuration is in Single-Ended Mode |  |  |
| A2  | I    | BYP    | Bypass capacitor pin which provides the common mode voltage (VP/2).                                                                      |  |  |
| А3  | 0    | OUTB   | Positive output of the amplifier. In high impedance state when the device is in Single-Ended mode.                                       |  |  |
| B1  | I    | VP     | Positive analog supply of the cell.                                                                                                      |  |  |
| B2  |      | NC     | Not connected.                                                                                                                           |  |  |
| В3  | I    | VM     | Ground.                                                                                                                                  |  |  |
| C1  | I    | INM    | Audio Input Signal.                                                                                                                      |  |  |
| C2  | I    | SD     | The device enters in shutdown mode when a low level is applied to this pin.                                                              |  |  |
| C3  | 0    | OUTA   | Negative output of the amplifier. This is the active output dedicated to a SE load when this configuration is activated.                 |  |  |

## MAXIMUM RATINGS (Note 1)

| Rating                                                                      | Symbol           | Value              | Unit |
|-----------------------------------------------------------------------------|------------------|--------------------|------|
| Supply Voltage                                                              | VP               | 6.0                | V    |
| Operating Supply Voltage                                                    | Op VP            | 2.2 to 5.5 V       | -    |
| Input Voltage                                                               | V <sub>in</sub>  | -0.3 to Vcc +0.3   | V    |
| Max Output Current                                                          | lout             | 500                | mA   |
| Power Dissipation (Note 2)                                                  | Pd               | Internally Limited | _    |
| Operating Ambient Temperature                                               | T <sub>A</sub>   | -40 to +85         | °C   |
| Max Junction Temperature                                                    | TJ               | 150                | °C   |
| Storage Temperature Range                                                   | T <sub>stg</sub> | -65 to +150        | °C   |
| Thermal Resistance Junction-to-Air                                          | $R_{	heta JA}$   | 90<br>(Note 3)     | °C/W |
| ESD Protection Human Body Model (HBM) (Note 4<br>Machine Model (MM) (Note 5 | '                | > 2000<br>> 200    | V    |
| Latch Up Current at T <sub>A</sub> = 85°C (Note 6)                          | -                | ±100 mA            | -    |

Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected.

- Maximum electrical ratings are defined as those values beyond which damage to the device may occur at T<sub>A</sub> = +25°C.
   The thermal shutdown set to 160°C (typical) avoids irreversible damage on the device due to power dissipation.
- 3. For the 9–Pin Flip–Chip CSP package, the  $R_{\theta JA}$  is highly dependent of the PCB Heatsink area. For example,  $R_{\theta JA}$  can equal 195°C/W with 50 mm<sup>2</sup> total area and also 135°C/W with a 500 mm<sup>2</sup> area.
- 4. Human Body Model, 100 pF discharge through a 1.5 k $\Omega$  resistor following specification JESD22/A114.
- 5. Machine Model, 200 pF discharged through all pins following specification JESD22/A115.
- 6. Maximum ratings per JEDEC Standard JESD78.

## **ELECTRICAL CHARACTERISTICS** Limits apply for T<sub>A</sub> between -40°C to +85°C (Unless otherwise noted).

| 1                            | 117 7                 | <u> </u>                                                                                                                                                                                                                         |                 |                       | 1               | 1        |
|------------------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------------|-----------------|----------|
| Characteristic               | Symbol                | Conditions                                                                                                                                                                                                                       | Min<br>(Note 7) | Тур                   | Max<br>(Note 7) | Unit     |
| Supply Quiescent Current     | I <sub>dd</sub>       | VP = 3.0 V, No Load<br>VP = 5.0 V, No Load BTL                                                                                                                                                                                   | -<br>-          | 1.7<br>1.8            | _               | mA       |
|                              |                       | $\begin{array}{c} \text{VP} = 3.0 \text{ V}, 8.0 \ \Omega, \overline{\text{BTL}} \\ \text{VP} = 5.0 \ \text{V}, 8.0 \ \Omega, \overline{\text{BTL}} \end{array}$                                                                 | -<br>-          | 1.8<br>2.0            | -<br>4.0        |          |
|                              |                       | VP = 5.0 V, No Load, SE                                                                                                                                                                                                          | -               | 1.0                   | 2.5             |          |
|                              |                       | VP = 5.0 V, 32 Ω, SE                                                                                                                                                                                                             | _               | 1.1                   | -               | mA       |
| Common Mode Voltage          | V <sub>cm</sub>       | -                                                                                                                                                                                                                                |                 | VP/2                  | -               | V        |
| Shutdown Current             | Isp                   | For VP Between 2.2 V to 5.5 V $\overline{SD}$ = Low $T_A = +25^{\circ}C$ $T_A = -40^{\circ}C$ to $+85^{\circ}C$                                                                                                                  | -<br>-<br>-     | -<br>20<br>-          | -<br>600<br>2.0 | nA<br>μA |
| Shutdown Voltage High        | V <sub>SDIH</sub>     | -                                                                                                                                                                                                                                | 1.4             | -                     | -               | V        |
| Shutdown Voltage Low         | V <sub>SDIL</sub>     | -                                                                                                                                                                                                                                | -               | -                     | 0.4             | V        |
| SE Select                    | V <sub>BTL/SE</sub>   | -                                                                                                                                                                                                                                | 1.4             | -                     | _               | V        |
| DE Select                    | V <sub>SE/BTL</sub>   | -                                                                                                                                                                                                                                | -               | -                     | 0.4             | V        |
| Turning On Time (Note 8)     | T <sub>WU</sub>       | C <sub>by</sub> = 1.0 μF                                                                                                                                                                                                         | _               | 140                   | _               | ms       |
| Turning Off Time (Note 8)    | T <sub>SD</sub>       | -                                                                                                                                                                                                                                | -               | 20                    | -               | ms       |
| Output Swing                 | V <sub>loadpeak</sub> | $VP = 3.0 \text{ V}, 8.0 \Omega, BTL$<br>$VP = 5.0 \text{ V}, 8.0 \Omega, BTL$                                                                                                                                                   | 2.3<br>-        | 2.57<br>4.3           | -<br>-          | V        |
|                              |                       | VP = 5.0 V, 32 Ω, SE                                                                                                                                                                                                             | _               | 4.9                   | -               | V        |
| Rms Output Power             | Po                    | VP = 5.0 V, 32 Ω, SE<br>THD + N < 0.1%                                                                                                                                                                                           | -               | 92                    | -               | mW       |
|                              |                       | $VP = 5.0 \text{ V}, 16 \Omega, \text{ SE}$<br>THD + N < 0.1%<br>$VP = 5.0 \text{ V}, 8.0 \Omega, \text{ BTL}$<br>THD + N < 0.1%                                                                                                 | -               | 176<br>1080           | -               |          |
| Output Offset Voltage        | V <sub>os</sub>       | For VP between 2.2 V to 5.5 V<br>BTL and SE                                                                                                                                                                                      | -30             | 1.0                   | 30              | mV       |
| Power Supply Rejection Ratio | PSRR V+               | $RF = Ri = 20 \text{ k}\Omega$ $VP_{ripple\_pp} = 200 \text{ mV}$ $C_{by} = 1.0 \mu\text{F}$ Input Terminated with 10 $\Omega$                                                                                                   |                 |                       |                 | dB       |
|                              |                       | $\begin{array}{c} \text{f} = 217 \text{ Hz to } 1.0 \text{ khz} \\ \text{VP} = 5.0 \text{ V}, 8.0 \ \Omega, \text{BTL} \\ \text{VP} = 3.0 \text{ V}, 8.0 \ \Omega, \text{BTL} \end{array}$                                       | -<br>-          | -66<br>-67            | -<br>-          |          |
|                              |                       | VP = 5.0 V, 32 Ω, SE<br>VP = 3.0 V, 32 Ω, SE                                                                                                                                                                                     | -<br>-          | -69<br>-70            | -<br>-          |          |
| Efficiency                   | η                     | $VP = 3.0 \text{ V}, 8.0 \Omega, BTL$<br>$P_{orms} = 380 \text{ mW}$<br>$VP = 5.0 \text{ V}, 8.0 \Omega, BTL$                                                                                                                    | -               | 64                    | -               | %        |
|                              |                       | P <sub>orms</sub> = 1.0 W                                                                                                                                                                                                        | -               | 63                    | _               |          |
| Thermal Shutdown Temperature | T <sub>sd</sub>       | -                                                                                                                                                                                                                                | -               | 160                   | -               | °C       |
| Total Harmonic Distortion    | THD + N               | $RF = Ri = 20 \text{ k}\Omega$ $VP = 3.6 \text{ V},  f = 1.0 \text{ kHz}$ $P_{out} = 400 \text{ mW}, 8.0 \Omega, \text{ BTL}$ $P_{out} = 40 \text{ mW}, 16 \Omega, \text{ BTL}$ $P_{out} = 40 \text{ mW}, 32 \Omega, \text{ SE}$ | -<br>-<br>-     | 0.02<br>0.01<br>0.003 | -<br>-<br>-     | %        |

<sup>7.</sup> Min/Max limits are guaranteed by design, test or statistical analysis.8. See section "Application Information" for a theoretical approach of this parameter.

#### TYPICAL PERFORMANCE CHARACTERISTICS



(BTL Mode)

(BTL Mode)



Figure 12. PSRR (BTL Mode) @ VP = 2.6 V

Figure 13. PSRR (BTL Mode) @ VP = 3.6 V



Figure 14. PSRR (BTL Mode) @ VP = 5.0 V

Figure 15. PSRR vs.  $C_b$  (BTL Mode) @ VP = 3.6 V



Figure 16. PSRR vs. Gain (BTL Mode) @ VP = 3.6 V

Figure 17. PSRR (SE Mode) @ VP = 2.6 V



Figure 18. PSRR (SE Mode) @ VP = 3.6 V

Figure 19. PSRR (SE Mode) @ VP = 5.0 V



Figure 20. PSRR vs. C<sub>b</sub> (SE Mode) @ VP = 3.6 V

Figure 21. PSRR vs. Gain (SE Mode) @ VP = 3.6 V



Figure 22. Output Noise Voltage (BTL Mode)

@ VP = 3.6 V



Figure 23. Output Noise Voltage (SE Mode)

@ VP = 3.6 V



Figure 24. Quiescent Current (BTL Mode) vs. VP



Figure 25. Quiescent Current (SE Mode) vs. VP



Figure 26. Turn On Sequence (BTL Mode) @ VP= 3.6 V



Figure 27. Power Dissipation vs. Output Power



Figure 28. Power Dissipation vs. Output Power



Figure 29. Power Dissipation vs. Output Power



Figure 30. Power Dissipation vs. Output Power



Figure 31. Power Derating – 9-Pin Flip-Chip CSP



Figure 32. Maximum Die Temperature vs. PCB Heatsink Area

#### APPLICATION INFORMATION

#### **Detailed Description**

The NCP4896 audio amplifier can operate from 2.2 V until 5.5 V power supply. It delivers 320 mW rms output power to 4.0  $\Omega$  load (VP = 2.6 V) and 1.0 W rms output power to 8.0  $\Omega$  load (VP = 5.0 V).

The structure of the NCP4896 is basically composed of two identical internal power amplifiers. Both are externally configurable with gain–setting resistors  $R_{\rm in}$  and RF (the closed–loop gain is fixed by the ratios of these resistors). So the load is driven differentially through OUTA and OUTB outputs. This configuration eliminates the need for an output coupling capacitor.

## **Internal Power Amplifier**

The output Pmos and Nmos transistors of the amplifier were designed to deliver the output power of the specifications without clipping. The channel resistance  $(R_{on})$  of the Nmos and Pmos transistors does not exceed 0.6  $\Omega$  when they drive current.

The structure of the internal power amplifier is composed of three symmetrical gain stages, first and medium gain stages are transconductance gain stages to obtain maximum bandwidth and DC gain.

#### Turn-On and Turn-Off Transitions

A cycle with a turn-on and turn-off transition is illustrated with plots that show both single ended signals on the previous page.

In order to eliminate "pop and click" noises during transitions, output power in the load must be slowly established or cut. When logic high is applied to the shutdown pin, the bypass voltage begins to rise exponentially and once the output DC level is around the common mode voltage, the gain is established slowly (20 ms). This way to turn—on the device is optimized in terms of rejection of "pop and click" noises.

A theoretical value of turn-on time at 25°C is given by the following formula.

Cby: bypass capacitor

R: internal 150 k resistor with a 25% accuracy

$$T_{on} = 0.95 * R * C_{bv}$$

The device has the same behavior when it is turned—off by a logic low on the shutdown pin. During the shutdown mode, amplifier outputs are connected to the ground. However, to cut totally the output audio signal, you only need to wait for 20 ms.

#### **Shutdown Function**

The device enters shutdown mode when the shutdown signal is low. During the shutdown mode, the Dc quiescent current of the circuit is typically 10 nA.

#### **Current Limit Circuit**

The maximum output power of the circuit (Porms = 1.0 W, VP = 5.0 V,  $R_L$  = 8.0  $\Omega$ ) requires a peak current in the load of 500 mA.

In order to limit the excessive power dissipation in the load when a short-circuit occurs, the current limit in the load is fixed to 800 mA. The current in the four output MOS transistors are real-time controlled, and when one current exceeds 800 mA, the gate voltage of the MOS transistor is clipped and no more current can be delivered.

#### Single-Ended Operation

In SE mode, the load is driven from the primary amplifier output (OUTA). The gain is set by the ration between RF and Ri.

SE Gain = 
$$-\left(\frac{Rf}{Ri}\right)$$

In this SE mode, an output capacitor (Co) is required to block the common mode voltage at the output of the amplifier, thus avoiding DC currents in the load. As for the high pass filter due to the input capacitor and the Ri resistor, the load gives with Co another first order high pass filter, the cut—off frequency of which is given by:

$$Fc = \frac{1}{2\pi R_L \cdot Co}$$

#### SE/BTL Operation

Due to the internal control of each amplifier through SE/ $\overline{BTL}$  pin, the NCP4896 allows a cost saving for application which requires to drive a example an 8.0  $\Omega$  BTL and a 32  $\Omega$  Single–Ended load.

The internal circuitry avoids "pop and click" noises that could occur in both  $\overline{BTL}$  and Singled-Ended loads during transitions from SE to  $\overline{BTL}$  and  $\overline{BTL}$  to SE.

#### **Thermal Overload Protection**

Internal amplifiers are switched off when the temperature exceeds 160°C, and will be switched on again only when the temperature decreases below 140°C.

The NCP4896 is unity-gain stable and requires no external components besides gain-setting resistors, an input coupling capacitor and a proper bypassing capacitor in the typical application.

Both internal amplifiers are externally configurable (RF and  $R_{in}$ ) with gain configuration.

The differential-ended amplifier presents two major advantages:

- The possible output power is four times larger (the output swing is doubled) as compared to a single-ended amplifier under the same conditions.
- Output pins (OUTA and OUTB) are biased at the same potential VP/2, this eliminates the need for an output coupling capacitor required with a single-ended amplifier configuration.

The differential closed loop–gain of the amplifier is given by  $A_{Vd} = * \frac{R_f}{R_{in}} = \frac{V_{orms}}{V_{inrms}}$ .  $V_{orms}$  is the rms value of the voltage seen by the load and  $V_{inrms}$  is the rms value of the input differential signal.

Output power delivered to the load is given by  $P_{orms} = \frac{(Vopeak)^2}{2 * RL}$  (Vopeak is the peak differential output voltage).

When choosing gain configuration to obtain the desired output power, check that the amplifier is not current limited or clipped.

The maximum current which can be delivered to the load is  $500 \text{ mA} \text{ lopeak} = \frac{\text{Vopeak}}{\text{RI}}$ .

#### Gain-Setting Resistor Selection (Rin and RF)

R<sub>in</sub> and RF set the closed-loop gain of both amplifier. In order to optimize device and system performance, the NCP4896 should be used in low gain configurations.

The low gain configuration minimizes THD + noise values and maximizes the signal to noise ratio, and the amplifier can still be used without running into the bandwidth limitations.

A closed loop gain in the range from 2 to 5 is recommended to optimize overall system performance.

An input resistor ( $R_{in}$ ) value of 22 k $\Omega$  is realistic in most of applications, and doesn't require the use of a too large capacitor  $C_{in}$ .

## Input Capacitor Selection (Cin)

The input coupling capacitor blocks the DC voltage at the amplifier input terminal. This capacitor creates a high-pass filter with Rin, the cut-off frequency is given by

$$fc = \frac{1}{2 * \Pi * R_{in} * C_{in}}$$
.

The value of the capacitor must be high enough to ensure good coupling at low frequencies without attenuation. However a large input coupling capacitor requires more time to reach its quiescent DC voltage (VP/2) and can increase the turn–on pops.

An input capacitor value between 0.1  $\mu$  and 0.39  $\mu$ F performs well in many applications (With  $R_{in} = 22 \text{ k}\Omega$ ).

## **Bypass Capacitor Selection (Cby)**

The bypass capacitor Cby provides half–supply filtering and determines how fast the NCP4896 turns on.

This capacitor is a critical component to minimize the turn–on pop. A 1.0  $\mu F$  bypass capacitor value ( $C_{in}$  = < 0.39  $\mu F$ ) should produce clickless and popless shutdown transitions. The amplifier is still functional with a 0.1  $\mu F$  capacitor value but is more susceptible to "pop and click" noises.

Thus, a 1.0 µF bypassing capacitor is recommended.



Figure 33. Typical NCP4896 Application Circuit with Single-Ended Input



Silkscreen Layer



Figure 34. Demonstration Board for 9-Pin Flip-Chip CSP Device - PCB Layers

## **BILL OF MATERIAL**

| Item | Part Description                                                     | Ref                             | PCB<br>Footprint | Manufacturer                 | Manufacturer<br>Reference          |
|------|----------------------------------------------------------------------|---------------------------------|------------------|------------------------------|------------------------------------|
| 1    | NCP4896 Audio Amplifier                                              | U1                              |                  |                              | NCP4896                            |
| 2    | 3.5 mm PCB Jack Connector                                            | U2                              |                  | Decelect-Forgos<br>(Eurosab) | IEM101-3                           |
| 3    | SMD Resistor 20 kΩ                                                   | R1, R2                          | 0805             | Vishnay-Draloric             | CRCW0805                           |
| 4    | SMD Resistor 100 kΩ                                                  | R4, R6, R7                      | 0805             | Vishnay-Draloric             | CRCW0805                           |
| 5    | SMD Resistor 1.0 kΩ                                                  | R5                              | 0805             | Vishnay-Draloric             | CRCW0805                           |
| 6    | Ceramic Capacitor 1.0 μF, 16 V, X7R                                  | C1, C2, C4                      | 0805             | Murata                       | GRM21 Series<br>GRM21BR71C105KA01L |
| 7    | Tantalum Capacitor 47 μF, 6.3 V                                      | C3                              | B Size           | AVX                          | TPS Series                         |
| 8    | Ceramic Capcitor 100 nF, 50 V, X7R                                   | C5                              | 0805             | Murata                       | GRM21 Series<br>GRM21BR71H104KA01L |
| 9    | Jumper Header Vertical Mount, 2*1, 100 mils                          | J10, J11, J12,<br>J13, J19, J20 |                  |                              |                                    |
| 10   | Jumper Connector, 400 mils                                           | J18                             |                  |                              |                                    |
| 11   | I/O Connector. It Can be Plugged by BLZ5.08/2 (Weidmuller Reference) | J1, J5, J6                      |                  | Weidmuller                   | SL5.08/2/90B                       |
| 12   | SMB Connector                                                        | J4, J8, J9                      |                  | Radiall                      | R114665000                         |
| 13   | Test Point                                                           | TP3, TP4, TP5                   |                  | Keystone                     | 5000                               |

## ORDERING INFORMATION

| Device       | Marking | Package                      | Shipping <sup>†</sup> |
|--------------|---------|------------------------------|-----------------------|
| NCP4896FCT1G | MAM     | 9–Pin Flip–Chip<br>(Pb–Free) | 3000/Tape and Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### PACKAGE DIMENSIONS

#### 9-PIN FLIP-CHIP FC SUFFIX CASE 499AL-01 ISSUE O



#### NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- 2. CONTROLLING DIMENSION: MILLIMETERS.
  3. COPLANARITY APPLIES TO SPHERICAL
- COPLANARITY APPLIES TO SPHERICAL CROWNS OF SOLDER BALLS.

|     | MILLIMETERS |       |  |  |  |
|-----|-------------|-------|--|--|--|
| DIM | MIN         | MAX   |  |  |  |
| Α   | 0.540       | 0.660 |  |  |  |
| A1  | 0.210       | 0.270 |  |  |  |
| A2  | 0.330       | 0.390 |  |  |  |
| D   | 1.450 BSC   |       |  |  |  |
| E   | 1.450 BSC   |       |  |  |  |
| b   | 0.290       | 0.340 |  |  |  |
| е   | 0.500 BSC   |       |  |  |  |
| D1  | 1.000 BSC   |       |  |  |  |
| E1  | 1.000 BSC   |       |  |  |  |



#### **SOLDERING FOOTPRINT\***



\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any iability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 61312, Phoenix, Arizona 85082–1312 USA Phone: 480–829–7710 or 800–344–3860 Toll Free USA/Canada Fax: 480–829–7709 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800–282–9855 Toll Free USA/Canada

Japan: ON Semiconductor, Japan Customer Focus Center 2–9–1 Kamimeguro, Meguro–ku, Tokyo, Japan 153–0051 Phone: 81–3–5773–3850

ON Semiconductor Website: http://onsemi.com

Order Literature: http://www.onsemi.com/litorder

For additional information, please contact your local Sales Representative.