Data sheet: Advance Information

#### Document Number: MC33SA0528 Rev. 3.0, 7/2016

## **Dual DSI master transceiver**

The 33SA0528 is a third generation SMARTMOS standalone, dual-channel distributed system interface (DSI) master device.

Each of the two independent channels contain a differential driver and a dual adder receiver. The embedded DSI protocol engine converts the DSI data between the physical interface and the two redundant SPI interfaces. The MCU can control and configure the 33SA0528 and extract all of the slaves transceivers data from it via the dual SPI.

To ensure the communication reliability, the 33SA0528 uses an on-chip band gap reference regulator to monitor all of the supply voltages, and uses an on-chip oscillator to monitor the PLL clock for the external clock error detection.

#### **Features**

- Two independent DSI master channels
- · Supports command and response mode for slave configuration
- Supports periodic data collection mode (PDCM) for periodic slave data transfers
- Supports discovery mode for slave physical address self-programming
- 10 MHz 32-bit dual SPI: main SPI for device configuration and DSI operation, and redundant SPI for safety purposes
- · Point-to-point, parallel, daisy chain bus topologies
- · Various diagnostic features

## 33SA0528

#### Automotive restraint system



AC SUFFIX (PB-FREE) 98ASH70029A 32-PIN LQFP

#### **Applications**

- · Automotive airbag and safety
- Industrial systems
- Sense and trigger applications



Figure 1. 33SA0528 simplified application diagram



<sup>\*</sup> This document contains certain information on a new product. Specifications and information herein are subject to change without notice.

# **Table of Contents**

| 1 | Orderable parts                   | . 3 |
|---|-----------------------------------|-----|
| 2 | Internal block diagram            | . 4 |
| 3 | Pin connections                   | . 5 |
|   | 3.1 Pinout diagram                | . 5 |
|   | 3.2 Pin definitions               | . 5 |
| 4 | General product characteristics   | . 7 |
|   | 4.1 Maximum ratings               | . 7 |
|   | 4.2 Thermal characteristics       | . 7 |
|   | 4.3 Operating conditions          | . 8 |
|   | 4.4 Supply currents               | . 8 |
| 5 | General IC functional description | . 9 |
|   | 5.1 Block diagram                 | . 9 |
|   | 5.2 Features                      | . 9 |
|   | 5.3 Functional description        | . 9 |
|   | 5.4 Communication                 | . 9 |
| 6 | Functional block description      | 10  |
|   | 6.1 SPI                           | 10  |
|   | 6.2 DSI protocol engine           | 20  |
|   | 6.4 Power supply monitor          | 30  |
|   | 6.5 Clock and reset module        | 31  |
| 7 | Typical applications              | 33  |
|   | 7.1 Introduction                  | 33  |
|   | 7.2 Application diagram           | 33  |
|   | 7.3 Layout recommendations        |     |
| 8 | Packaging                         |     |
|   | 8.1 Package mechanical dimensions | 35  |
| 9 | Revision history                  | 39  |

# 1 Orderable parts

This section describes the part numbers available to be purchased along with their differences.

Table 1. Orderable part variations

| Part number  | Notes | Temperature (T <sub>A</sub> ) | Package     |
|--------------|-------|-------------------------------|-------------|
| MC33SA0528AC | (1)   | -40 °C to 125 °C              | 32-PIN LQFP |

#### Notes

1. To order parts in tape & reel, add the R2 suffix to the part number.

# 2 Internal block diagram



Figure 2. 33SA0528 simplified internal block diagram

# 3 Pin connections

# 3.1 Pinout diagram



Figure 3. 33SA0528 32-pin LQFP pinout diagram

# 3.2 Pin definitions

A functional description of each pin can be found in the functional pin description section beginning on page 9.

Table 2. 33SA0528 pin definitions

| Pin number | Pin name | Pin function  | Definition                                                                                                                                                                                           |
|------------|----------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | VDSI     | Power         | This supply input is used to provide the positive level output of buses                                                                                                                              |
| 2          | DH0      | Output driver | Bus 0 high-side                                                                                                                                                                                      |
| 3          | GND_DSI0 | Ground        | Bus power return                                                                                                                                                                                     |
| 4          | DL0      | Output driver | Bus 0 low-side                                                                                                                                                                                       |
| 5          | GNDSUB   | Ground        | This pin must be tied to ground in the application.                                                                                                                                                  |
| 6          | DH1      | Output driver | Bus 1 high-side                                                                                                                                                                                      |
| 7          | GND_DSI1 | Ground        | Bus power return                                                                                                                                                                                     |
| 8          | DL1      | Output driver | Bus 1 low-side                                                                                                                                                                                       |
| 9          | RSTB     | Reset         | A low level on this pin returns all registers to a known initial state.                                                                                                                              |
| 10         | SCK0     | Input         | Clocks data in from and out to DSI_SPI0. MISO0 data changes on the negative transition of SCLK0. MOSI0 is sampled on the positive edge of SCLK0                                                      |
| 11         | CS0B_D   | Input         | When this signal is high, SPI signals on DSI_SPI0 are ignored. Asserting this pin low starts a DSI_SPI0 transaction. The DSI_SPI0 transaction is signaled as completed when this signal returns high |
| 12         | SCK1     | Input         | Clocks data in from and out to DSI_SPI1. MISO1 data changes on the negative transition of SCLK1. MOSI1 is sampled on the positive edge of SCLK1                                                      |

#### 33SA0528

Table 2. 33SA0528 pin definitions(continued)

| Pin number | Pin name | Pin function | Definition                                                                                                                                                                                           |
|------------|----------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 13         | CS1B     | Input        | When this signal is high, SPI signals on DSI_SPI1 are ignored. Asserting this pin low starts a DSI_SPI1 transaction. The DSI_SPI1 transaction is signaled as completed when this signal returns high |
| 14         | N.C      | _            | This pin is not internally connected and must be left unconnected or tied to ground in the application                                                                                               |
| 15         | MOSI0    | Input        | SPI data into DSI_SPI0. This data input is sampled on the positive edge of SCLK0                                                                                                                     |
| 16         | MOSI1    | Input        | SPI data into DSI_SPI1. This data input is sampled on the positive edge of SCLK1                                                                                                                     |
| 17         | N.C      | _            | This pin is not internally connected and must be left unconnected or tied to ground in the application                                                                                               |
| 18         | N.C      | _            | This pin is not internally connected and must be left unconnected or tied to ground in the application                                                                                               |
| 19         | N.C      | _            | This pin is not internally connected and must be left unconnected or tied to ground in the application                                                                                               |
| 20         | CLK_IN   | Input        | 4.0 MHz clock input                                                                                                                                                                                  |
| 21         | GNDSUB   | Ground       | This pin must be tied to ground in the application                                                                                                                                                   |
| 22         | MISO1    | Output       | DSI_SPI1 data sent to the MCU by this device. This data output changes on the negative edge of SCLK1. When CS1B_D is high, this pin is high                                                          |
| 23         | CLK_OUT  | Output       | Output buffered clock signal that is input from CLK_IN                                                                                                                                               |
| 24         | MISO0    | Output       | DSI_SPI0 data sent to the MCU by this device. This data output changes on the negative edge of SCLK0. When CS0B_D is high, this pin is set at high impedance                                         |
| 25         | GNDD     | Ground       | Ground for the digital circuits. Ground for IDDQ. This pin should be tied to MCU ground                                                                                                              |
| 26         | VCC5     | Power        | Regulated 5.0 V input                                                                                                                                                                                |
| 27         | N.C      | _            | This pin is not internally connected and must be left unconnected or tied to ground in the application                                                                                               |
| 28         | N.C      | _            | This pin is not internally connected and must be left unconnected or tied to ground in the application                                                                                               |
| 29         | V2P5D    | Output       | 0.1 μF capacitor should be connected between this pin and ground                                                                                                                                     |
| 30         | V2P5A    | Output       | 0.1 μF capacitor should be connected between this pin and ground                                                                                                                                     |
| 31         | GNDA     | Ground       | Ground for the analog circuits. This pin is not connected internally to the other grounds on the chip. It should be connected to a quiet ground on the board                                         |
| 32         | N.C      | _            | This pin is not internally connected and must be left unconnected or tied to ground in the application                                                                                               |

# 4 General product characteristics

# 4.1 Maximum ratings

Table 3. Maximum ratings

All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device.

| Symbol             | Description (rating)                                                               | Min.        | Max.                   | Unit | Notes |
|--------------------|------------------------------------------------------------------------------------|-------------|------------------------|------|-------|
| Electrical ratings |                                                                                    |             |                        |      |       |
| V <sub>DSI</sub>   | DSI bus voltage supply  • Steady-state                                             | -0.3        | 10                     | V    |       |
| V <sub>CC5</sub>   | V <sub>CC</sub> logic supply voltage                                               | -0.3        | 7.0                    | V    |       |
| V <sub>2P5A</sub>  | Regulated output voltage                                                           | -0.3        | 3.0                    | V    |       |
| V <sub>2P5D</sub>  | Regulated output voltage                                                           | -0.3        | 3.0                    | V    |       |
| V <sub>LOGIC</sub> | Voltage on logic input/output pins                                                 | -0.3        | V <sub>CC5</sub> + 3.0 | V    |       |
| I <sub>LOGIC</sub> | Current on logic input/output pins                                                 | _           | 20                     | mA   |       |
| V <sub>BUS</sub>   | Voltage on DSI bus pins                                                            | -0.3        | 20                     | V    |       |
| I <sub>BUS</sub>   | Current on DSI bus pins                                                            | _           | 200                    | mA   |       |
| V <sub>ESD</sub>   | ESD voltage  Human body model (HBM)  Machine model (MM)  Charge device model (CDM) | _<br>_<br>_ | ±2000<br>±150<br>±500  | V    | (2)   |

#### Notes

## 4.2 Thermal characteristics

#### Table 4. Thermal ratings

All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device.

| Symbol           | Description (rating)          | Min.       | Max.       | Unit | Notes |
|------------------|-------------------------------|------------|------------|------|-------|
| T <sub>A</sub>   | Operating temperature         | -40<br>-40 | 105<br>150 | °C   |       |
| T <sub>STG</sub> | Storage temperature           | -55        | 150        | °C   |       |
| T <sub>SD</sub>  | Thermal shutdown (bus driver) | 155        | 195        | °C   |       |

7

<sup>2.</sup> ESD testing is performed in accordance with the human body model (HBM) ( $C_{ZAP} = 100 \text{ pF}$ ,  $R_{ZAP} = 1500 \Omega$ ), the machine model (MM) ( $C_{ZAP} = 200 \text{ pF}$ ,  $R_{ZAP} = 0 \Omega$ ), and the charge device model.

# 4.3 Operating conditions

This section describes the operating conditions of the device. Conditions apply to all the following data, unless otherwise noted.

#### Table 5. Operating conditions

All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device.

| Symbol           | Ratings                                                                                                         | Min. | Max. | Unit | Notes |
|------------------|-----------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| V <sub>DSI</sub> | Full characteristics are guaranteed                                                                             | 9.0  | 9.6  | V    |       |
| V <sub>DSI</sub> | Some characteristics are out of specification, but the 33SA0528 can communicate with the bus slaves             | 8.8  | 9.0  | V    |       |
| V <sub>DSI</sub> | Some characteristics are out of specification, but the $V_{DSI}$ monitor is active, so the RNE bit is never set | 8.2  | 8.8  | V    |       |
| V <sub>CC5</sub> | Functional operating VCC5 voltage                                                                               | 4.8  | 5.25 | V    |       |

# 4.4 Supply currents

This section describes the current consumption characteristics of the device, as well as the conditions for the measurements.

#### Table 6. Supply currents

All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device. Typical values noted reflect the approximate parameter mean at  $T_A = 25$  °C.

| Symbol            | Ratings                                                                                                   | Min.            | Тур.            | Max.            | Unit | Notes |
|-------------------|-----------------------------------------------------------------------------------------------------------|-----------------|-----------------|-----------------|------|-------|
| I <sub>VDSI</sub> | Current on DSI bus  • 9.6 V (disabled)  • 9.6 V (enabled 1.0 mA/channel)  • 9.6 V (enabled 40 mA/channel) | 8.0<br>18<br>96 | 11<br>24<br>108 | 13<br>30<br>114 | mA   | (3)   |
| I <sub>VCC</sub>  | Current on VCC5 supply                                                                                    | _               | _               | 2.0             | mA   |       |

#### Notes

3. I<sub>OUT</sub> is the total current for all sensors connected to two DSI interfaces. For example: If 40 mA is flowing out (DHx to DLx) on each DSI channel, then I<sub>OUT</sub> = 2 x 40 mA = 80 mA. The max. internal current flowing from VDSI to GND is '28 mA + (80 mA/14) = 34 mA'. The max. total current is flowing from VDSI (includes sensor current) is '34 mA + 80 mA = 114 mA'. If the DSI channel-0 is enabled and 40 mA is flowing out (DHx to DLx), the other DSI channel (ch1) is the disabled case. The max. internal current flowing from VDSI to GND is '19 mA + (40 mA/14) = 22 mA'. The Max. total current flowing from VDSI (include sensor current) is '22 mA + 40 mA = 62 mA'.

# 5 General IC functional description

# 5.1 Block diagram



Figure 4. 33SA0528 functional block diagram

## 5.2 Features

- · Main SPI at 10 MHz and 32-bit frame size provides access to all main registers
- · Redundant SPI with the same format provides access to redundant registers with slaves' data, for safety purposes
- · DSI protocol engine provides two independent channels to communicate and decode up to eight sensors
- Power supplies monitor detects and informs undervoltages on all four power pins (VDSI, VCC5, V2P5A, V2P5D)
- · Internal PLL block generates 10 MHz stable frequency from 4.0 Mhz input clock
- · Internal clock generator (no resonator) provides internal 4.0 MHz reference for clock frequency watchdog block
- · Clock monitor sets proper flags if any abnormality is detected in clock or PLL frequencies

# 5.3 Functional description

The 33SA0528 is a DSI master device behaving as an interface between the MCU and the DSI slaves connected to the system bus. It supports up to four slaves connected to each of the two available DSI channels, allowing for a total of eight slaves. The MCU can access the registers in the 33SA0528 via two independent SPIs, the first one being for configuration purposes and to interact with the DSI slaves. The second one provides full redundancy of slaves' responses, which is designed for safety applications. The 33SA0528 can also act as a DSI Companion Chip when working together with a DSI SBC, expanding this last chip's capacity regarding the maximum number of DSI slaves it can decode.

## 5.4 Communication

#### 5.4.1 SPI

Both SPI channels share the same speed and format, so only one MCU configuration scheme is needed to communicate with the 33SA0528. The maximum frequency of this interface is clocked at 10 MHz and provided by the internal PLL, generated from the 4.0 MHz clock input. Each command follows a 32-bit format, with the 5th byte being optional. The SPI is in-command full-duplex, which means the 33SA0528 responds during the same SPI frame in which it demands to read a register, meaning the device can write or read any register in just one SPI command.

## 5.4.2 DSI

The 33SA0528 provides an interface for a DSI Differential bus, having two independent channels. Each channel can drive and decode up to four slaves connected in either point-to-point, parallel, or resistor-based daisy-chained bus. For each channel, the DSI Receiver block provides a doubled redundancy when composing the differential (high/send and low/return) values read from the bus, which makes this device is ideal for safety applications. For more information on the DSI protocol, refer to its consortium web site: http://www.dsiconsortium.org.

#### 33SA0528

# 6 Functional block description

## 6.1 SPI

# 6.1.1 Block diagram



Figure 5. SPI modules pins and block diagram

# 6.1.2 Timings and configuration

The timings and commands format is the same for both SPI modules.



Figure 6. SPI modules timings

33SA0528

Table 7. SPI modules timings

| Symbol            | Parameter                                                           | Min. | Тур. | Max. | Unit | Notes |
|-------------------|---------------------------------------------------------------------|------|------|------|------|-------|
| t <sub>CYC</sub>  | SPI clock cycle time                                                | 99   | _    | _    | ns   |       |
| t <sub>HI</sub>   | SPI clock high time                                                 | 40   | _    | _    | ns   |       |
| t <sub>LO</sub>   | SPI clock low time                                                  | 40   | _    | _    | ns   |       |
| t <sub>LEAD</sub> | SPI chip select lead time                                           | 50   | _    | _    | ns   |       |
| t <sub>LAG</sub>  | SPI chip select lag time                                            | 50   | _    | _    | ns   |       |
| t <sub>SU</sub>   | Data setup time     MOSI valid after SCK rising edge                | 10   | _    | _    | ns   |       |
| t <sub>H</sub>    | Data hold time  • MOSI valid after SCK rising edge                  | 10   | _    | _    | ns   |       |
| t <sub>V</sub>    | Data valid time     SCK falling edge to MISO valid, C = 50 pF       | _    | _    | 25   | ns   |       |
| t <sub>DIS</sub>  | Output disable time  • CSB rise to MISO high-impedance              | _    | _    | 50   | ns   |       |
| t <sub>R</sub>    | Rise time (30% V <sub>CC</sub> to 70% V <sub>CC</sub> ) • SCK, MOSI | _    | _    | 10   | ns   |       |
| t <sub>F</sub>    | Fall time (70% V <sub>CC</sub> to 30% V <sub>CC</sub> ) • SCK, MOSI | _    | _    | 10   | ns   |       |
| t <sub>NEG</sub>  | Chip select negate timer (read/write)                               | 600  | _    | _    | ns   |       |

## 6.1.3 Frame format

The SPI module transactions start with a command and address byte and can be followed by three or four bytes of data. The start of a SPI transaction is signaled by the CSB signal being asserted low. The first bit sent (bit 7) of the first byte signals a read (bit = '0') or write (bit = '1') operation. The last seven bits (bit 6 to 0) of the first byte indicate the address of the desired register. Both 4-byte access and 5-byte access are valid for all register address. During a SPI transaction the 33SA0528 checks for SPI framing errors. A framing error is defined as any number of clocks received which is neither 32 nor 40. If this occurs, all bits sent by the SPI master are discarded and no registers are updated.





5th byte is only available for SPI0 registers 0x00 and 0x10

Figure 8. SPI modules frames format - 5 bytes access

# 6.1.4 Register maps

Table 8. SPI0 register map

| Address | Name                     | Туре | 2nd byte    | 3rd byte   | 4th byte   | 5th byte (optional) |
|---------|--------------------------|------|-------------|------------|------------|---------------------|
| 0x00    | CRM Tx/Rx Data Buffer D0 | R/W  | D0DATA2     | D0DATA1    | D0DATA0    | D0RES_STAT          |
| 0x01    | CRM Tx/Rx Data Buffer D0 | R    | D0DATA1     | D0DATA0    | D0RES_STAT | _                   |
| 0x02    | PDCM Data Buffer D0R0    | R    | D0R0DATA2   | D0R0DATA1  | D0R0DATA0  | _                   |
| 0x04    | PDCM Data Buffer D0R1    | R    | D0R1DATA2   | D0R1DATA1  | D0R1DATA0  | _                   |
| 0x06    | PDCM Data Buffer D0R2    | R    | D0R2DATA2   | D0R2DATA1  | D0R2DATA0  | _                   |
| 0x08    | PDCM Data Buffer D0R3    | R    | D0R3DATA2   | D0R3DATA1  | D0R3DATA0  | _                   |
| 0x0A    | PDCM Control D0          | R/W  | D0PDCM_CTRL | D0PDCM_DLY | N/A        | _                   |
| 0x0B    | Channel Control D0       | R/W  | D0CTRL      | D0DPC      | DOSTAT     | _                   |
| 0x0C    | PDCM Configuration D0    | R/W  | D0CHIP_TIME | D0SID_R0R1 | D0SID_R2R3 | _                   |
| 0x0E    | Channel Clear D0         | R/W  | D0CLR       | N/A        | N/A        | _                   |
| 0x10    | CRM Tx/Rx Data Buffer D1 | R/W  | D1DATA2     | D1DATA1    | D1DATA0    | D1RES_STAT          |
| 0x11    | CRM Tx/Rx Data Buffer D1 | R    | D1DATA1     | D1DATA0    | D1RES_STAT | _                   |
| 0x12    | PDCM Data Buffer D1R0    | R    | D1R0DATA2   | D1R0DATA1  | D1R0DATA0  | _                   |
| 0x14    | PDCM Data Buffer D1R1    | R    | D1R1DATA2   | D1R1DATA1  | D1R1DATA0  | _                   |
| 0x16    | PDCM Data Buffer D1R2    | R    | D1R2DATA2   | D1R2DATA1  | D1R2DATA0  | _                   |
| 0x18    | PDCM Data Buffer D1R3    | R    | D1R3DATA2   | D1R3DATA1  | D1R3DATA0  | _                   |
| 0x1A    | PDCM Control D1          | R/W  | D1PDCM_CTRL | D1PDCM_DLY | N/A        | _                   |
| 0x1B    | Channel Control D1       | R/W  | D1CTRL      | D1DPC      | D1STAT     | _                   |
| 0x1C    | PDCM Configuration D1    | R/W  | D1CHIP_TIME | D1SID_R0R1 | D1SID_R2R3 | _                   |
| 0x1E    | Channel Clear D1         | R/W  | D1CLR       | N/A        | N/A        | _                   |
| 0x40    | NCKPTN                   | R    | 0xAA        | 0xAA       | 0xAA       | _                   |
| 0x41    | CHKPTN                   | R    | 0x55        | 0x55       | 0x55       | _                   |
| 0x42    | MASKID                   | R    | MASKID      | _          | _          | _                   |

#### Notes

- 4. Dn registers refer to the DSI channel n, so D0 corresponds to channel 0 and D1 corresponds to channel 1.
- $5. \quad \text{Rm registers refer to the DSI slave addressed at m, so R0 corresponds to slave at address 0 and so on.} \\$
- 6. The registers that correspond to different DSI channels and addresses have the same format and description.

Table 9. SPI1 register map

| Address | Name                  | Туре | 2nd byte  | 3rd byte  | 4th byte  | 5th byte (optional) |
|---------|-----------------------|------|-----------|-----------|-----------|---------------------|
| 0x02    | PDCM Data Buffer D0R0 | R    | D0R0DATA2 | D0R0DATA1 | D0R0DATA0 | -                   |
| 0x04    | PDCM Data Buffer D0R1 | R    | D0R1DATA2 | D0R1DATA1 | D0R1DATA0 | -                   |
| 0x06    | PDCM Data Buffer D0R2 | R    | D0R2DATA2 | D0R2DATA1 | D0R2DATA0 | -                   |
| 0x08    | PDCM Data Buffer D0R3 | R    | D0R3DATA2 | D0R3DATA1 | D0R3DATA0 | -                   |
| 0x12    | PDCM Data Buffer D1R0 | R    | D1R0DATA2 | D1R0DATA1 | D1R0DATA0 | -                   |
| 0x14    | PDCM Data Buffer D1R1 | R    | D1R1DATA2 | D1R1DATA1 | D1R1DATA0 | -                   |
| 0x16    | PDCM Data Buffer D1R2 | R    | D1R2DATA2 | D1R2DATA1 | D1R2DATA0 | -                   |
| 0x18    | PDCM Data Buffer D1R3 | R    | D1R3DATA2 | D1R3DATA1 | D1R3DATA0 | -                   |
| 0x40    | NCKPTN                | R    | 0xAA      | 0xAA      | 0xAA      | -                   |
| 0x41    | CHKPTN                | R    | 0x55      | 0x55      | 0x55      | -                   |

Notes

# 6.1.5 Registers description

## 6.1.5.1 CRM Tx/Rx data buffer Dn

Table 10. 2nd byte - DnDATA2

| Bit   | 7           | 6           | 5           | 4             | 3           | 2          | 1           | 0          |
|-------|-------------|-------------|-------------|---------------|-------------|------------|-------------|------------|
| R     | DnDATA[23]  | DnDATA[22]  | DnDATA[21]  | DnDATA[20]    | DnDATA[19]  | DnDATA[18] | DnDATA[17]  | DnDATA[16] |
| W     | DIIDATA[23] | DIIDATA[22] | DIIDATA[21] | DIIDA I A[20] | DIIDATA[19] | DIDATA[10] | DIIDATA[17] | DIDATA[10] |
| Reset | 0           | 0           | 0           | 0             | 0           | 0          | 0           | 0          |

#### Table 11. 3rd byte - DnDATA1

| Bit   | 7          | 6          | 5          | 4          | 3          | 2          | 1         | 0         |
|-------|------------|------------|------------|------------|------------|------------|-----------|-----------|
| R     | D=DATA[45] | D=DATA(14) | D=DATA[42] | D=DATA[42] | D=DATA[11] | D~DATA[10] | D~DATA[0] | DaDATA[0] |
| W     | DnDATA[15] | DnDATA[14] | DnDATA[13] | DnDATA[12] | DnDATA[11] | DnDATA[10] | DnDATA[9] | DnDATA[8] |
| Reset | 0          | 0          | 0          | 0          | 0          | 0          | 0         | 0         |

## Table 12. 4th byte - DnDATA

| Bit   | 7         | 6         | 5         | 4          | 3          | 2          | 1         | 0         |
|-------|-----------|-----------|-----------|------------|------------|------------|-----------|-----------|
| R     | DnDATA[7] | DnDATA[6] | DnDATA[5] | DnDATA[4]  | DnDATA[3]  | DnDATA[2]  | DnDATA[1] | DnDATA[0] |
| W     | DIDATA[7] | DIDATA[0] | DIDATA[5] | DIIDATA[4] | DIIDATA[3] | DIIDATA[2] | DIDATA[1] | DIDATA[0] |
| Reset | 0         | 0         | 0         | 0          | 0          | 0          | 0         | 0         |

## Table 13. 5th byte - DnRES\_STAT

| Bit | 7  | 6 | 5 | 4  | 3  | 2   | 1 | 0 |
|-----|----|---|---|----|----|-----|---|---|
| R   | ER | - | - | UV | TE | RNE | 0 | 1 |

<sup>•</sup> These registers have the same format and description as their SPI0 counterparts, as they are just for redundancy purposes.

## Table 13. 5th byte - DnRES\_STAT

| Bit   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |   |
|-------|---|---|---|---|---|---|---|---|---|
| W     |   |   |   |   |   |   |   |   |   |
| Reset | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | _ |

## Table 14. CRM Tx/Rx data buffer Dn fields description

| Field        | Description                                                                                                                                                                                                                                                                        |
|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DnDATA[23:0] | CRM data to transmit or CRM data received from slaves  If the DSI channel EN bit is set, and the 33SA0528 is not in PDCM, data is transmitted after being written to the register. Also, slaves' CRM data is written back to the buffer as soon as it is received through the bus. |
| ER           | Error bit This bit indicates, for received data, there is either a CRC error, an undefined symbol error, or data mismatch between the dual DSI receivers.                                                                                                                          |
| UV           | Undervoltage This bit indicates VDSI dropped below its minimum threshold for a specified time. Refer to Power supply monitor on page 30.                                                                                                                                           |
| TE           | Transmit empty This bit indicates there is no data in the transmit buffer.                                                                                                                                                                                                         |
| RNE          | Receiver not empty This bit indicates there is data available that has been received from the slaves.                                                                                                                                                                              |

# 6.1.5.2 PDCM data buffer DnRm

## Table 15. 2nd byte - DnRmDATA2

| Bit   | 7  | 6 | 5   | 4  | 3            | 2            | 1            | 0            |
|-------|----|---|-----|----|--------------|--------------|--------------|--------------|
| R     | ER | - | RNE | UV | DnRmData[19] | DnRmData[18] | DnRmData[17] | DnRmData[16] |
| W     |    |   |     |    |              |              |              |              |
| Reset | 0  | 0 | 0   | 0  | 0            | 0            | 0            | 0            |

## Table 16. 3rd byte - DnRmDATA1

| Bit   | 7            | 6            | 5            | 4            | 3            | 2            | 1           | 0           |
|-------|--------------|--------------|--------------|--------------|--------------|--------------|-------------|-------------|
| R     | DnRmData[15] | DnRmData[14] | DnRmData[13] | DnRmData[12] | DnRmData[11] | DnRmData[10] | DnRmData[9] | DnRmData[8] |
| W     |              |              |              |              |              |              |             |             |
| Reset | 0            | 0            | 0            | 0            | 0            | 0            | 0           | 0           |

#### Table 17. 4th byte - DnRmDATA0

| Bit   | 7           | 6           | 5           | 4           | 3           | 2           | 1           | 0           |
|-------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|
| R     | DnRmData[7] | DnRmData[6] | DnRmData[5] | DnRmData[4] | DnRmData[3] | DnRmData[2] | DnRmData[1] | DnRmData[0] |
| W     |             |             |             |             |             |             |             |             |
| Reset | 0           | 0           | 0           | 0           | 0           | 0           | 0           | 0           |

## Table 18. PDCM data buffer DnRm fields description

| Field          | Description                                                                                                                                                    |
|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DnRmDATA[19:0] | PDCM data received from slaves DnRmDATA[19:16] represent the source ID field of the slave, and it is used as seed for CRC calculation.                         |
| ER             | Error bit This bit indicates, for received data, that there is either a CRC error, an undefined symbol error, or data mismatch between the dual DSI receivers. |
| UV             | Undervoltage This bit indicates VDSI dropped below its minimum threshold for a specified time. Refer to Power supply monitor on page 30.                       |
| RNE            | Receiver not empty This bit indicates there is data available that has been received from the slaves.                                                          |

## 6.1.5.3 PDCM control Dn

## Table 19. 2nd byte - DnPDCM\_CTRL



## Table 20. 3rd byte - DnPDCM\_DLY

| Bit   | 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0         |
|-------|----------|----------|----------|----------|----------|----------|----------|-----------|
| R     | DELAY[7] | DELAY[6] | DELAY[5] | DELAY[4] | DELAY[3] | DELAY[2] | DELAY[1] | DEL AVIOL |
| W     | DELATIT  | DLLAT[0] | DELATIO  | DLLAT[4] | DELATIO  | DLLAT[2] | DLLAT[1] | DELAY[0]  |
| Reset | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0         |

## Table 21. PDCM control Dn fields description

| Field      | Description                                                                                                                                                                                                                                                                             |
|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DnBRC      | Broadcast read command Each time this bit is set, a manual BRC is transmitted through the DSI bus. Only valid when DnPDCM_EN is 1 and DnAUTO is 0.                                                                                                                                      |
| DnAUTO     | Automatic BRC When this bit is set, a BRC is transmitted automatically through the DSI bus every 500 µs. Write access to this bit is ignored when DnPDCM_EN is 0.                                                                                                                       |
| DnPDCM_EN  | Periodic data collection mode enable  Once this bit is set, the 33SA0528 enters PDCM, preventing any CRM communication or any configuration change. This bit can be cleared by clearing the channel, by writing to the channel clear Dn register.                                       |
| DELAY[7:0] | Broadcast read command delay  This bits set the delay to be applied to both manual and automatic BRCs, from BRC bit set to its transmission through the DSI bus. It is calculated as Delay time = DELAY[7:0] × 5clockcounts, with a range of 0 '~ 127.5 µs and a 0.5 µs step at 10 MHz. |

#### 33SA0528

## 6.1.5.4 Channel control Dn

## Table 22. 2nd byte - DnCTRL

| Bit   | 7 | 6 | 5 | 4 | 3        | 2   | 1      | 0      |
|-------|---|---|---|---|----------|-----|--------|--------|
| R     | 0 | 0 | 0 | 0 | UVDSI_ON | EN  | BCK[1] | BCK[0] |
| W     |   |   |   |   | 0100_011 | LIV | DOIQIJ | BONIO  |
| Reset | 0 | 0 | 0 | 0 | 0        | 0   | 0      | 0      |

## Table 23. 3rd byte - DnDPC

| Bit   | 7 | 6 | 5 | 4 | 3 | 2       | 1       | 0       |
|-------|---|---|---|---|---|---------|---------|---------|
| R     | 0 | 0 | 0 | 0 | 0 | DPC[2]  | DPC[1]  | DPC[0]  |
| W     |   |   |   |   |   | טן סנבן | נין סני | Di O[o] |
| Reset | 0 | 0 | 0 | 0 | 0 | 0       | 0       | 0       |

## Table 24. 4th byte - DnSTAT

| Bit   | 7    | 6    | 5       | 4       | 3   | 2   | 1 | 0   |
|-------|------|------|---------|---------|-----|-----|---|-----|
| R     | CFM3 | CFM2 | GNDA_OP | GNDD_OP | ocs | TS  | 0 | UV  |
| W     | w0c  | w0c  | w0c     | w0c     | w0c | w0c |   | w0c |
| Reset | 0    | 0    | 0       | 0       | 0   | 0   | 0 | 0   |

## Table 25. Channel control Dn fields description

| Field         | Description                                                                                                                                                                                                                                                                                                                   |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UVDSI_ON      | VDSI undervoltage monitor test function This bit forces an undervoltage detection on the UVDSI monitor, for test purposes, by forcing its input to ground. 0: Normal operation. UVDSI module monitors the voltage in VDSI pin. 1: Test operation. UVDSI is forced to ground, so the UV bit in status registers should be set. |
| EN            | DSI channel enable 0: Disable the DSI channel, if conditions are met. 1: Enable the DSI channel, if conditions are met.                                                                                                                                                                                                       |
| BCK[1:0]      | Buffer check mode If both these bits are set simultaneously (in the same SPI transaction), the 33SA0528 enters BCM. Refer to the DSI protocol engine module. Note that the BCK[1:0] bits have higher priority than EN and DPC[2:0], meaning if are three fields are written at the same time, only BCK[1:0] is considered.    |
| DPC[2:0]      | Discovery pulses count If conditions are met, setting these bits transmits the set number of discovery pulses through the DSI bus. Refer to DSI protocol engine on page 20 for required conditions.                                                                                                                           |
| CFM3 and CFM2 | Clock failure monitor flags CFM3=0 and CFM2=0: Normal case. Each bit can be cleared by writing a 0 to them. CFM3=1: The internal PLL in charge of generating the internal 10 MHz frequency is unlocked. CFM2=1: The clock watchdog indicates CLKIN is out of its 4.0 MHz accepted range.                                      |
| GNDA_OP       | GNDA open pin 0: Normal case. The bit can be cleared by writing a 0 to it. 1: GNDA pin is open.                                                                                                                                                                                                                               |
| GNDD_OP       | GNDD open pin 0: Normal case. The bit can be cleared by writing a 0 to it. 1: GNDD pin is open.                                                                                                                                                                                                                               |
| ocs           | Overcurrent shutdown 0: Normal case. The bit can be cleared by writing a 0 to it. 1: The DSI bus current limiter has worked for a certain amount of time. Refer to Power supply monitor on page 30.                                                                                                                           |

33SA0528

#### Table 25. Channel control Dn fields description (continued)

| Field | Description                                                                                                                                                                           |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TS    | Thermal shutdown 0: Normal case. The bit can be cleared by writing a 0 to it. 1: The DSI bus thermal limit has been reached. Refer to Power supply monitor on page 30.                |
| UV    | Undervoltage 0: Normal case. The bit can be cleared by writing a 0 to it. 1: VDSI dropped below its minimum threshold for a specified time. Refer to Power supply monitor on page 30. |

# 6.1.5.5 PDCM configuration Dn

## Table 26. 2nd byte - DnCHIP\_TIME

| Bit   | 7 | 6 | 5 | 4 | 3 | 2 | 1            | 0           |
|-------|---|---|---|---|---|---|--------------|-------------|
| R     | 0 | 0 | 0 | 0 | 0 | 0 | CHIPTIME[1]  | CHIPTIME[0] |
| W     |   |   |   |   |   |   | Orm riwit[i] |             |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0            | 0           |

## Table 27. 3rd byte - DnSID\_R0R1



## Table 28. 4th byte - DnSID\_R2R3

| Bit   | 7         | 6         | 5         | 4         | 3         | 2         | 1         | 0         |
|-------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
| R     | SID B3[3] | SID B3[3] | SID D3[4] | SID B3[0] | CID D3I31 | CID Datai | SID D3[4] | SID R3[0] |
| W     | SID_R2[3] | SID_R2[2] | SID_R2[1] | SID_R2[0] | SID_R3[3] | SID_R3[2] | SID_R3[1] | SID_R3[0] |
| Reset | 0         | 0         | 0         | 0         | 0         | 0         | 0         | 0         |

## Table 29. PDCM configuration Dn fields description

| Field         | Description                                                                                                                                                                                     |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CHIPTIME[3:0] | DSI responses chip time These bits set the chip duration to use when decoding the current responses from slaves in the DSI bus. 00: $3.0~\mu s$ 01: $3.5~\mu s$ 10: $4.0~\mu s$ 11: $4.5~\mu s$ |
| SID_Rm[3:0]   | Source ID These bits set the expected source ID of the DSI slave at address m. These values are used as CRC seeds.                                                                              |

## 6.1.5.6 Channel clear Dn

Table 30. 2nd byte - DnCLR

| Bit   | 7         | 6         | 5         | 4         | 3         | 2         | 1         | 0         |
|-------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
| R     | DnCLR[7]  | DnCLR[6]  | DnCLR[5]  | DnCLR[4]  | DnCLR[3]  | DnCLR[2]  | DnCLR[1]  | DnCLR[0]  |
| W     | DIICER[/] | DIICER[0] | DIICER[3] | DIICLK[4] | DIIOLK[3] | DIICER[2] | DIICER[1] | DIICER[0] |
| Reset | 0         | 0         | 0         | 0         | 0         | 0         | 0         | 0         |

Table 31. Channel clear Dn fields description

| Field      | Description                                                                                                                     |
|------------|---------------------------------------------------------------------------------------------------------------------------------|
| DnCLR[7:0] | Channel clear When writing 0xFF to this byte, all the registers of the corresponding channel n are reset to its initial values. |

## 6.1.5.7 NCKPTN

#### Table 32. 2nd byte - 0xAA

| Bit   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|---|---|---|---|---|---|---|---|
| R     | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 |
| W     |   |   |   |   |   |   |   |   |
| Reset | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 |

## Table 33. 3rd byte - 0xAA

| Bit   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|---|---|---|---|---|---|---|---|
| R     | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 |
| W     |   |   |   |   |   |   |   |   |
| Reset | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 |

#### Table 34. 4th byte - 0xAA

| Bit   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|---|---|---|---|---|---|---|---|
| R     | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 |
| W     |   |   |   |   |   |   |   |   |
| Reset | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 |

#### Table 35. NCKPTN fields description

| Field | Description                                                                                                       |
|-------|-------------------------------------------------------------------------------------------------------------------|
| 0xAA  | Inverted pattern check This register and its bytes are meant to check validate the communication with the device. |

## 6.1.5.8 CHKPTN

## Table 36. 2nd byte - 0x55

| Bit   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|---|---|---|---|---|---|---|---|
| R     | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 |
| W     |   |   |   |   |   |   |   |   |
| Reset | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 |

#### **Table 37. 3rd byte - 0x55**

| Bit   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|---|---|---|---|---|---|---|---|
| R     | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 |
| W     |   |   |   |   |   |   |   |   |
| Reset | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 |

#### **Table 38. 4th byte - 0x55**

| Bit   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|---|---|---|---|---|---|---|---|
| R     | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 |
| W     |   |   |   |   |   |   |   |   |
| Reset | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 |

#### Table 39. CHKPTN fields description

| Field | Description                                                                                              |
|-------|----------------------------------------------------------------------------------------------------------|
| 0x55  | Pattern check This register and its bytes are meant to check validate the communication with the device. |

## 6.1.5.9 MASKID

## Table 40. 2nd byte - MASKID

| Bit   | 7         | 6         | 5         | 4         | 3         | 2         | 1         | 0         |
|-------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
| R     | MASKID[7] | MASKID[6] | MASKID[5] | MASKID[4] | MASKID[3] | MASKID[2] | MASKID[1] | MASKID[0] |
| W     |           |           |           |           |           |           |           |           |
| Reset |           |           |           |           |           |           |           |           |

#### Table 41. MASKID fields description

| Field       | Description                                                    |
|-------------|----------------------------------------------------------------|
| MASKID[7:0] | Mask ID These bits indicate the chip's silicon revision number |

# 6.1.6 Electrical characteristics

Table 42. SPI modules electrical characteristics

Typical values noted reflect the approximate parameter means at  $T_A$  = 25 °C under nominal conditions, unless otherwise noted.

| Symbol                                                  | Characteristic                                                                                   | Min.            | Тур.           | Max.            | Unit | Notes |
|---------------------------------------------------------|--------------------------------------------------------------------------------------------------|-----------------|----------------|-----------------|------|-------|
| V <sub>IH</sub><br>V <sub>IL</sub><br>V <sub>HYST</sub> | I/O logic levels (CSB, MOSI, SCK)  • Input high-voltage  • Input low-voltage  • Input hysteresis | 2.0<br>—<br>0.1 | —<br>—<br>0.35 | —<br>0.9<br>0.8 | V    |       |
| C <sub>I</sub>                                          | Input capacitance  CSB, MOSI, and SCK                                                            | _               | _              | 10              | pF   |       |
| V <sub>OL</sub>                                         | Output low voltage • MISO pin = 1.0 mA                                                           | 0.0             | _              | 0.5             | V    |       |
| V <sub>OH</sub>                                         | Output high voltage • MISO pin = -1.0 mA                                                         | VCC5 - 0.5      | _              |                 | V    |       |
| I <sub>MISO</sub>                                       | Output leakage current  • MISO pin = 0 V  • MISO pin = V <sub>CC5</sub>                          | -10<br>-10      |                | 10<br>10        | μА   |       |
| I <sub>PU</sub>                                         | SCK, CSB pull-up current  • V <sub>OUT</sub> = V <sub>CC5</sub> - 2.0 V                          | -50             | -30            | -10             | μΑ   |       |
| I <sub>PD</sub>                                         | MOSI pull-down current  • V <sub>OUT</sub> = 1.0 V                                               | 5.0             | 10             | 13              | μΑ   |       |

# 6.2 DSI protocol engine

# 6.2.1 Block diagram



Figure 9. DSI modules pins and block diagram

# 6.2.2 DSI implementation parameters

## **6.2.2.1** Bus driver



Figure 10. DSI bus driver block diagram



Figure 11. DSI bus voltages timings

#### Table 43. Bus driver characteristics

Characteristics noted under conditions  $9.0 \text{ V} \le \text{V}_{DSI} < 9.6 \text{ V}$ ,  $4.8 \text{ V} < \text{V}_{CC5} < 5.25 \text{ V}$ ,  $-40 ^{\circ}\text{C} \le \text{T}_{A} \le 125 ^{\circ}\text{C}$ , unless otherwise noted. Typical values noted reflect the approximate parameter means at  $\text{T}_{A} = 25 ^{\circ}\text{C}$  under nominal conditions, unless otherwise noted. All parameters not mentioned in this table are compliant with those described in the DSI protocol specification, unless otherwise noted.

| Symbol                                             | Characteristic                                                                         | Min.                    | Тур. | Max.                    | Unit | Notes |
|----------------------------------------------------|----------------------------------------------------------------------------------------|-------------------------|------|-------------------------|------|-------|
| V <sub>HIGH</sub>                                  | DSI voltage level high (DnH open, DnL open)                                            | 7.5                     | _    | _                       | V    |       |
| $V_{LOW}$                                          | DSI voltage level low (DnH open, DnL open)                                             | V <sub>HIGH</sub> - 2.2 | _    | V <sub>HIGH</sub> - 1.8 | V    |       |
| V <sub>HIGH_Drift</sub>                            | DSI high level voltage drift                                                           | -150                    | _    | 150                     | mV   |       |
|                                                    | Common mode voltage peak to peak during single bit signal                              | _                       | _    | 100                     | mV   |       |
| R <sub>HIGH</sub>                                  | High-side output resistance                                                            | _                       | 3.0  | 5.4                     | W    |       |
| R <sub>LOW</sub>                                   | Low-side output resistance                                                             | _                       | 3.0  | 5.4                     | W    |       |
| R <sub>M</sub>                                     | R <sub>M</sub> Total output resistance (R <sub>HIGH</sub> + R <sub>LOW</sub> )         |                         | _    | 10                      | W    |       |
| D <sub>RATE</sub>                                  | Communication data rate                                                                | _                       | 125  | _                       | kbps |       |
| t <sub>SE_DLY</sub>                                | Command start delay (CS0B rising edge to command start edge) PDCM (DnPDCM_DLY = 0) CRM |                         | _    | 1.5<br>5.0              | μs   |       |
| t <sub>SLEW</sub>                                  | t <sub>SLEW</sub> Voltage signal slew rate                                             |                         | _    | 6.0                     | V/μs |       |
| t <sub>EN_Rise</sub> Bus enable rising time        |                                                                                        | _                       | _    | 10                      | μs   |       |
| t <sub>DISC_PULSE</sub> Self discovery pulse width |                                                                                        | 15                      | 16   | 17                      | μs   |       |
| t <sub>DISC_PER</sub>                              | t <sub>DISC_PER</sub> Self discovery pulse period                                      |                         | 125  | 130                     | μs   |       |

#### 6.2.2.2 Bus receiver



Figure 12. DSI bus receiver block diagram

The bus receiver presents doubled redundancy for safety purposes. It consists of two receivers and two independent decision logics.

- The first decision logic checks data integrity of the first receiver (referring to the second receiver), and transfers this data to SPI0 data buffer.
- The second decision logic checks data integrity of the second receiver (referring to the first receiver), and transfers this data to SPI1 data buffer.

The only case where ER bit is not set is given by satisfying all three conditions below. Any other case sets an ER bit.

- · Receiver 1 CRC is OK
- · Receiver 2 CRC is OK
- · Receiver 1 XOR (bitwise) receiver 2 is OK

33SA0528



Figure 13. DSI bus currents timings

#### Table 44. Bus receiver characteristics

Characteristics noted under conditions 9.0 V  $\leq$  V<sub>DSI</sub> < 9.6 V, 4.8 V < V<sub>CC5</sub> < 5.25 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. All parameters not mentioned in this table are compliant with those described in the DSI protocol specification, unless otherwise noted.

| Symbol                                                       | Characteristic                                                 | Min.                         | Тур. | Max.                         | Unit  | Notes |
|--------------------------------------------------------------|----------------------------------------------------------------|------------------------------|------|------------------------------|-------|-------|
| I <sub>Q_TOTAL</sub>                                         | Total slaves quiescent current                                 |                              | -    | 40                           | mA    |       |
| I <sub>RESP_TH_LOW_</sub><br>DnH                             | Response current low threshold (receiver 1)                    |                              | -    | I <sub>Q_TOTAL</sub><br>+7.0 | mA    |       |
| I <sub>RESP_TH_HIGH_</sub><br>DnH                            | IGH_ Response current high threshold (receiver 1)              |                              | -    | I <sub>Q_TOTAL</sub><br>+20  | mA    |       |
| I <sub>RESP_TH_LOW_</sub><br>ADDER                           | Response current low threshold (receiver 2)                    | I <sub>Q_TOTAL</sub><br>+5.0 | -    | I <sub>Q_TOTAL</sub><br>+7.0 | mA    |       |
| I <sub>RESP_TH_HIGH_</sub><br>ADDER                          | Response current high threshold (receiver 2)                   | I <sub>Q_TOTAL</sub><br>+15  | -    | I <sub>Q_TOTAL</sub><br>+20  | mA    |       |
| t <sub>RESP_START_CRM</sub>                                  | ESP_START_CRM Response start time in command and response mode |                              | 295  | 310                          | μs    |       |
| t <sub>SLEW_RESP</sub>                                       | SLEW_RESP Response current slew rate                           |                              | -    | 45                           | mA/μs |       |
| t <sub>CHIP_CRM</sub> Chip time in command and response mode |                                                                | 4.75                         | 5.0  | 5.25                         | μs    |       |

#### 33SA0528

#### Table 44. Bus receiver characteristics (continued)

Characteristics noted under conditions 9.0 V  $\leq$  V<sub>DSI</sub> < 9.6 V, 4.8 V < V<sub>CC5</sub> < 5.25 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. All parameters not mentioned in this table are compliant with those described in the DSI protocol specification, unless otherwise noted.

|   | Symbol           | Characteristic          | Min. | Тур. | Max. | Unit  | Notes |
|---|------------------|-------------------------|------|------|------|-------|-------|
| Ī | $t_{\sf VLD}$    | Data valid time         | -    | -    | 1.0  | μs    |       |
|   | t <sub>IPS</sub> | Inter packet separation | 3.0  | -    | -    | chips |       |

## 6.2.3 Block logic and operation



Figure 14. DSI block main states diagram for channel n

There are three states in the DSI protocol engine's logic for each channel: disabled, enabled and buffer check mode. In the disabled state, all SPI data buffers are reset to their initial values and any write access to the Tx buffer is ignored. The enabled state contains two modes, command and response mode, and periodic data collection mode. In command and response mode, the MCU can request the 33SA0528 to transceive any data (Tx/Rx buffers) or DSI discovery pulses to the DSI slaves in the bus. In periodic data collection mode, the DSI master stores and decodes four slaves responses per channel after every broadcast read command is sent through the DSI bus, which happens every 500  $\mu$ s if in auto mode, or manually each time the DnBRC bit is set.

## 6.2.3.1 Command and response mode



Figure 15. DSI Command and response mode operating principle

In this mode, any data written to the CRM Tx/Rx data buffer registers by the MCU, via SPI0, is outputted through the DSI bus as Manchester encoded voltage pulses, composing a command. The DSI slaves connected to the bus then receive this command and, if applicable, send back their responses following a tri-level current modulation, as detailed in the DSI protocol specification. The response is decoded by the DSI block and stored back to the corresponding CRM Tx/Rx Data Buffer register.



Figure 16. Command and response mode behavior on TE and RNE bits

The DSI voltage command is transmitted through the DSI bus immediately after the MCU completes writing data, via SPI0, to the CRM Tx/Rx data buffer register. This is not valid if the elapsed time from the start of the previous command is less than 500  $\mu$ s. If the MCU writes data to the CRM Tx buffer when the TE bit is set (TE=1) and 500  $\mu$ s have not yet elapsed from the start of the previous command, a new command is queued and outputted once this time is concluded. When the TE bit is cleared (TE=0), any MCU write operation to the CRM Tx buffer are ignored. However, the MCU can read the CRM Rx Data Buffer at any time.



Figure 17. Command and response mode RNE bit behavior

If a DSI slave response is detected by the receiver logic, the RNE bit is set (RNE=1), indicating there is new data in the buffer. When the MCU reads the Rx data buffer register, the RNE bit clears (RNE=0). If another DSI slave response is detected with the receiver not being empty, the Rx data buffer overwrites with the new data and the RNE bit is kept set (RNE=1).

To enter into command and response mode, the corresponding EN bit from the channel control register must be set (EN=1). If BCK[1:0] bits and EN bit are set in the same SPI transaction, the operation on the EN bit is ignored as the BCK bits have higher priority.

There are two ways to exit this mode (note that data buffers are cleared entering into disabled mode):

- · Clear the corresponding EN bit (EN=0).
- Write 0xFF to the DnCLR byte of the channel clear register in SPI0.

## 6.2.3.2 Discovery pulses

The 33SA0528 can send DSI discovery commands as detailed in the DSI protocol specification, for the automatic addressing of the slaves connected to the bus (discovery mode). For this, the device must first enter command and response mode.



Figure 18. Send discovery pulses behavior

When writing a non-zero value to the DPC[2:0] bits of the corresponding channel control register, a series of voltages pulses are sent through the DSI bus, between  $V_{LOW}$  and  $V_{HIGH}$ . The number of pulses is the value written to the DPC bits and, as detailed in the DSI protocol specification, it must be equal or higher to the number of DSI slaves to be addressed. Once all the pulses have been transmitted, the device goes back to command and response mode.

#### 6.2.3.3 Periodic data collection mode



Figure 19. DSI periodic data collection mode operating principle

33SA0528

In this mode, the 33SA0528 can send special voltage pulses through the DSI bus, called broadcast read commands, after which it stores all received responses to the corresponding SPI0 and SPI1 PDCM data buffer registers. The responses must be separated following a TDMA approach, as defined in the DSI protocol specification.



Figure 20. Periodic data collection mode time slots

The current-modulated responses from the DSI slaves must be contained between the boundaries of one of the four available time slots. Each time slot has an associated PDCM data buffer DnRm register. If two or more responses overlap each other, the ER bit of the corresponding data buffer register is set (ER=1).

Table 45. Periodic data collection mode time slots and data buffer registers

| Address          | Time slot      | SPI0 data buffer      | SPI1 data buffer      |  |
|------------------|----------------|-----------------------|-----------------------|--|
| 1                | 20 - 112.8 μs  | PDCM data buffer DnR0 | PDCM data buffer DnR0 |  |
| 2                | 112.8 - 226 μs | PDCM data buffer DnR1 | PDCM data buffer DnR1 |  |
| 3 226 - 353.8 μs |                | PDCM data buffer DnR2 | PDCM data buffer DnR2 |  |
| 4                | 353.8 - 500 μs | PDCM data buffer DnR3 | PDCM data buffer DnR3 |  |

The 33SA0528 features two modes for transmitting the BRC: manual mode for single shot transmissions, and automatic mode where a BRC is sent every 500  $\mu$ s.



Figure 21. Periodic data collection mode manual BRC

If the DnAUTO bit is cleared (DnAUTO=0), the device works in manual mode, so a single BRC transmits through the DSI bus when setting the corresponding DnBRC bit (DnBRC=1) in the PDCM control register of SPI0. Any subsequent write access to the DnBRC bit is ignored until the DSI BRC pulse is transmitted and the DnBRC bit gets cleared (DnBRC=0). The transmission occurs after the configured PDCM delay has elapsed from the moment the BRC bit was set. The delay is calculated as five clock times the value on the corresponding PDCM DLY[7:0] bits.



Figure 22. Periodic data collection mode automatic BRC

At the moment the DnAUTO bit is set (DnAUTO=1), a BRC transmits right after the SPI0 transmission finishes, and with a periodicity of 500 µs. Write access to this bit is ignored when the corresponding DnPDCM EN bit is cleared (DnPDCM EN=0).



Figure 23. Periodic data collection mode RNE bit behavior

For each of the PDCM data buffer registers, when a DSI slave response is detected by the receiver logic the RNE bit is set (RNE=1), indicating there is new data in the buffer. When the MCU reads the Rx data buffer register, the RNE bit is cleared (RNE=0). If another DSI slave response is detected with the receiver not being empty, the Rx data buffer overwrites with the new data and the RNE bit is cleared (RNE=0) and then reset after two clock cycles (RNE=1).

To enter into periodic data collection mode, the corresponding PDCM\_EN bit from the PDCM control register must be set (PDCM\_EN=1). To exit this mode, a 0xFF must be written to the corresponding DnCLR[7:0] bits (note that all of the corresponding channel registers are cleared as they enter into disabled mode).

#### 6.2.3.4 Buffer check mode

This mode tests and verifies the state of the buffers (for stuck-at bits checking, for example) by routing them internally to other registers. When in this mode, all data written to the SPI0 Tx buffer registers is not transmitted over the DSI bus, but instead copied to each of the periodic data buffer registers, both in SPI0 and SPI1. This action sets the associated RNE bits of the Rx registers. The Tx bytes to Rx bytes routing are done as follows:



Figure 24. Buffer check mode bytes routing

To enter into this mode, both BCK0 and BCK1 bits must be set in the same SPI0 transaction.

There are two ways to exit this mode and so, go back to the disabled state:

- 1. Clear any of BCK0 or BCK1 bits by writing a 0 to them.
- 2. Clear the channel by writing the CLR[7:0] bits.

# 6.3 Bus driver protection

The bus driver has a current limiter and protection circuit with the following features.

- · Limiting the current output through DHn and DLn to a specific value.
- · Overcurrent shutdown of the corresponding DSI channel (current over threshold for a specified time).
- Thermal shutdown of the corresponding DSI channel (temperature over threshold for a specified time).

The corresponding bits in the SPI registers are set to indicate the condition met.

#### Table 46. Bus driver protection characteristics

Characteristics noted under conditions 9.0 V  $\leq$  V<sub>DSI</sub> < 9.6 V, 4.8 V < V<sub>CC5</sub> < 5.25 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. All parameters not mentioned in this table are compliant with those described in the DSI protocol specification, unless otherwise noted.

| Symbol                              | Characteristic                                                              | Min.                | Тур.        | Max.             | Unit | Notes |
|-------------------------------------|-----------------------------------------------------------------------------|---------------------|-------------|------------------|------|-------|
| I <sub>LIM_DNH</sub> (SINK)         | High-side current limit (sink)                                              | 100                 | _           | 200              | mA   |       |
| I <sub>LIM_DNH</sub> (SOURCE)       | High-side current limit (source)                                            | -200                | _           | -120             | mA   |       |
| I <sub>LIM_DNL(SINK)</sub>          | Low-side current limit (sink) 100 — 2                                       |                     | 200         | mA               |      |       |
| I <sub>LIM_DNL(SOURCE)</sub>        | Low-side current limit (source)                                             | -200                | _           | -120             | mA   |       |
| I <sub>LK_DNH</sub><br>ĈT<br>RT, HT | Disabled high-side leakage  • DHn ≤ VDSI  • DHn ≤ VDSI  • VDSI < DHn < 16 V | -35<br>-10<br>-1000 | _<br>_<br>_ | 10<br>10<br>1000 | μΑ   |       |

#### Table 46. Bus driver protection characteristics (continued)

Characteristics noted under conditions  $9.0 \text{ V} \le \text{V}_{\text{DSI}} < 9.6 \text{ V}$ ,  $4.8 \text{ V} < \text{V}_{\text{CC5}} < 5.25 \text{ V}$ ,  $-40 ^{\circ}\text{C} \le \text{T}_{\text{A}} \le 125 ^{\circ}\text{C}$ , unless otherwise noted. Typical values noted reflect the approximate parameter means at  $\text{T}_{\text{A}} = 25 ^{\circ}\text{C}$  under nominal conditions, unless otherwise noted. All parameters not mentioned in this table are compliant with those described in the DSI protocol specification, unless otherwise noted.

| Symbol               | Characteristic                                               |              | Тур. | Max.       | Unit | Notes |
|----------------------|--------------------------------------------------------------|--------------|------|------------|------|-------|
| I <sub>LK_DNL</sub>  | Disabled low-side leakage  • DHn ≤ VDSI  • VDSI < DHn < 16 V | -10<br>-1000 |      | 10<br>1000 | μΑ   |       |
| t <sub>OCS_DLY</sub> | Overcurrent shutdown delay                                   | 230          | 320  | 560        | μs   |       |

# 6.4 Power supply monitor

This block is responsible of monitoring the voltages on pins VDSI, VCC5, V2P5A, and V2P5D.

#### 6.4.1 Monitor behavior

#### 6.4.1.1 VDSI

If the voltage on this pin drops below the defined voltage threshold for longer than the voltage threshold mask time, the 33SA0528 continues to send queued DSI commands, but takes following actions:

- Not setting any RNE bit in the data buffer registers
- · Setting UV bits in the data buffer registers and DnSTAT registers

These actions continues until one of following condition is applied:

- The device is reset by POR
- DnCLR[7:0] bits are set to 0xFF in one SPI transaction
- EN bits in DnCTRL registers are cleared and then reset (EN = 0 then EN = 1)

Finally, if VDSI falls below the VDSI voltage reset threshold, the device is reset.

#### 6.4.1.2 VCC5

If  $V_{CC5}$  voltage falls below its undervoltage threshold, the 33SA0528 is reset. In the case of  $V_{CC5}$  rising, the device is activated after a specific deglitch time from the threshold crossing point. In the case of  $V_{CC5}$  falling, the device is reset after a specific deglitch time from the threshold crossing point.

#### 6.4.1.3 V2P5A and V2P5D

If any of the voltages fall below the corresponding threshold level, the 33SA0528 resets.

# 6.4.2 Electrical parameters

#### Table 47. Power supply monitor characteristics

Characteristics noted under conditions 9.0 V  $\leq$  V<sub>DSI</sub> < 9.6 V, 4.8 V < V<sub>CC5</sub> < 5.25 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. All parameters not mentioned in this table are compliant with those described in the DSI protocol specification, unless otherwise noted.

| Symbol               | Characteristic               | Min. | Тур. | Max. | Unit | Notes |
|----------------------|------------------------------|------|------|------|------|-------|
| V <sub>DSI_UV</sub>  | VDSI voltage low threshold   | 8.2  | 8.5  | 8.8  | V    |       |
| t <sub>DSI_UV</sub>  | Deglitch time                | 13   | 16   | 25   | μs   |       |
| V <sub>DSI_RST</sub> | VDSI voltage reset threshold | _    | _    | 5.5  | V    |       |
| t <sub>DSI_RST</sub> | Deglitch time (analog)       | 4.0  | 6.0  | 12.5 | μs   |       |

33SA0528

#### Table 47. Power supply monitor characteristics (continued)

Characteristics noted under conditions 9.0 V  $\leq$  V<sub>DSI</sub> < 9.6 V, 4.8 V < V<sub>CC5</sub> < 5.25 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. All parameters not mentioned in this table are compliant with those described in the DSI protocol specification, unless otherwise noted.

| Symbol                    | Characteristic                                                                                                | Min. | Тур.  | Max. | Unit | Notes |
|---------------------------|---------------------------------------------------------------------------------------------------------------|------|-------|------|------|-------|
| V <sub>CC5_UV1</sub>      | VCC5 undervoltage threshold for system reset                                                                  | 4.5  | 4.65  | 4.8  | V    |       |
| t <sub>CC5_UV1_RISE</sub> | When VCC5 ramps up, time delay from VCC5 pass over the undervoltage threshold to start reset recovery         |      | 16    | 25   | μs   |       |
| t <sub>CC5_UV1_FALL</sub> | When VCC5 ramps down, time delay from VCC5 pass below the undervoltage threshold to reset activation 13 16 25 |      | 25    | μs   |      |       |
| V <sub>2P5A_UV</sub>      | Internal analog supply undervoltage threshold                                                                 | 2.0  | 2.175 | 2.35 | V    |       |
| V <sub>2P5D_UV</sub>      | Internal digital supply undervoltage threshold                                                                | 2.0  | 2.175 | 2.35 | V    |       |
| t <sub>2P5A_UV</sub>      | _UV Internal analog supply undervoltage detection deglitch time 0.5                                           |      | 1.0   | 2.5  | μs   |       |
| t <sub>2P5D_UV</sub>      | Internal digital supply undervoltage detection deglitch time                                                  | 0.5  | 1.0   | 4.0  | μs   |       |
| V <sub>GNDA_OPEN</sub>    | Analog ground connection open detection threshold                                                             | 0.2  | 0.3   | 0.4  | V    |       |
| V <sub>GNDD_OPEN</sub>    | Digital ground connection open detection threshold                                                            | 0.2  | 0.3   | 0.4  | V    |       |
| t <sub>GNDA_OPEN</sub>    | Deglitch time of analog ground connection open detection                                                      | 13   | 16    | 25   | μs   |       |
| t <sub>GNDD_OPEN</sub>    | Deglitch time of digital ground connection open detection                                                     | 13   | 16    | 25   | μs   |       |

## 6.5 Clock and reset module

# 6.5.1 Block diagram



Figure 25. Clock module pins and block diagram

The clock module takes a 4.0 MHz clock source from the CLKIN pin. This frequency is usually provided by the MCU. As an output, it provides this same frequency through a buffer connected to the CLKOUT pin.

This module has an internal frequency generator used as reference to detect abnormalities in CLKIN. If any abnormality is detected, the CFM2 bit of the channel control registers in SPI0 is set (CFM2=1).

The clock module also includes a PLL block that generates a 10 MHz frequency from CLKIN. This generated frequency is used for the DSI protocol engine logic. If the PLL block is unstable (i.e. PLL unlocked), the CFM3 bit of the channel control registers in SPI0 is set (CFM3=1).

When any of both CFM2 or CFM3 bits are set, the 10 MHz frequency is tied to low level, meaning the DSI protocol engine is not functional, as it is lacking its input clock. Each flag can be cleared (CFMx=0) by writing a 0 to it via SPI communication.

## 6.5.2 Electrical parameters

#### Table 48. Clock and reset module characteristics

Characteristics noted under conditions 9.0 V  $\leq$  V<sub>DSI</sub> < 9.6 V, 4.8 V < V<sub>CC5</sub> < 5.25 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. All parameters not mentioned in this table are compliant with those described in the DSI protocol specification, unless otherwise noted.

| Symbol                                                  | Characteristic                                                                                                 | Min.                   | Тур.         | Max.           | Unit | Notes |
|---------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|------------------------|--------------|----------------|------|-------|
| V <sub>IH</sub><br>V <sub>IL</sub><br>V <sub>HYST</sub> | I/O logic levels (RSTB, CLKIN)  Input high-voltage  Input low-voltage  Input hysteresis                        | 2.0<br>—<br>0.1        | <br><br>0.35 | <br>0.9<br>0.8 | V    |       |
| C <sub>I</sub>                                          | Input capacitance  • RSTB and CLK                                                                              | _                      | _            | 20             | pF   |       |
| V <sub>OL</sub>                                         | Output low-voltage                                                                                             | 0.0                    | _            | 0.5            | V    |       |
| V <sub>OH</sub>                                         | Output high-voltage                                                                                            | V <sub>CC5</sub> - 0.5 | _            | _              | V    |       |
| I <sub>RSTBPD</sub>                                     | RSTB pull-down resistor                                                                                        | 100                    | 200          | 400            | kΩ   |       |
| I <sub>PD</sub>                                         | CLKIN pull-down current  • V <sub>OUT</sub> = 1.0 V                                                            | 5.0                    | 10           | 13             | μА   |       |
| f <sub>INTCLK</sub>                                     | CLK Internal clock frequency                                                                                   |                        | 8.0          | +5.0%          | MHz  |       |
| f <sub>CLKIN_WD_FALL</sub>                              | KIN_WD_FALL External input clock watchdog unusual fall frequency                                               |                        | 3.76         | 3.91           | MHz  |       |
| f <sub>CLKIN_WD_RISE</sub>                              | External input clock watchdog unusual rise frequency                                                           | 4.09                   | 4.26         | 4.58           | MHz  |       |
| t <sub>CLKIN_WD</sub>                                   | Clock frequency watchdog detect time                                                                           | _                      |              | 64             | μs   |       |
| t <sub>CLKIN_TRAN</sub>                                 | External input clock transfer function design guarantee                                                        | _                      | _            | 10             | ns   |       |
| f <sub>CLKIN_</sub> OP                                  | CLKIN input frequency for PLL operating  • PLL ratio vs. CLKIN  • 3.76 MHz ≤ CLKIN ≤ 4.24 MHz  • V2P5D > 2.0 V |                        | 5.0          | 5.05           |      |       |
| t <sub>CLKIN_HI</sub>                                   | CLKIN periods time high                                                                                        | 75                     |              | _              | ns   |       |
| t <sub>CLKIN_LO</sub>                                   | CLKIN periods time low                                                                                         | 75                     | _            | _              | ns   |       |
| t <sub>CLKIN_PER</sub>                                  | CLKIN period                                                                                                   | 245                    | 250          | 255            | ns   |       |
| t <sub>CLKIN_LH</sub>                                   | IN_LH CLKIN transition time for low to high                                                                    |                        | _            | 100            | ns   |       |
| t <sub>CLKIN_HL</sub>                                   | t <sub>CLKIN_HL</sub> CLKIN transition time for high to low                                                    |                        | _            | 100            | ns   |       |
| t <sub>CLKIN_</sub> JITT                                | LKIN_JITT CLKIN clock edge jitter for PLL operating                                                            |                        | _            | 25             | ns   |       |
| t <sub>PLL_LOCK</sub>                                   | PLL lock time for first lock                                                                                   | _                      | 10           | 40             | μs   |       |
| t <sub>PLL_RELOCK</sub>                                 | PLL lock time for re-lock                                                                                      | _                      | 15           | 30             | μs   |       |

33SA0528

# 7 Typical applications

## 7.1 Introduction

The 33SA0528 is a standalone, dual-channel DSI transceiver. This means it can act on its own as a direct interface between an MCU and up to eight DSI slaves. The MCU communicates with the 33SA0528 via its SPI0 (for device configuration and DSI operation) and its SPI1(for DSI slaves' data redundancy). The device can also work as a companion chip for a DSI system basis chip master. In this case, the 33SA0528 is used to expand the channels of the DSI SBC, increasing in turn the maximum number of slaves which can be connected to the system. The main advantage of the companion chip operation is the SBC master's internal safing logic can access the 33SA0528 DSI data, making this configuration ideal for safety applications.

# 7.2 Application diagram



Figure 26. 33SA0528 typical application schematic as standalone transceiver



Figure 27. 33SA0528 typical application schematic as a companion chip

# 7.3 Layout recommendations

NXP recommends placing the components as described below:

- VDSI to ground 2.2  $\mu\text{F}$  capacitor to be placed close to the chip
- VCC5 to ground 2.2 μF capacitor to be placed close to the chip
- V2P5A to GNDA 0.1  $\mu$ F capacitor to be placed close to GNDA pin
- V2P5D to GNDD 0.1  $\mu F$  capacitor to be placed close to GNDD pin
- DHn, DLn to GNDP\_DSIn 2200 pF capacitors to be placed close to the corresponding GNDP\_DSIn pin

# 8 Packaging

# 8.1 Package mechanical dimensions

Package dimensions are provided in package drawings. To find the most current package outline drawing, go to www.nxp.com and perform a keyword search for the drawing's document number.

| Package     | Suffix | Package Outline Drawing Number |
|-------------|--------|--------------------------------|
| 32-Pin LQFP | AC     | 98ASH70029A                    |





| © NXP SEMICONDUCTORS N.V.<br>ALL RIGHTS RESERVED | MECHANICAL OUTLINE |         | PRINT VERSION NO    | T T |     | CALE |
|--------------------------------------------------|--------------------|---------|---------------------|-----|-----|------|
| TITLE:                                           |                    | DOCUMEN | NT NO: 98ASH70029A  |     | RE' | √: F |
|                                                  |                    |         | RD: JEDEC MS-026 BI | 3A  |     |      |
| 32 LEAD, 0.8 PITCH (7 X 7 X 1.4)                 |                    | S0T358- | -3                  | 01  | APR | 2016 |





DETAIL G





|                                  | MECHANICAL OUTLINE PRINT VERSION N |         |                      | TO SCALE |
|----------------------------------|------------------------------------|---------|----------------------|----------|
| TITLE:                           |                                    | DOCUMEN | NT ND: 98ASH70029A   | REV: F   |
| 32 (FAD. 0.8 PITCH (7 X 7 X 1.4) |                                    | STANDAR | RD: JEDEC MS-026 BBA |          |
|                                  |                                    | S0T358- | -3 01                | APR 2016 |

33SA0528



#### NOTES

- 1. DIMENSIONS ARE IN MILLIMETERS.
- 2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5-1994.

3 DATUMS A, B, AND D TO BE DETERMINED AT DATUM PLANE H.

4 dimensions to be determined at seating plane datum c.

DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED THE MAXIMUM DIMENSION BY MORE THAN 0.08 MM. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD OR PROTRUSION: 0.07 MM.

6 DIMENSIONS DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS
0.25 MM PER SIDE. DIMENSIONS ARE MAXIMUM PLASTIC BODY SIZE DIMENSIONS INCLUDING
MOLD MISMATCH.

1 EXACT SHAPE OF EACH CORNER IS OPTIONAL.

THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.1 MM AND 0.25 MM FROM THE LEAD TIP.

| © NXP SEMICONDUCTORS N.V.<br>ALL RIGHTS RESERVED                      | MECHANICAL OU | PRINT VERSION NOT | TO SCALE             |             |
|-----------------------------------------------------------------------|---------------|-------------------|----------------------|-------------|
| TITLE:                                                                |               | DOCUMEN           | NT NO: 98ASH70029A   | REV: F      |
| LOW PROFILE QUAD FLAT PACK (LQFP)<br>32 LEAD, 0.8 PITCH (7 X 7 X 1.4) |               | STANDAR           | RD: JEDEC MS-026 BBA | 4           |
|                                                                       |               | SDT358-           | -3 (                 | )1 APR 2016 |

# 9 Revision history

| Revision | Date   | Description of Changes                                              |
|----------|--------|---------------------------------------------------------------------|
| 1.0      | 1/2015 | Initial release                                                     |
|          |        | Minor corrections to form and style - No technical content changes  |
| 2.0      | 2/2015 | Changed document status to Advance Information                      |
|          |        | Changed orderable part number from PC to MC.                        |
|          | 5/2016 | Corrected definitions for pins 5, 6, 7, 8, and 24 in <u>Table 2</u> |
|          | 3/2010 | Updated document form and style                                     |
| 3.0      | 6/2016 | Corrected the title of <u>Table 9</u>                               |
|          | 7/2016 | Corrected address names in <u>Table 8</u>                           |



How to Reach Us:

Home Page: NXP.com

Web Support:

http://www.nxp.com/support

Information in this document is provided solely to enable system and software implementers to use NXP products. There are no expressed or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein.

NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation, consequential or incidental damages. "Typical" parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by the customer's technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address:

http://www.nxp.com/terms-of-use.html.

NXP, the NXP logo, Freescale, the Freescale logo, SafeAssure, the SafeAssure logo, and SMARTMOS are trademarks of NXP B.V. All other product or service names are the property of their respective owners. All rights reserved.

© 2016 NXP B.V.

Document Number: MC33SA0528

Rev. 3.0 7/2016

